]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/pinctrl/samsung/pinctrl-exynos.c
pinctrl: samsung: Add of_node_put() before return in error path
[mirror_ubuntu-bionic-kernel.git] / drivers / pinctrl / samsung / pinctrl-exynos.c
1 /*
2 * Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
3 *
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 * Copyright (c) 2012 Linaro Ltd
7 * http://www.linaro.org
8 *
9 * Author: Thomas Abraham <thomas.ab@samsung.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This file contains the Samsung Exynos specific information required by the
17 * the Samsung pinctrl/gpiolib driver. It also includes the implementation of
18 * external gpio and wakeup interrupt support.
19 */
20
21 #include <linux/device.h>
22 #include <linux/interrupt.h>
23 #include <linux/irqdomain.h>
24 #include <linux/irq.h>
25 #include <linux/irqchip/chained_irq.h>
26 #include <linux/of.h>
27 #include <linux/of_irq.h>
28 #include <linux/slab.h>
29 #include <linux/spinlock.h>
30 #include <linux/regmap.h>
31 #include <linux/err.h>
32 #include <linux/soc/samsung/exynos-pmu.h>
33
34 #include <dt-bindings/pinctrl/samsung.h>
35
36 #include "pinctrl-samsung.h"
37 #include "pinctrl-exynos.h"
38
39 struct exynos_irq_chip {
40 struct irq_chip chip;
41
42 u32 eint_con;
43 u32 eint_mask;
44 u32 eint_pend;
45 };
46
47 static inline struct exynos_irq_chip *to_exynos_irq_chip(struct irq_chip *chip)
48 {
49 return container_of(chip, struct exynos_irq_chip, chip);
50 }
51
52 static void exynos_irq_mask(struct irq_data *irqd)
53 {
54 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
55 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
56 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
57 unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
58 unsigned long mask;
59 unsigned long flags;
60
61 spin_lock_irqsave(&bank->slock, flags);
62
63 mask = readl(bank->eint_base + reg_mask);
64 mask |= 1 << irqd->hwirq;
65 writel(mask, bank->eint_base + reg_mask);
66
67 spin_unlock_irqrestore(&bank->slock, flags);
68 }
69
70 static void exynos_irq_ack(struct irq_data *irqd)
71 {
72 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
73 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
74 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
75 unsigned long reg_pend = our_chip->eint_pend + bank->eint_offset;
76
77 writel(1 << irqd->hwirq, bank->eint_base + reg_pend);
78 }
79
80 static void exynos_irq_unmask(struct irq_data *irqd)
81 {
82 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
83 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
84 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
85 unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
86 unsigned long mask;
87 unsigned long flags;
88
89 /*
90 * Ack level interrupts right before unmask
91 *
92 * If we don't do this we'll get a double-interrupt. Level triggered
93 * interrupts must not fire an interrupt if the level is not
94 * _currently_ active, even if it was active while the interrupt was
95 * masked.
96 */
97 if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
98 exynos_irq_ack(irqd);
99
100 spin_lock_irqsave(&bank->slock, flags);
101
102 mask = readl(bank->eint_base + reg_mask);
103 mask &= ~(1 << irqd->hwirq);
104 writel(mask, bank->eint_base + reg_mask);
105
106 spin_unlock_irqrestore(&bank->slock, flags);
107 }
108
109 static int exynos_irq_set_type(struct irq_data *irqd, unsigned int type)
110 {
111 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
112 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
113 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
114 unsigned int shift = EXYNOS_EINT_CON_LEN * irqd->hwirq;
115 unsigned int con, trig_type;
116 unsigned long reg_con = our_chip->eint_con + bank->eint_offset;
117
118 switch (type) {
119 case IRQ_TYPE_EDGE_RISING:
120 trig_type = EXYNOS_EINT_EDGE_RISING;
121 break;
122 case IRQ_TYPE_EDGE_FALLING:
123 trig_type = EXYNOS_EINT_EDGE_FALLING;
124 break;
125 case IRQ_TYPE_EDGE_BOTH:
126 trig_type = EXYNOS_EINT_EDGE_BOTH;
127 break;
128 case IRQ_TYPE_LEVEL_HIGH:
129 trig_type = EXYNOS_EINT_LEVEL_HIGH;
130 break;
131 case IRQ_TYPE_LEVEL_LOW:
132 trig_type = EXYNOS_EINT_LEVEL_LOW;
133 break;
134 default:
135 pr_err("unsupported external interrupt type\n");
136 return -EINVAL;
137 }
138
139 if (type & IRQ_TYPE_EDGE_BOTH)
140 irq_set_handler_locked(irqd, handle_edge_irq);
141 else
142 irq_set_handler_locked(irqd, handle_level_irq);
143
144 con = readl(bank->eint_base + reg_con);
145 con &= ~(EXYNOS_EINT_CON_MASK << shift);
146 con |= trig_type << shift;
147 writel(con, bank->eint_base + reg_con);
148
149 return 0;
150 }
151
152 static int exynos_irq_request_resources(struct irq_data *irqd)
153 {
154 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
155 const struct samsung_pin_bank_type *bank_type = bank->type;
156 unsigned long reg_con, flags;
157 unsigned int shift, mask, con;
158 int ret;
159
160 ret = gpiochip_lock_as_irq(&bank->gpio_chip, irqd->hwirq);
161 if (ret) {
162 dev_err(bank->gpio_chip.parent,
163 "unable to lock pin %s-%lu IRQ\n",
164 bank->name, irqd->hwirq);
165 return ret;
166 }
167
168 reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
169 shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
170 mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
171
172 spin_lock_irqsave(&bank->slock, flags);
173
174 con = readl(bank->pctl_base + reg_con);
175 con &= ~(mask << shift);
176 con |= EXYNOS_PIN_FUNC_EINT << shift;
177 writel(con, bank->pctl_base + reg_con);
178
179 spin_unlock_irqrestore(&bank->slock, flags);
180
181 return 0;
182 }
183
184 static void exynos_irq_release_resources(struct irq_data *irqd)
185 {
186 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
187 const struct samsung_pin_bank_type *bank_type = bank->type;
188 unsigned long reg_con, flags;
189 unsigned int shift, mask, con;
190
191 reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
192 shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
193 mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
194
195 spin_lock_irqsave(&bank->slock, flags);
196
197 con = readl(bank->pctl_base + reg_con);
198 con &= ~(mask << shift);
199 con |= EXYNOS_PIN_FUNC_INPUT << shift;
200 writel(con, bank->pctl_base + reg_con);
201
202 spin_unlock_irqrestore(&bank->slock, flags);
203
204 gpiochip_unlock_as_irq(&bank->gpio_chip, irqd->hwirq);
205 }
206
207 /*
208 * irq_chip for gpio interrupts.
209 */
210 static struct exynos_irq_chip exynos_gpio_irq_chip = {
211 .chip = {
212 .name = "exynos_gpio_irq_chip",
213 .irq_unmask = exynos_irq_unmask,
214 .irq_mask = exynos_irq_mask,
215 .irq_ack = exynos_irq_ack,
216 .irq_set_type = exynos_irq_set_type,
217 .irq_request_resources = exynos_irq_request_resources,
218 .irq_release_resources = exynos_irq_release_resources,
219 },
220 .eint_con = EXYNOS_GPIO_ECON_OFFSET,
221 .eint_mask = EXYNOS_GPIO_EMASK_OFFSET,
222 .eint_pend = EXYNOS_GPIO_EPEND_OFFSET,
223 };
224
225 static int exynos_eint_irq_map(struct irq_domain *h, unsigned int virq,
226 irq_hw_number_t hw)
227 {
228 struct samsung_pin_bank *b = h->host_data;
229
230 irq_set_chip_data(virq, b);
231 irq_set_chip_and_handler(virq, &b->irq_chip->chip,
232 handle_level_irq);
233 return 0;
234 }
235
236 /*
237 * irq domain callbacks for external gpio and wakeup interrupt controllers.
238 */
239 static const struct irq_domain_ops exynos_eint_irqd_ops = {
240 .map = exynos_eint_irq_map,
241 .xlate = irq_domain_xlate_twocell,
242 };
243
244 static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
245 {
246 struct samsung_pinctrl_drv_data *d = data;
247 struct samsung_pin_bank *bank = d->pin_banks;
248 unsigned int svc, group, pin, virq;
249
250 svc = readl(bank->eint_base + EXYNOS_SVC_OFFSET);
251 group = EXYNOS_SVC_GROUP(svc);
252 pin = svc & EXYNOS_SVC_NUM_MASK;
253
254 if (!group)
255 return IRQ_HANDLED;
256 bank += (group - 1);
257
258 virq = irq_linear_revmap(bank->irq_domain, pin);
259 if (!virq)
260 return IRQ_NONE;
261 generic_handle_irq(virq);
262 return IRQ_HANDLED;
263 }
264
265 struct exynos_eint_gpio_save {
266 u32 eint_con;
267 u32 eint_fltcon0;
268 u32 eint_fltcon1;
269 };
270
271 /*
272 * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
273 * @d: driver data of samsung pinctrl driver.
274 */
275 int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
276 {
277 struct samsung_pin_bank *bank;
278 struct device *dev = d->dev;
279 int ret;
280 int i;
281
282 if (!d->irq) {
283 dev_err(dev, "irq number not available\n");
284 return -EINVAL;
285 }
286
287 ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
288 0, dev_name(dev), d);
289 if (ret) {
290 dev_err(dev, "irq request failed\n");
291 return -ENXIO;
292 }
293
294 bank = d->pin_banks;
295 for (i = 0; i < d->nr_banks; ++i, ++bank) {
296 if (bank->eint_type != EINT_TYPE_GPIO)
297 continue;
298 bank->irq_domain = irq_domain_add_linear(bank->of_node,
299 bank->nr_pins, &exynos_eint_irqd_ops, bank);
300 if (!bank->irq_domain) {
301 dev_err(dev, "gpio irq domain add failed\n");
302 ret = -ENXIO;
303 goto err_domains;
304 }
305
306 bank->soc_priv = devm_kzalloc(d->dev,
307 sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
308 if (!bank->soc_priv) {
309 irq_domain_remove(bank->irq_domain);
310 ret = -ENOMEM;
311 goto err_domains;
312 }
313
314 bank->irq_chip = &exynos_gpio_irq_chip;
315 }
316
317 return 0;
318
319 err_domains:
320 for (--i, --bank; i >= 0; --i, --bank) {
321 if (bank->eint_type != EINT_TYPE_GPIO)
322 continue;
323 irq_domain_remove(bank->irq_domain);
324 }
325
326 return ret;
327 }
328
329 static u32 exynos_eint_wake_mask = 0xffffffff;
330
331 u32 exynos_get_eint_wake_mask(void)
332 {
333 return exynos_eint_wake_mask;
334 }
335
336 static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
337 {
338 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
339 unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
340
341 pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq);
342
343 if (!on)
344 exynos_eint_wake_mask |= bit;
345 else
346 exynos_eint_wake_mask &= ~bit;
347
348 return 0;
349 }
350
351 /*
352 * irq_chip for wakeup interrupts
353 */
354 static const struct exynos_irq_chip exynos4210_wkup_irq_chip __initconst = {
355 .chip = {
356 .name = "exynos4210_wkup_irq_chip",
357 .irq_unmask = exynos_irq_unmask,
358 .irq_mask = exynos_irq_mask,
359 .irq_ack = exynos_irq_ack,
360 .irq_set_type = exynos_irq_set_type,
361 .irq_set_wake = exynos_wkup_irq_set_wake,
362 .irq_request_resources = exynos_irq_request_resources,
363 .irq_release_resources = exynos_irq_release_resources,
364 },
365 .eint_con = EXYNOS_WKUP_ECON_OFFSET,
366 .eint_mask = EXYNOS_WKUP_EMASK_OFFSET,
367 .eint_pend = EXYNOS_WKUP_EPEND_OFFSET,
368 };
369
370 static const struct exynos_irq_chip exynos7_wkup_irq_chip __initconst = {
371 .chip = {
372 .name = "exynos7_wkup_irq_chip",
373 .irq_unmask = exynos_irq_unmask,
374 .irq_mask = exynos_irq_mask,
375 .irq_ack = exynos_irq_ack,
376 .irq_set_type = exynos_irq_set_type,
377 .irq_set_wake = exynos_wkup_irq_set_wake,
378 .irq_request_resources = exynos_irq_request_resources,
379 .irq_release_resources = exynos_irq_release_resources,
380 },
381 .eint_con = EXYNOS7_WKUP_ECON_OFFSET,
382 .eint_mask = EXYNOS7_WKUP_EMASK_OFFSET,
383 .eint_pend = EXYNOS7_WKUP_EPEND_OFFSET,
384 };
385
386 /* list of external wakeup controllers supported */
387 static const struct of_device_id exynos_wkup_irq_ids[] = {
388 { .compatible = "samsung,exynos4210-wakeup-eint",
389 .data = &exynos4210_wkup_irq_chip },
390 { .compatible = "samsung,exynos7-wakeup-eint",
391 .data = &exynos7_wkup_irq_chip },
392 { }
393 };
394
395 /* interrupt handler for wakeup interrupts 0..15 */
396 static void exynos_irq_eint0_15(struct irq_desc *desc)
397 {
398 struct exynos_weint_data *eintd = irq_desc_get_handler_data(desc);
399 struct samsung_pin_bank *bank = eintd->bank;
400 struct irq_chip *chip = irq_desc_get_chip(desc);
401 int eint_irq;
402
403 chained_irq_enter(chip, desc);
404
405 eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq);
406 generic_handle_irq(eint_irq);
407
408 chained_irq_exit(chip, desc);
409 }
410
411 static inline void exynos_irq_demux_eint(unsigned long pend,
412 struct irq_domain *domain)
413 {
414 unsigned int irq;
415
416 while (pend) {
417 irq = fls(pend) - 1;
418 generic_handle_irq(irq_find_mapping(domain, irq));
419 pend &= ~(1 << irq);
420 }
421 }
422
423 /* interrupt handler for wakeup interrupt 16 */
424 static void exynos_irq_demux_eint16_31(struct irq_desc *desc)
425 {
426 struct irq_chip *chip = irq_desc_get_chip(desc);
427 struct exynos_muxed_weint_data *eintd = irq_desc_get_handler_data(desc);
428 unsigned long pend;
429 unsigned long mask;
430 int i;
431
432 chained_irq_enter(chip, desc);
433
434 for (i = 0; i < eintd->nr_banks; ++i) {
435 struct samsung_pin_bank *b = eintd->banks[i];
436 pend = readl(b->eint_base + b->irq_chip->eint_pend
437 + b->eint_offset);
438 mask = readl(b->eint_base + b->irq_chip->eint_mask
439 + b->eint_offset);
440 exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
441 }
442
443 chained_irq_exit(chip, desc);
444 }
445
446 /*
447 * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
448 * @d: driver data of samsung pinctrl driver.
449 */
450 int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
451 {
452 struct device *dev = d->dev;
453 struct device_node *wkup_np = NULL;
454 struct device_node *np;
455 struct samsung_pin_bank *bank;
456 struct exynos_weint_data *weint_data;
457 struct exynos_muxed_weint_data *muxed_data;
458 struct exynos_irq_chip *irq_chip;
459 unsigned int muxed_banks = 0;
460 unsigned int i;
461 int idx, irq;
462
463 for_each_child_of_node(dev->of_node, np) {
464 const struct of_device_id *match;
465
466 match = of_match_node(exynos_wkup_irq_ids, np);
467 if (match) {
468 irq_chip = kmemdup(match->data,
469 sizeof(*irq_chip), GFP_KERNEL);
470 if (!irq_chip) {
471 of_node_put(np);
472 return -ENOMEM;
473 }
474 wkup_np = np;
475 break;
476 }
477 }
478 if (!wkup_np)
479 return -ENODEV;
480
481 bank = d->pin_banks;
482 for (i = 0; i < d->nr_banks; ++i, ++bank) {
483 if (bank->eint_type != EINT_TYPE_WKUP)
484 continue;
485
486 bank->irq_domain = irq_domain_add_linear(bank->of_node,
487 bank->nr_pins, &exynos_eint_irqd_ops, bank);
488 if (!bank->irq_domain) {
489 dev_err(dev, "wkup irq domain add failed\n");
490 return -ENXIO;
491 }
492
493 bank->irq_chip = irq_chip;
494
495 if (!of_find_property(bank->of_node, "interrupts", NULL)) {
496 bank->eint_type = EINT_TYPE_WKUP_MUX;
497 ++muxed_banks;
498 continue;
499 }
500
501 weint_data = devm_kzalloc(dev, bank->nr_pins
502 * sizeof(*weint_data), GFP_KERNEL);
503 if (!weint_data)
504 return -ENOMEM;
505
506 for (idx = 0; idx < bank->nr_pins; ++idx) {
507 irq = irq_of_parse_and_map(bank->of_node, idx);
508 if (!irq) {
509 dev_err(dev, "irq number for eint-%s-%d not found\n",
510 bank->name, idx);
511 continue;
512 }
513 weint_data[idx].irq = idx;
514 weint_data[idx].bank = bank;
515 irq_set_chained_handler_and_data(irq,
516 exynos_irq_eint0_15,
517 &weint_data[idx]);
518 }
519 }
520
521 if (!muxed_banks)
522 return 0;
523
524 irq = irq_of_parse_and_map(wkup_np, 0);
525 if (!irq) {
526 dev_err(dev, "irq number for muxed EINTs not found\n");
527 return 0;
528 }
529
530 muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
531 + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
532 if (!muxed_data)
533 return -ENOMEM;
534
535 irq_set_chained_handler_and_data(irq, exynos_irq_demux_eint16_31,
536 muxed_data);
537
538 bank = d->pin_banks;
539 idx = 0;
540 for (i = 0; i < d->nr_banks; ++i, ++bank) {
541 if (bank->eint_type != EINT_TYPE_WKUP_MUX)
542 continue;
543
544 muxed_data->banks[idx++] = bank;
545 }
546 muxed_data->nr_banks = muxed_banks;
547
548 return 0;
549 }
550
551 static void exynos_pinctrl_suspend_bank(
552 struct samsung_pinctrl_drv_data *drvdata,
553 struct samsung_pin_bank *bank)
554 {
555 struct exynos_eint_gpio_save *save = bank->soc_priv;
556 void __iomem *regs = bank->eint_base;
557
558 save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
559 + bank->eint_offset);
560 save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
561 + 2 * bank->eint_offset);
562 save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
563 + 2 * bank->eint_offset + 4);
564
565 pr_debug("%s: save con %#010x\n", bank->name, save->eint_con);
566 pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
567 pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
568 }
569
570 void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
571 {
572 struct samsung_pin_bank *bank = drvdata->pin_banks;
573 int i;
574
575 for (i = 0; i < drvdata->nr_banks; ++i, ++bank)
576 if (bank->eint_type == EINT_TYPE_GPIO)
577 exynos_pinctrl_suspend_bank(drvdata, bank);
578 }
579
580 static void exynos_pinctrl_resume_bank(
581 struct samsung_pinctrl_drv_data *drvdata,
582 struct samsung_pin_bank *bank)
583 {
584 struct exynos_eint_gpio_save *save = bank->soc_priv;
585 void __iomem *regs = bank->eint_base;
586
587 pr_debug("%s: con %#010x => %#010x\n", bank->name,
588 readl(regs + EXYNOS_GPIO_ECON_OFFSET
589 + bank->eint_offset), save->eint_con);
590 pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
591 readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
592 + 2 * bank->eint_offset), save->eint_fltcon0);
593 pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
594 readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
595 + 2 * bank->eint_offset + 4), save->eint_fltcon1);
596
597 writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
598 + bank->eint_offset);
599 writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
600 + 2 * bank->eint_offset);
601 writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
602 + 2 * bank->eint_offset + 4);
603 }
604
605 void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
606 {
607 struct samsung_pin_bank *bank = drvdata->pin_banks;
608 int i;
609
610 for (i = 0; i < drvdata->nr_banks; ++i, ++bank)
611 if (bank->eint_type == EINT_TYPE_GPIO)
612 exynos_pinctrl_resume_bank(drvdata, bank);
613 }
614
615 static void exynos_retention_enable(struct samsung_pinctrl_drv_data *drvdata)
616 {
617 if (drvdata->retention_ctrl->refcnt)
618 atomic_inc(drvdata->retention_ctrl->refcnt);
619 }
620
621 static void exynos_retention_disable(struct samsung_pinctrl_drv_data *drvdata)
622 {
623 struct samsung_retention_ctrl *ctrl = drvdata->retention_ctrl;
624 struct regmap *pmu_regs = ctrl->priv;
625 int i;
626
627 if (ctrl->refcnt && !atomic_dec_and_test(ctrl->refcnt))
628 return;
629
630 for (i = 0; i < ctrl->nr_regs; i++)
631 regmap_write(pmu_regs, ctrl->regs[i], ctrl->value);
632 }
633
634 struct samsung_retention_ctrl *
635 exynos_retention_init(struct samsung_pinctrl_drv_data *drvdata,
636 const struct samsung_retention_data *data)
637 {
638 struct samsung_retention_ctrl *ctrl;
639 struct regmap *pmu_regs;
640 int i;
641
642 ctrl = devm_kzalloc(drvdata->dev, sizeof(*ctrl), GFP_KERNEL);
643 if (!ctrl)
644 return ERR_PTR(-ENOMEM);
645
646 pmu_regs = exynos_get_pmu_regmap();
647 if (IS_ERR(pmu_regs))
648 return ERR_CAST(pmu_regs);
649
650 ctrl->priv = pmu_regs;
651 ctrl->regs = data->regs;
652 ctrl->nr_regs = data->nr_regs;
653 ctrl->value = data->value;
654 ctrl->refcnt = data->refcnt;
655 ctrl->enable = exynos_retention_enable;
656 ctrl->disable = exynos_retention_disable;
657
658 /* Ensure that retention is disabled on driver init */
659 for (i = 0; i < ctrl->nr_regs; i++)
660 regmap_write(pmu_regs, ctrl->regs[i], ctrl->value);
661
662 return ctrl;
663 }