2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2013 QLogic Corporation
5 * See LICENSE.qla2xxx for copyright and licensing details.
10 /* note default template is in big endian */
11 static const uint32_t ql27xx_fwdt_default_template
[] = {
12 0x63000000, 0xa4000000, 0x7c050000, 0x00000000,
13 0x30000000, 0x01000000, 0x00000000, 0xc0406eb4,
14 0x00000000, 0x00000000, 0x00000000, 0x00000000,
15 0x00000000, 0x00000000, 0x00000000, 0x00000000,
16 0x00000000, 0x00000000, 0x00000000, 0x00000000,
17 0x00000000, 0x00000000, 0x00000000, 0x00000000,
18 0x00000000, 0x00000000, 0x00000000, 0x00000000,
19 0x00000000, 0x00000000, 0x00000000, 0x00000000,
20 0x00000000, 0x00000000, 0x00000000, 0x00000000,
21 0x00000000, 0x00000000, 0x00000000, 0x00000000,
22 0x00000000, 0x04010000, 0x14000000, 0x00000000,
23 0x02000000, 0x44000000, 0x09010000, 0x10000000,
24 0x00000000, 0x02000000, 0x01010000, 0x1c000000,
25 0x00000000, 0x02000000, 0x00600000, 0x00000000,
26 0xc0000000, 0x01010000, 0x1c000000, 0x00000000,
27 0x02000000, 0x00600000, 0x00000000, 0xcc000000,
28 0x01010000, 0x1c000000, 0x00000000, 0x02000000,
29 0x10600000, 0x00000000, 0xd4000000, 0x01010000,
30 0x1c000000, 0x00000000, 0x02000000, 0x700f0000,
31 0x00000060, 0xf0000000, 0x00010000, 0x18000000,
32 0x00000000, 0x02000000, 0x00700000, 0x041000c0,
33 0x00010000, 0x18000000, 0x00000000, 0x02000000,
34 0x10700000, 0x041000c0, 0x00010000, 0x18000000,
35 0x00000000, 0x02000000, 0x40700000, 0x041000c0,
36 0x01010000, 0x1c000000, 0x00000000, 0x02000000,
37 0x007c0000, 0x01000000, 0xc0000000, 0x00010000,
38 0x18000000, 0x00000000, 0x02000000, 0x007c0000,
39 0x040300c4, 0x00010000, 0x18000000, 0x00000000,
40 0x02000000, 0x007c0000, 0x040100c0, 0x01010000,
41 0x1c000000, 0x00000000, 0x02000000, 0x007c0000,
42 0x00000000, 0xc0000000, 0x00010000, 0x18000000,
43 0x00000000, 0x02000000, 0x007c0000, 0x04200000,
44 0x0b010000, 0x18000000, 0x00000000, 0x02000000,
45 0x0c000000, 0x00000000, 0x02010000, 0x20000000,
46 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
47 0xf0000000, 0x000000b0, 0x02010000, 0x20000000,
48 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
49 0xf0000000, 0x000010b0, 0x02010000, 0x20000000,
50 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
51 0xf0000000, 0x000020b0, 0x02010000, 0x20000000,
52 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
53 0xf0000000, 0x000030b0, 0x02010000, 0x20000000,
54 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
55 0xf0000000, 0x000040b0, 0x02010000, 0x20000000,
56 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
57 0xf0000000, 0x000050b0, 0x02010000, 0x20000000,
58 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
59 0xf0000000, 0x000060b0, 0x02010000, 0x20000000,
60 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
61 0xf0000000, 0x000070b0, 0x02010000, 0x20000000,
62 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
63 0xf0000000, 0x000080b0, 0x02010000, 0x20000000,
64 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
65 0xf0000000, 0x000090b0, 0x02010000, 0x20000000,
66 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
67 0xf0000000, 0x0000a0b0, 0x00010000, 0x18000000,
68 0x00000000, 0x02000000, 0x0a000000, 0x040100c0,
69 0x00010000, 0x18000000, 0x00000000, 0x02000000,
70 0x0a000000, 0x04200080, 0x00010000, 0x18000000,
71 0x00000000, 0x02000000, 0x00be0000, 0x041000c0,
72 0x00010000, 0x18000000, 0x00000000, 0x02000000,
73 0x10be0000, 0x041000c0, 0x00010000, 0x18000000,
74 0x00000000, 0x02000000, 0x20be0000, 0x041000c0,
75 0x00010000, 0x18000000, 0x00000000, 0x02000000,
76 0x30be0000, 0x041000c0, 0x00010000, 0x18000000,
77 0x00000000, 0x02000000, 0x00b00000, 0x041000c0,
78 0x00010000, 0x18000000, 0x00000000, 0x02000000,
79 0x10b00000, 0x041000c0, 0x00010000, 0x18000000,
80 0x00000000, 0x02000000, 0x20b00000, 0x041000c0,
81 0x00010000, 0x18000000, 0x00000000, 0x02000000,
82 0x30b00000, 0x041000c0, 0x00010000, 0x18000000,
83 0x00000000, 0x02000000, 0x00300000, 0x041000c0,
84 0x00010000, 0x18000000, 0x00000000, 0x02000000,
85 0x10300000, 0x041000c0, 0x00010000, 0x18000000,
86 0x00000000, 0x02000000, 0x20300000, 0x041000c0,
87 0x00010000, 0x18000000, 0x00000000, 0x02000000,
88 0x30300000, 0x041000c0, 0x0a010000, 0x10000000,
89 0x00000000, 0x02000000, 0x06010000, 0x1c000000,
90 0x00000000, 0x02000000, 0x01000000, 0x00000200,
91 0xff230200, 0x06010000, 0x1c000000, 0x00000000,
92 0x02000000, 0x02000000, 0x00001000, 0x00000000,
93 0x07010000, 0x18000000, 0x00000000, 0x02000000,
94 0x00000000, 0x01000000, 0x07010000, 0x18000000,
95 0x00000000, 0x02000000, 0x00000000, 0x02000000,
96 0x07010000, 0x18000000, 0x00000000, 0x02000000,
97 0x00000000, 0x03000000, 0x0d010000, 0x14000000,
98 0x00000000, 0x02000000, 0x00000000, 0xff000000,
99 0x10000000, 0x00000000, 0x00000080,
102 static inline void __iomem
*
103 qla27xx_isp_reg(struct scsi_qla_host
*vha
)
105 return &vha
->hw
->iobase
->isp24
;
109 qla27xx_insert16(uint16_t value
, void *buf
, ulong
*len
)
113 *(__le16
*)buf
= cpu_to_le16(value
);
115 *len
+= sizeof(value
);
119 qla27xx_insert32(uint32_t value
, void *buf
, ulong
*len
)
123 *(__le32
*)buf
= cpu_to_le32(value
);
125 *len
+= sizeof(value
);
129 qla27xx_insertbuf(void *mem
, ulong size
, void *buf
, ulong
*len
)
135 while (cnt
>= sizeof(uint32_t)) {
136 *(__le32
*)buf
= cpu_to_le32p(mem
);
137 buf
+= sizeof(uint32_t);
138 mem
+= sizeof(uint32_t);
139 cnt
-= sizeof(uint32_t);
142 memcpy(buf
, mem
, cnt
);
148 qla27xx_read8(void *window
, void *buf
, ulong
*len
)
153 value
= RD_REG_BYTE((__iomem
void *)window
);
154 ql_dbg(ql_dbg_misc
, NULL
, 0xd011,
155 "%s: -> %x\n", __func__
, value
);
157 qla27xx_insert32(value
, buf
, len
);
161 qla27xx_read16(void *window
, void *buf
, ulong
*len
)
166 value
= RD_REG_WORD((__iomem
void *)window
);
167 ql_dbg(ql_dbg_misc
, NULL
, 0xd012,
168 "%s: -> %x\n", __func__
, value
);
170 qla27xx_insert32(value
, buf
, len
);
174 qla27xx_read32(void *window
, void *buf
, ulong
*len
)
179 value
= RD_REG_DWORD((__iomem
void *)window
);
180 ql_dbg(ql_dbg_misc
, NULL
, 0xd013,
181 "%s: -> %x\n", __func__
, value
);
183 qla27xx_insert32(value
, buf
, len
);
186 static inline void (*qla27xx_read_vector(uint width
))(void *, void *, ulong
*)
189 (width
== 1) ? qla27xx_read8
:
190 (width
== 2) ? qla27xx_read16
:
195 qla27xx_read_reg(__iomem
struct device_reg_24xx
*reg
,
196 uint offset
, void *buf
, ulong
*len
)
198 void *window
= (void *)reg
+ offset
;
201 ql_dbg(ql_dbg_misc
, NULL
, 0xd014,
202 "%s: @%x\n", __func__
, offset
);
204 qla27xx_insert32(offset
, buf
, len
);
205 qla27xx_read32(window
, buf
, len
);
209 qla27xx_write_reg(__iomem
struct device_reg_24xx
*reg
,
210 uint offset
, uint32_t data
, void *buf
)
212 __iomem
void *window
= reg
+ offset
;
215 ql_dbg(ql_dbg_misc
, NULL
, 0xd015,
216 "%s: @%x <- %x\n", __func__
, offset
, data
);
217 WRT_REG_DWORD(window
, data
);
222 qla27xx_read_window(__iomem
struct device_reg_24xx
*reg
,
223 uint32_t base
, uint offset
, uint count
, uint width
, void *buf
,
226 void *window
= (void *)reg
+ offset
;
227 void (*readn
)(void *, void *, ulong
*) = qla27xx_read_vector(width
);
230 ql_dbg(ql_dbg_misc
, NULL
, 0xd016,
231 "%s: base=%x offset=%x count=%x width=%x\n",
232 __func__
, base
, offset
, count
, width
);
234 qla27xx_write_reg(reg
, IOBASE_ADDR
, base
, buf
);
236 qla27xx_insert32(base
, buf
, len
);
237 readn(window
, buf
, len
);
244 qla27xx_skip_entry(struct qla27xx_fwdt_entry
*ent
, void *buf
)
247 ent
->hdr
.driver_flags
|= DRIVER_FLAG_SKIP_ENTRY
;
251 qla27xx_fwdt_entry_t0(struct scsi_qla_host
*vha
,
252 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
254 ql_dbg(ql_dbg_misc
, vha
, 0xd100,
255 "%s: nop [%lx]\n", __func__
, *len
);
256 qla27xx_skip_entry(ent
, buf
);
262 qla27xx_fwdt_entry_t255(struct scsi_qla_host
*vha
,
263 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
265 ql_dbg(ql_dbg_misc
, vha
, 0xd1ff,
266 "%s: end [%lx]\n", __func__
, *len
);
267 qla27xx_skip_entry(ent
, buf
);
274 qla27xx_fwdt_entry_t256(struct scsi_qla_host
*vha
,
275 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
277 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
279 ql_dbg(ql_dbg_misc
, vha
, 0xd200,
280 "%s: rdio t1 [%lx]\n", __func__
, *len
);
281 qla27xx_read_window(reg
, ent
->t256
.base_addr
, ent
->t256
.pci_offset
,
282 ent
->t256
.reg_count
, ent
->t256
.reg_width
, buf
, len
);
288 qla27xx_fwdt_entry_t257(struct scsi_qla_host
*vha
,
289 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
291 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
293 ql_dbg(ql_dbg_misc
, vha
, 0xd201,
294 "%s: wrio t1 [%lx]\n", __func__
, *len
);
295 qla27xx_write_reg(reg
, IOBASE_ADDR
, ent
->t257
.base_addr
, buf
);
296 qla27xx_write_reg(reg
, ent
->t257
.pci_offset
, ent
->t257
.write_data
, buf
);
302 qla27xx_fwdt_entry_t258(struct scsi_qla_host
*vha
,
303 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
305 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
307 ql_dbg(ql_dbg_misc
, vha
, 0xd202,
308 "%s: rdio t2 [%lx]\n", __func__
, *len
);
309 qla27xx_write_reg(reg
, ent
->t258
.banksel_offset
, ent
->t258
.bank
, buf
);
310 qla27xx_read_window(reg
, ent
->t258
.base_addr
, ent
->t258
.pci_offset
,
311 ent
->t258
.reg_count
, ent
->t258
.reg_width
, buf
, len
);
317 qla27xx_fwdt_entry_t259(struct scsi_qla_host
*vha
,
318 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
320 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
322 ql_dbg(ql_dbg_misc
, vha
, 0xd203,
323 "%s: wrio t2 [%lx]\n", __func__
, *len
);
324 qla27xx_write_reg(reg
, IOBASE_ADDR
, ent
->t259
.base_addr
, buf
);
325 qla27xx_write_reg(reg
, ent
->t259
.banksel_offset
, ent
->t259
.bank
, buf
);
326 qla27xx_write_reg(reg
, ent
->t259
.pci_offset
, ent
->t259
.write_data
, buf
);
332 qla27xx_fwdt_entry_t260(struct scsi_qla_host
*vha
,
333 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
335 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
337 ql_dbg(ql_dbg_misc
, vha
, 0xd204,
338 "%s: rdpci [%lx]\n", __func__
, *len
);
339 qla27xx_read_reg(reg
, ent
->t260
.pci_addr
, buf
, len
);
345 qla27xx_fwdt_entry_t261(struct scsi_qla_host
*vha
,
346 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
348 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
350 ql_dbg(ql_dbg_misc
, vha
, 0xd205,
351 "%s: wrpci [%lx]\n", __func__
, *len
);
352 qla27xx_write_reg(reg
, ent
->t261
.pci_addr
, ent
->t261
.write_data
, buf
);
358 qla27xx_fwdt_entry_t262(struct scsi_qla_host
*vha
,
359 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
365 ql_dbg(ql_dbg_misc
, vha
, 0xd206,
366 "%s: rdram(%x) [%lx]\n", __func__
, ent
->t262
.ram_area
, *len
);
367 start
= ent
->t262
.start_addr
;
368 end
= ent
->t262
.end_addr
;
370 if (ent
->t262
.ram_area
== T262_RAM_AREA_CRITICAL_RAM
) {
372 } else if (ent
->t262
.ram_area
== T262_RAM_AREA_EXTERNAL_RAM
) {
373 end
= vha
->hw
->fw_memory_size
;
375 ent
->t262
.end_addr
= end
;
376 } else if (ent
->t262
.ram_area
== T262_RAM_AREA_SHARED_RAM
) {
377 start
= vha
->hw
->fw_shared_ram_start
;
378 end
= vha
->hw
->fw_shared_ram_end
;
380 ent
->t262
.start_addr
= start
;
381 ent
->t262
.end_addr
= end
;
383 } else if (ent
->t262
.ram_area
== T262_RAM_AREA_DDR_RAM
) {
384 ql_dbg(ql_dbg_misc
, vha
, 0xd021,
385 "%s: unsupported ddr ram\n", __func__
);
386 qla27xx_skip_entry(ent
, buf
);
389 ql_dbg(ql_dbg_misc
, vha
, 0xd022,
390 "%s: unknown area %u\n", __func__
, ent
->t262
.ram_area
);
391 qla27xx_skip_entry(ent
, buf
);
396 ql_dbg(ql_dbg_misc
, vha
, 0xd023,
397 "%s: bad range (start=%x end=%x)\n", __func__
,
398 ent
->t262
.end_addr
, ent
->t262
.start_addr
);
399 qla27xx_skip_entry(ent
, buf
);
403 dwords
= end
- start
+ 1;
405 ql_dbg(ql_dbg_misc
, vha
, 0xd024,
406 "%s: @%lx -> (%lx dwords)\n", __func__
, start
, dwords
);
408 qla24xx_dump_ram(vha
->hw
, start
, buf
, dwords
, &buf
);
410 *len
+= dwords
* sizeof(uint32_t);
416 qla27xx_fwdt_entry_t263(struct scsi_qla_host
*vha
,
417 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
423 ql_dbg(ql_dbg_misc
, vha
, 0xd207,
424 "%s: getq(%x) [%lx]\n", __func__
, ent
->t263
.queue_type
, *len
);
425 if (ent
->t263
.queue_type
== T263_QUEUE_TYPE_REQ
) {
426 for (i
= 0; i
< vha
->hw
->max_req_queues
; i
++) {
427 struct req_que
*req
= vha
->hw
->req_q_map
[i
];
430 req
->length
: REQUEST_ENTRY_CNT_24XX
;
431 qla27xx_insert16(i
, buf
, len
);
432 qla27xx_insert16(length
, buf
, len
);
433 qla27xx_insertbuf(req
? req
->ring
: NULL
,
434 length
* sizeof(*req
->ring
), buf
, len
);
438 } else if (ent
->t263
.queue_type
== T263_QUEUE_TYPE_RSP
) {
439 for (i
= 0; i
< vha
->hw
->max_rsp_queues
; i
++) {
440 struct rsp_que
*rsp
= vha
->hw
->rsp_q_map
[i
];
443 rsp
->length
: RESPONSE_ENTRY_CNT_MQ
;
444 qla27xx_insert16(i
, buf
, len
);
445 qla27xx_insert16(length
, buf
, len
);
446 qla27xx_insertbuf(rsp
? rsp
->ring
: NULL
,
447 length
* sizeof(*rsp
->ring
), buf
, len
);
451 } else if (ent
->t263
.queue_type
== T263_QUEUE_TYPE_ATIO
) {
452 ql_dbg(ql_dbg_misc
, vha
, 0xd025,
453 "%s: unsupported atio queue\n", __func__
);
454 qla27xx_skip_entry(ent
, buf
);
457 ql_dbg(ql_dbg_misc
, vha
, 0xd026,
458 "%s: unknown queue %u\n", __func__
, ent
->t263
.queue_type
);
459 qla27xx_skip_entry(ent
, buf
);
464 ent
->t263
.num_queues
= count
;
470 qla27xx_fwdt_entry_t264(struct scsi_qla_host
*vha
,
471 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
473 ql_dbg(ql_dbg_misc
, vha
, 0xd208,
474 "%s: getfce [%lx]\n", __func__
, *len
);
477 ent
->t264
.fce_trace_size
= FCE_SIZE
;
478 ent
->t264
.write_pointer
= vha
->hw
->fce_wr
;
479 ent
->t264
.base_pointer
= vha
->hw
->fce_dma
;
480 ent
->t264
.fce_enable_mb0
= vha
->hw
->fce_mb
[0];
481 ent
->t264
.fce_enable_mb2
= vha
->hw
->fce_mb
[2];
482 ent
->t264
.fce_enable_mb3
= vha
->hw
->fce_mb
[3];
483 ent
->t264
.fce_enable_mb4
= vha
->hw
->fce_mb
[4];
484 ent
->t264
.fce_enable_mb5
= vha
->hw
->fce_mb
[5];
485 ent
->t264
.fce_enable_mb6
= vha
->hw
->fce_mb
[6];
487 qla27xx_insertbuf(vha
->hw
->fce
, FCE_SIZE
, buf
, len
);
489 ql_dbg(ql_dbg_misc
, vha
, 0xd027,
490 "%s: missing fce\n", __func__
);
491 qla27xx_skip_entry(ent
, buf
);
498 qla27xx_fwdt_entry_t265(struct scsi_qla_host
*vha
,
499 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
501 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
503 ql_dbg(ql_dbg_misc
, vha
, 0xd209,
504 "%s: pause risc [%lx]\n", __func__
, *len
);
506 qla24xx_pause_risc(reg
);
512 qla27xx_fwdt_entry_t266(struct scsi_qla_host
*vha
,
513 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
515 ql_dbg(ql_dbg_misc
, vha
, 0xd20a,
516 "%s: reset risc [%lx]\n", __func__
, *len
);
518 qla24xx_soft_reset(vha
->hw
);
524 qla27xx_fwdt_entry_t267(struct scsi_qla_host
*vha
,
525 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
527 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
529 ql_dbg(ql_dbg_misc
, vha
, 0xd20b,
530 "%s: dis intr [%lx]\n", __func__
, *len
);
531 qla27xx_write_reg(reg
, ent
->t267
.pci_offset
, ent
->t267
.data
, buf
);
537 qla27xx_fwdt_entry_t268(struct scsi_qla_host
*vha
,
538 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
540 ql_dbg(ql_dbg_misc
, vha
, 0xd20c,
541 "%s: gethb(%x) [%lx]\n", __func__
, ent
->t268
.buf_type
, *len
);
542 if (ent
->t268
.buf_type
== T268_BUF_TYPE_EXTD_TRACE
) {
545 ent
->t268
.buf_size
= EFT_SIZE
;
546 ent
->t268
.start_addr
= vha
->hw
->eft_dma
;
548 qla27xx_insertbuf(vha
->hw
->eft
, EFT_SIZE
, buf
, len
);
550 ql_dbg(ql_dbg_misc
, vha
, 0xd028,
551 "%s: missing eft\n", __func__
);
552 qla27xx_skip_entry(ent
, buf
);
554 } else if (ent
->t268
.buf_type
== T268_BUF_TYPE_EXCH_BUFOFF
) {
555 ql_dbg(ql_dbg_misc
, vha
, 0xd029,
556 "%s: unsupported exchange offload buffer\n", __func__
);
557 qla27xx_skip_entry(ent
, buf
);
558 } else if (ent
->t268
.buf_type
== T268_BUF_TYPE_EXTD_LOGIN
) {
559 ql_dbg(ql_dbg_misc
, vha
, 0xd02a,
560 "%s: unsupported extended login buffer\n", __func__
);
561 qla27xx_skip_entry(ent
, buf
);
563 ql_dbg(ql_dbg_misc
, vha
, 0xd02b,
564 "%s: unknown buf %x\n", __func__
, ent
->t268
.buf_type
);
565 qla27xx_skip_entry(ent
, buf
);
572 qla27xx_fwdt_entry_t269(struct scsi_qla_host
*vha
,
573 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
575 ql_dbg(ql_dbg_misc
, vha
, 0xd20d,
576 "%s: scratch [%lx]\n", __func__
, *len
);
577 qla27xx_insert32(0xaaaaaaaa, buf
, len
);
578 qla27xx_insert32(0xbbbbbbbb, buf
, len
);
579 qla27xx_insert32(0xcccccccc, buf
, len
);
580 qla27xx_insert32(0xdddddddd, buf
, len
);
581 qla27xx_insert32(*len
+ sizeof(uint32_t), buf
, len
);
583 ent
->t269
.scratch_size
= 5 * sizeof(uint32_t);
589 qla27xx_fwdt_entry_t270(struct scsi_qla_host
*vha
,
590 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
592 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
593 void *window
= (void *)reg
+ 0xc4;
594 ulong dwords
= ent
->t270
.count
;
595 ulong addr
= ent
->t270
.addr
;
597 ql_dbg(ql_dbg_misc
, vha
, 0xd20e,
598 "%s: rdremreg [%lx]\n", __func__
, *len
);
599 qla27xx_write_reg(reg
, IOBASE_ADDR
, 0x40, buf
);
601 qla27xx_write_reg(reg
, 0xc0, addr
|0x80000000, buf
);
602 qla27xx_read_reg(reg
, 0xc4, buf
, len
);
603 qla27xx_insert32(addr
, buf
, len
);
604 qla27xx_read32(window
, buf
, len
);
612 qla27xx_fwdt_entry_t271(struct scsi_qla_host
*vha
,
613 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
615 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
616 ulong addr
= ent
->t271
.addr
;
618 ql_dbg(ql_dbg_misc
, vha
, 0xd20f,
619 "%s: wrremreg [%lx]\n", __func__
, *len
);
620 qla27xx_write_reg(reg
, IOBASE_ADDR
, 0x40, buf
);
621 qla27xx_read_reg(reg
, 0xc4, buf
, len
);
622 qla27xx_insert32(addr
, buf
, len
);
623 qla27xx_write_reg(reg
, 0xc0, addr
, buf
);
629 qla27xx_fwdt_entry_t272(struct scsi_qla_host
*vha
,
630 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
632 ulong dwords
= ent
->t272
.count
;
633 ulong start
= ent
->t272
.addr
;
635 ql_dbg(ql_dbg_misc
, vha
, 0xd210,
636 "%s: rdremram [%lx]\n", __func__
, *len
);
638 ql_dbg(ql_dbg_misc
, vha
, 0xd02c,
639 "%s: @%lx -> (%lx dwords)\n", __func__
, start
, dwords
);
641 qla27xx_dump_mpi_ram(vha
->hw
, start
, buf
, dwords
, &buf
);
643 *len
+= dwords
* sizeof(uint32_t);
649 qla27xx_fwdt_entry_t273(struct scsi_qla_host
*vha
,
650 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
652 ulong dwords
= ent
->t273
.count
;
653 ulong addr
= ent
->t273
.addr
;
656 ql_dbg(ql_dbg_misc
, vha
, 0xd211,
657 "%s: pcicfg [%lx]\n", __func__
, *len
);
660 if (pci_read_config_dword(vha
->hw
->pdev
, addr
, &value
))
661 ql_dbg(ql_dbg_misc
, vha
, 0xd02d,
662 "%s: failed pcicfg read at %lx\n", __func__
, addr
);
663 qla27xx_insert32(addr
, buf
, len
);
664 qla27xx_insert32(value
, buf
, len
);
672 qla27xx_fwdt_entry_other(struct scsi_qla_host
*vha
,
673 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
675 ql_dbg(ql_dbg_misc
, vha
, 0xd2ff,
676 "%s: type %x [%lx]\n", __func__
, ent
->hdr
.entry_type
, *len
);
677 qla27xx_skip_entry(ent
, buf
);
682 struct qla27xx_fwdt_entry_call
{
685 struct scsi_qla_host
*,
686 struct qla27xx_fwdt_entry
*,
691 static struct qla27xx_fwdt_entry_call ql27xx_fwdt_entry_call_list
[] = {
692 { ENTRY_TYPE_NOP
, qla27xx_fwdt_entry_t0
} ,
693 { ENTRY_TYPE_TMP_END
, qla27xx_fwdt_entry_t255
} ,
694 { ENTRY_TYPE_RD_IOB_T1
, qla27xx_fwdt_entry_t256
} ,
695 { ENTRY_TYPE_WR_IOB_T1
, qla27xx_fwdt_entry_t257
} ,
696 { ENTRY_TYPE_RD_IOB_T2
, qla27xx_fwdt_entry_t258
} ,
697 { ENTRY_TYPE_WR_IOB_T2
, qla27xx_fwdt_entry_t259
} ,
698 { ENTRY_TYPE_RD_PCI
, qla27xx_fwdt_entry_t260
} ,
699 { ENTRY_TYPE_WR_PCI
, qla27xx_fwdt_entry_t261
} ,
700 { ENTRY_TYPE_RD_RAM
, qla27xx_fwdt_entry_t262
} ,
701 { ENTRY_TYPE_GET_QUEUE
, qla27xx_fwdt_entry_t263
} ,
702 { ENTRY_TYPE_GET_FCE
, qla27xx_fwdt_entry_t264
} ,
703 { ENTRY_TYPE_PSE_RISC
, qla27xx_fwdt_entry_t265
} ,
704 { ENTRY_TYPE_RST_RISC
, qla27xx_fwdt_entry_t266
} ,
705 { ENTRY_TYPE_DIS_INTR
, qla27xx_fwdt_entry_t267
} ,
706 { ENTRY_TYPE_GET_HBUF
, qla27xx_fwdt_entry_t268
} ,
707 { ENTRY_TYPE_SCRATCH
, qla27xx_fwdt_entry_t269
} ,
708 { ENTRY_TYPE_RDREMREG
, qla27xx_fwdt_entry_t270
} ,
709 { ENTRY_TYPE_WRREMREG
, qla27xx_fwdt_entry_t271
} ,
710 { ENTRY_TYPE_RDREMRAM
, qla27xx_fwdt_entry_t272
} ,
711 { ENTRY_TYPE_PCICFG
, qla27xx_fwdt_entry_t273
} ,
712 { -1 , qla27xx_fwdt_entry_other
}
715 static inline int (*qla27xx_find_entry(int type
))
716 (struct scsi_qla_host
*, struct qla27xx_fwdt_entry
*, void *, ulong
*)
718 struct qla27xx_fwdt_entry_call
*list
= ql27xx_fwdt_entry_call_list
;
720 while (list
->type
!= -1 && list
->type
!= type
)
727 qla27xx_next_entry(void *p
)
729 struct qla27xx_fwdt_entry
*ent
= p
;
731 return p
+ ent
->hdr
.entry_size
;
735 qla27xx_walk_template(struct scsi_qla_host
*vha
,
736 struct qla27xx_fwdt_template
*tmp
, void *buf
, ulong
*len
)
738 struct qla27xx_fwdt_entry
*ent
= (void *)tmp
+ tmp
->entry_offset
;
739 ulong count
= tmp
->entry_count
;
741 ql_dbg(ql_dbg_misc
, vha
, 0xd01a,
742 "%s: entry count %lx\n", __func__
, count
);
744 if (qla27xx_find_entry(ent
->hdr
.entry_type
)(vha
, ent
, buf
, len
))
746 ent
= qla27xx_next_entry(ent
);
748 ql_dbg(ql_dbg_misc
, vha
, 0xd01b,
749 "%s: len=%lx\n", __func__
, *len
);
753 qla27xx_time_stamp(struct qla27xx_fwdt_template
*tmp
)
755 tmp
->capture_timestamp
= jiffies
;
759 qla27xx_driver_info(struct qla27xx_fwdt_template
*tmp
)
761 uint8_t v
[] = { 0, 0, 0, 0, 0, 0 };
764 rval
= sscanf(qla2x00_version_str
, "%hhu.%hhu.%hhu.%hhu.%hhu.%hhu",
765 v
+0, v
+1, v
+2, v
+3, v
+4, v
+5);
767 tmp
->driver_info
[0] = v
[3] << 24 | v
[2] << 16 | v
[1] << 8 | v
[0];
768 tmp
->driver_info
[1] = v
[5] << 8 | v
[4];
769 tmp
->driver_info
[2] = 0x12345678;
773 qla27xx_firmware_info(struct qla27xx_fwdt_template
*tmp
,
774 struct scsi_qla_host
*vha
)
776 tmp
->firmware_version
[0] = vha
->hw
->fw_major_version
;
777 tmp
->firmware_version
[1] = vha
->hw
->fw_minor_version
;
778 tmp
->firmware_version
[2] = vha
->hw
->fw_subminor_version
;
779 tmp
->firmware_version
[3] =
780 vha
->hw
->fw_attributes_h
<< 16 | vha
->hw
->fw_attributes
;
781 tmp
->firmware_version
[4] =
782 vha
->hw
->fw_attributes_ext
[1] << 16 | vha
->hw
->fw_attributes_ext
[0];
786 ql27xx_edit_template(struct scsi_qla_host
*vha
,
787 struct qla27xx_fwdt_template
*tmp
)
789 qla27xx_time_stamp(tmp
);
790 qla27xx_driver_info(tmp
);
791 qla27xx_firmware_info(tmp
, vha
);
794 static inline uint32_t
795 qla27xx_template_checksum(void *p
, ulong size
)
800 size
/= sizeof(*buf
);
805 sum
= (sum
& 0xffffffff) + (sum
>> 32);
811 qla27xx_verify_template_checksum(struct qla27xx_fwdt_template
*tmp
)
813 return qla27xx_template_checksum(tmp
, tmp
->template_size
) == 0;
817 qla27xx_verify_template_header(struct qla27xx_fwdt_template
*tmp
)
819 return tmp
->template_type
== TEMPLATE_TYPE_FWDUMP
;
823 qla27xx_execute_fwdt_template(struct scsi_qla_host
*vha
)
825 struct qla27xx_fwdt_template
*tmp
= vha
->hw
->fw_dump_template
;
828 if (qla27xx_fwdt_template_valid(tmp
)) {
829 len
= tmp
->template_size
;
830 tmp
= memcpy(vha
->hw
->fw_dump
, tmp
, len
);
831 ql27xx_edit_template(vha
, tmp
);
832 qla27xx_walk_template(vha
, tmp
, tmp
, &len
);
833 vha
->hw
->fw_dump_len
= len
;
834 vha
->hw
->fw_dumped
= 1;
839 qla27xx_fwdt_calculate_dump_size(struct scsi_qla_host
*vha
)
841 struct qla27xx_fwdt_template
*tmp
= vha
->hw
->fw_dump_template
;
844 if (qla27xx_fwdt_template_valid(tmp
)) {
845 len
= tmp
->template_size
;
846 qla27xx_walk_template(vha
, tmp
, NULL
, &len
);
853 qla27xx_fwdt_template_size(void *p
)
855 struct qla27xx_fwdt_template
*tmp
= p
;
857 return tmp
->template_size
;
861 qla27xx_fwdt_template_default_size(void)
863 return sizeof(ql27xx_fwdt_default_template
);
867 qla27xx_fwdt_template_default(void)
869 return ql27xx_fwdt_default_template
;
873 qla27xx_fwdt_template_valid(void *p
)
875 struct qla27xx_fwdt_template
*tmp
= p
;
877 if (!qla27xx_verify_template_header(tmp
)) {
878 ql_log(ql_log_warn
, NULL
, 0xd01c,
879 "%s: template type %x\n", __func__
, tmp
->template_type
);
883 if (!qla27xx_verify_template_checksum(tmp
)) {
884 ql_log(ql_log_warn
, NULL
, 0xd01d,
885 "%s: failed template checksum\n", __func__
);
893 qla27xx_fwdump(scsi_qla_host_t
*vha
, int hardware_locked
)
897 if (!hardware_locked
)
898 spin_lock_irqsave(&vha
->hw
->hardware_lock
, flags
);
900 if (!vha
->hw
->fw_dump
)
901 ql_log(ql_log_warn
, vha
, 0xd01e, "fwdump buffer missing.\n");
902 else if (!vha
->hw
->fw_dump_template
)
903 ql_log(ql_log_warn
, vha
, 0xd01f, "fwdump template missing.\n");
905 qla27xx_execute_fwdt_template(vha
);
907 if (!hardware_locked
)
908 spin_unlock_irqrestore(&vha
->hw
->hardware_lock
, flags
);