]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blob - drivers/staging/rtl8723au/include/rtl8723a_spec.h
Merge tag 'pm+acpi-3.15-rc1-3' of git://git.kernel.org/pub/scm/linux/kernel/git/rafae...
[mirror_ubuntu-hirsute-kernel.git] / drivers / staging / rtl8723au / include / rtl8723a_spec.h
1 /******************************************************************************
2 *
3 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 *******************************************************************************/
15 #ifndef __RTL8723A_SPEC_H__
16 #define __RTL8723A_SPEC_H__
17
18 /* */
19 /* */
20 /* 0x0000h ~ 0x00FFh System Configuration */
21 /* */
22 /* */
23 #define REG_SYS_ISO_CTRL 0x0000
24 #define REG_SYS_FUNC_EN 0x0002
25 #define REG_APS_FSMCO 0x0004
26 #define REG_SYS_CLKR 0x0008
27 #define REG_9346CR 0x000A
28 #define REG_EE_VPD 0x000C
29 #define REG_AFE_MISC 0x0010
30 #define REG_SPS0_CTRL 0x0011
31 #define REG_SPS_OCP_CFG 0x0018
32 #define REG_RSV_CTRL 0x001C
33 #define REG_RF_CTRL 0x001F
34 #define REG_LDOA15_CTRL 0x0020
35 #define REG_LDOV12D_CTRL 0x0021
36 #define REG_LDOHCI12_CTRL 0x0022
37 #define REG_LPLDO_CTRL 0x0023
38 #define REG_AFE_XTAL_CTRL 0x0024
39 #define REG_AFE_PLL_CTRL 0x0028
40 #define REG_MAC_PHY_CTRL 0x002c
41 #define REG_EFUSE_CTRL 0x0030
42 #define REG_EFUSE_TEST 0x0034
43 #define REG_PWR_DATA 0x0038
44 #define REG_CAL_TIMER 0x003C
45 #define REG_ACLK_MON 0x003E
46 #define REG_GPIO_MUXCFG 0x0040
47 #define REG_GPIO_IO_SEL 0x0042
48 #define REG_MAC_PINMUX_CFG 0x0043
49 #define REG_GPIO_PIN_CTRL 0x0044
50 #define REG_GPIO_INTM 0x0048
51 #define REG_LEDCFG0 0x004C
52 #define REG_LEDCFG1 0x004D
53 #define REG_LEDCFG2 0x004E
54 #define REG_LEDCFG3 0x004F
55 #define REG_LEDCFG REG_LEDCFG2
56 #define REG_FSIMR 0x0050
57 #define REG_FSISR 0x0054
58 #define REG_HSIMR 0x0058
59 #define REG_HSISR 0x005c
60 /* RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control. */
61 #define REG_GPIO_PIN_CTRL_2 0x0060
62 /* RTL8723 WIFI/BT/GPS Multi-Function GPIO Select. */
63 #define REG_GPIO_IO_SEL_2 0x0062
64 /* RTL8723 WIFI/BT/GPS Multi-Function control source. */
65 #define REG_MULTI_FUNC_CTRL 0x0068
66 #define REG_MCUFWDL 0x0080
67 #define REG_HMEBOX_EXT_0 0x0088
68 #define REG_HMEBOX_EXT_1 0x008A
69 #define REG_HMEBOX_EXT_2 0x008C
70 #define REG_HMEBOX_EXT_3 0x008E
71 /* Host suspend counter on FPGA platform */
72 #define REG_HOST_SUSP_CNT 0x00BC
73 /* Efuse access protection for RTL8723 */
74 #define REG_EFUSE_ACCESS 0x00CF
75 #define REG_BIST_SCAN 0x00D0
76 #define REG_BIST_RPT 0x00D4
77 #define REG_BIST_ROM_RPT 0x00D8
78 #define REG_USB_SIE_INTF 0x00E0
79 #define REG_PCIE_MIO_INTF 0x00E4
80 #define REG_PCIE_MIO_INTD 0x00E8
81 #define REG_HPON_FSM 0x00EC
82 #define REG_SYS_CFG 0x00F0
83 #define REG_GPIO_OUTSTS 0x00F4 /* For RTL8723 only. */
84
85 /* */
86 /* */
87 /* 0x0100h ~ 0x01FFh MACTOP General Configuration */
88 /* */
89 /* */
90 #define REG_CR 0x0100
91 #define REG_PBP 0x0104
92 #define REG_TRXDMA_CTRL 0x010C
93 #define REG_TRXFF_BNDY 0x0114
94 #define REG_TRXFF_STATUS 0x0118
95 #define REG_RXFF_PTR 0x011C
96 #define REG_HIMR 0x0120
97 #define REG_HISR 0x0124
98 #define REG_HIMRE 0x0128
99 #define REG_HISRE 0x012C
100 #define REG_CPWM 0x012F
101 #define REG_FWIMR 0x0130
102 #define REG_FWISR 0x0134
103 #define REG_PKTBUF_DBG_CTRL 0x0140
104 #define REG_PKTBUF_DBG_DATA_L 0x0144
105 #define REG_PKTBUF_DBG_DATA_H 0x0148
106
107 #define REG_TC0_CTRL 0x0150
108 #define REG_TC1_CTRL 0x0154
109 #define REG_TC2_CTRL 0x0158
110 #define REG_TC3_CTRL 0x015C
111 #define REG_TC4_CTRL 0x0160
112 #define REG_TCUNIT_BASE 0x0164
113 #define REG_MBIST_START 0x0174
114 #define REG_MBIST_DONE 0x0178
115 #define REG_MBIST_FAIL 0x017C
116 #define REG_C2HEVT_MSG_NORMAL 0x01A0
117 #define REG_C2HEVT_CLEAR 0x01AF
118 #define REG_C2HEVT_MSG_TEST 0x01B8
119 #define REG_MCUTST_1 0x01c0
120 #define REG_FMETHR 0x01C8
121 #define REG_HMETFR 0x01CC
122 #define REG_HMEBOX_0 0x01D0
123 #define REG_HMEBOX_1 0x01D4
124 #define REG_HMEBOX_2 0x01D8
125 #define REG_HMEBOX_3 0x01DC
126
127 #define REG_LLT_INIT 0x01E0
128 #define REG_BB_ACCEESS_CTRL 0x01E8
129 #define REG_BB_ACCESS_DATA 0x01EC
130
131
132 /* */
133 /* */
134 /* 0x0200h ~ 0x027Fh TXDMA Configuration */
135 /* */
136 /* */
137 #define REG_RQPN 0x0200
138 #define REG_FIFOPAGE 0x0204
139 #define REG_TDECTRL 0x0208
140 #define REG_TXDMA_OFFSET_CHK 0x020C
141 #define REG_TXDMA_STATUS 0x0210
142 #define REG_RQPN_NPQ 0x0214
143
144 /* */
145 /* */
146 /* 0x0280h ~ 0x02FFh RXDMA Configuration */
147 /* */
148 /* */
149 #define REG_RXDMA_AGG_PG_TH 0x0280
150 #define REG_RXPKT_NUM 0x0284
151 #define REG_RXDMA_STATUS 0x0288
152
153
154 /* */
155 /* */
156 /* 0x0300h ~ 0x03FFh PCIe */
157 /* */
158 /* */
159 #define REG_PCIE_CTRL_REG 0x0300
160 #define REG_INT_MIG 0x0304 /* Interrupt Migration */
161 /* TX Beacon Descriptor Address */
162 #define REG_BCNQ_DESA 0x0308
163 /* TX High Queue Descriptor Address */
164 #define REG_HQ_DESA 0x0310
165 /* TX Manage Queue Descriptor Address */
166 #define REG_MGQ_DESA 0x0318
167 /* TX VO Queue Descriptor Address */
168 #define REG_VOQ_DESA 0x0320
169 /* TX VI Queue Descriptor Address */
170 #define REG_VIQ_DESA 0x0328
171 /* TX BE Queue Descriptor Address */
172 #define REG_BEQ_DESA 0x0330
173 /* TX BK Queue Descriptor Address */
174 #define REG_BKQ_DESA 0x0338
175 /* RX Queue Descriptor Address */
176 #define REG_RX_DESA 0x0340
177 /* Backdoor REG for Access Configuration */
178 #define REG_DBI 0x0348
179 /* MDIO for Access PCIE PHY */
180 #define REG_MDIO 0x0354
181 /* Debug Selection Register */
182 #define REG_DBG_SEL 0x0360
183 /* PCIe RPWM */
184 #define REG_PCIE_HRPWM 0x0361
185 /* PCIe CPWM */
186 #define REG_PCIE_HCPWM 0x0363
187 /* UART Control */
188 #define REG_UART_CTRL 0x0364
189 /* UART TX Descriptor Address */
190 #define REG_UART_TX_DESA 0x0370
191 /* UART Rx Descriptor Address */
192 #define REG_UART_RX_DESA 0x0378
193
194
195 /* spec version 11 */
196 /* */
197 /* */
198 /* 0x0400h ~ 0x047Fh Protocol Configuration */
199 /* */
200 /* */
201 #define REG_VOQ_INFORMATION 0x0400
202 #define REG_VIQ_INFORMATION 0x0404
203 #define REG_BEQ_INFORMATION 0x0408
204 #define REG_BKQ_INFORMATION 0x040C
205 #define REG_MGQ_INFORMATION 0x0410
206 #define REG_HGQ_INFORMATION 0x0414
207 #define REG_BCNQ_INFORMATION 0x0418
208
209
210 #define REG_CPU_MGQ_INFORMATION 0x041C
211 #define REG_FWHW_TXQ_CTRL 0x0420
212 #define REG_HWSEQ_CTRL 0x0423
213 #define REG_TXPKTBUF_BCNQ_BDNY 0x0424
214 #define REG_TXPKTBUF_MGQ_BDNY 0x0425
215 #define REG_LIFETIME_EN 0x0426
216 #define REG_MULTI_BCNQ_OFFSET 0x0427
217 #define REG_SPEC_SIFS 0x0428
218 #define REG_RL 0x042A
219 #define REG_DARFRC 0x0430
220 #define REG_RARFRC 0x0438
221 #define REG_RRSR 0x0440
222 #define REG_ARFR0 0x0444
223 #define REG_ARFR1 0x0448
224 #define REG_ARFR2 0x044C
225 #define REG_ARFR3 0x0450
226 #define REG_AGGLEN_LMT 0x0458
227 #define REG_AMPDU_MIN_SPACE 0x045C
228 #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D
229 #define REG_FAST_EDCA_CTRL 0x0460
230 #define REG_RD_RESP_PKT_TH 0x0463
231 #define REG_INIRTS_RATE_SEL 0x0480
232 #define REG_INIDATA_RATE_SEL 0x0484
233
234
235 #define REG_POWER_STATUS 0x04A4
236 #define REG_POWER_STAGE1 0x04B4
237 #define REG_POWER_STAGE2 0x04B8
238 #define REG_PKT_VO_VI_LIFE_TIME 0x04C0
239 #define REG_PKT_BE_BK_LIFE_TIME 0x04C2
240 #define REG_STBC_SETTING 0x04C4
241 #define REG_PROT_MODE_CTRL 0x04C8
242 #define REG_MAX_AGGR_NUM 0x04CA
243 #define REG_RTS_MAX_AGGR_NUM 0x04CB
244 #define REG_BAR_MODE_CTRL 0x04CC
245 #define REG_RA_TRY_RATE_AGG_LMT 0x04CF
246 #define REG_NQOS_SEQ 0x04DC
247 #define REG_QOS_SEQ 0x04DE
248 #define REG_NEED_CPU_HANDLE 0x04E0
249 #define REG_PKT_LOSE_RPT 0x04E1
250 #define REG_PTCL_ERR_STATUS 0x04E2
251 #define REG_DUMMY 0x04FC
252
253
254
255 /* */
256 /* */
257 /* 0x0500h ~ 0x05FFh EDCA Configuration */
258 /* */
259 /* */
260 #define REG_EDCA_VO_PARAM 0x0500
261 #define REG_EDCA_VI_PARAM 0x0504
262 #define REG_EDCA_BE_PARAM 0x0508
263 #define REG_EDCA_BK_PARAM 0x050C
264 #define REG_BCNTCFG 0x0510
265 #define REG_PIFS 0x0512
266 #define REG_RDG_PIFS 0x0513
267 #define REG_SIFS_CCK 0x0514
268 #define REG_SIFS_OFDM 0x0516
269 #define REG_SIFS_CTX 0x0514
270 #define REG_SIFS_TRX 0x0516
271 #define REG_TSFTR_SYN_OFFSET 0x0518
272 #define REG_AGGR_BREAK_TIME 0x051A
273 #define REG_SLOT 0x051B
274 #define REG_TX_PTCL_CTRL 0x0520
275 #define REG_TXPAUSE 0x0522
276 #define REG_DIS_TXREQ_CLR 0x0523
277 #define REG_RD_CTRL 0x0524
278 #define REG_TBTT_PROHIBIT 0x0540
279 #define REG_RD_NAV_NXT 0x0544
280 #define REG_NAV_PROT_LEN 0x0546
281 #define REG_BCN_CTRL 0x0550
282 #define REG_BCN_CTRL_1 0x0551
283 #define REG_MBID_NUM 0x0552
284 #define REG_DUAL_TSF_RST 0x0553
285 /* The same as REG_MBSSID_BCN_SPACE */
286 #define REG_BCN_INTERVAL 0x0554
287 #define REG_MBSSID_BCN_SPACE 0x0554
288 #define REG_DRVERLYINT 0x0558
289 #define REG_BCNDMATIM 0x0559
290 #define REG_ATIMWND 0x055A
291 #define REG_BCN_MAX_ERR 0x055D
292 #define REG_RXTSF_OFFSET_CCK 0x055E
293 #define REG_RXTSF_OFFSET_OFDM 0x055F
294 #define REG_TSFTR 0x0560
295 #define REG_TSFTR1 0x0568
296 #define REG_INIT_TSFTR 0x0564
297 #define REG_ATIMWND_1 0x0570
298 #define REG_PSTIMER 0x0580
299 #define REG_TIMER0 0x0584
300 #define REG_TIMER1 0x0588
301 #define REG_ACMHWCTRL 0x05C0
302 #define REG_ACMRSTCTRL 0x05C1
303 #define REG_ACMAVG 0x05C2
304 #define REG_VO_ADMTIME 0x05C4
305 #define REG_VI_ADMTIME 0x05C6
306 #define REG_BE_ADMTIME 0x05C8
307 #define REG_EDCA_RANDOM_GEN 0x05CC
308 #define REG_SCH_TXCMD 0x05D0
309
310 /* define REG_FW_TSF_SYNC_CNT 0x04A0 */
311 #define REG_FW_RESET_TSF_CNT_1 0x05FC
312 #define REG_FW_RESET_TSF_CNT_0 0x05FD
313 #define REG_FW_BCN_DIS_CNT 0x05FE
314
315 /* */
316 /* */
317 /* 0x0600h ~ 0x07FFh WMAC Configuration */
318 /* */
319 /* */
320 #define REG_APSD_CTRL 0x0600
321 #define REG_BWOPMODE 0x0603
322 #define REG_TCR 0x0604
323 #define REG_RCR 0x0608
324 #define REG_RX_PKT_LIMIT 0x060C
325 #define REG_RX_DLK_TIME 0x060D
326 #define REG_RX_DRVINFO_SZ 0x060F
327
328 #define REG_MACID 0x0610
329 #define REG_BSSID 0x0618
330 #define REG_MAR 0x0620
331 #define REG_MBIDCAMCFG 0x0628
332
333 #define REG_USTIME_EDCA 0x0638
334 #define REG_MAC_SPEC_SIFS 0x063A
335
336 /* 20100719 Joseph: Hardware register definition change. (HW datasheet v54) */
337 /* [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK */
338 #define REG_R2T_SIFS 0x063C
339 /* [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK */
340 #define REG_T2T_SIFS 0x063E
341 #define REG_ACKTO 0x0640
342 #define REG_CTS2TO 0x0641
343 #define REG_EIFS 0x0642
344
345 /* WMA, BA, CCX */
346 #define REG_NAV_CTRL 0x0650
347 #define REG_BACAMCMD 0x0654
348 #define REG_BACAMCONTENT 0x0658
349 #define REG_LBDLY 0x0660
350 #define REG_FWDLY 0x0661
351 #define REG_RXERR_RPT 0x0664
352 #define REG_WMAC_TRXPTCL_CTL 0x0668
353
354
355 /* Security */
356 #define REG_CAMCMD 0x0670
357 #define REG_CAMWRITE 0x0674
358 #define REG_CAMREAD 0x0678
359 #define REG_CAMDBG 0x067C
360 #define REG_SECCFG 0x0680
361
362 /* Power */
363 #define REG_WOW_CTRL 0x0690
364 #define REG_PSSTATUS 0x0691
365 #define REG_PS_RX_INFO 0x0692
366 #define REG_LPNAV_CTRL 0x0694
367 #define REG_WKFMCAM_CMD 0x0698
368 #define REG_WKFMCAM_RWD 0x069C
369 #define REG_RXFLTMAP0 0x06A0
370 #define REG_RXFLTMAP1 0x06A2
371 #define REG_RXFLTMAP2 0x06A4
372 #define REG_BCN_PSR_RPT 0x06A8
373 #define REG_CALB32K_CTRL 0x06AC
374 #define REG_PKT_MON_CTRL 0x06B4
375 #define REG_BT_COEX_TABLE 0x06C0
376 #define REG_WMAC_RESP_TXINFO 0x06D8
377
378 #define REG_MACID1 0x0700
379 #define REG_BSSID1 0x0708
380
381
382 /* */
383 /* */
384 /* 0xFE00h ~ 0xFE55h USB Configuration */
385 /* */
386 /* */
387 #define REG_USB_INFO 0xFE17
388 #define REG_USB_SPECIAL_OPTION 0xFE55
389 #define REG_USB_DMA_AGG_TO 0xFE5B
390 #define REG_USB_AGG_TO 0xFE5C
391 #define REG_USB_AGG_TH 0xFE5D
392
393 /* For test chip */
394 #define REG_TEST_USB_TXQS 0xFE48
395 #define REG_TEST_SIE_VID 0xFE60 /* 0xFE60~0xFE61 */
396 #define REG_TEST_SIE_PID 0xFE62 /* 0xFE62~0xFE63 */
397 #define REG_TEST_SIE_OPTIONAL 0xFE64
398 #define REG_TEST_SIE_CHIRP_K 0xFE65
399 #define REG_TEST_SIE_PHY 0xFE66 /* 0xFE66~0xFE6B */
400 #define REG_TEST_SIE_MAC_ADDR 0xFE70 /* 0xFE70~0xFE75 */
401 #define REG_TEST_SIE_STRING 0xFE80 /* 0xFE80~0xFEB9 */
402
403
404 /* For normal chip */
405 #define REG_NORMAL_SIE_VID 0xFE60 /* 0xFE60~0xFE61 */
406 #define REG_NORMAL_SIE_PID 0xFE62 /* 0xFE62~0xFE63 */
407 #define REG_NORMAL_SIE_OPTIONAL 0xFE64
408 #define REG_NORMAL_SIE_EP 0xFE65 /* 0xFE65~0xFE67 */
409 #define REG_NORMAL_SIE_PHY 0xFE68 /* 0xFE68~0xFE6B */
410 #define REG_NORMAL_SIE_OPTIONAL2 0xFE6C
411 #define REG_NORMAL_SIE_GPS_EP 0xFE6D /* RTL8723 only */
412 #define REG_NORMAL_SIE_MAC_ADDR 0xFE70 /* 0xFE70~0xFE75 */
413 #define REG_NORMAL_SIE_STRING 0xFE80 /* 0xFE80~0xFEDF */
414
415
416 /* */
417 /* */
418 /* Redifine 8192C register definition for compatibility */
419 /* */
420 /* */
421
422 /* TODO: use these definition when using REG_xxx naming rule. */
423 /* NOTE: DO NOT Remove these definition. Use later. */
424
425 /* System Isolation Interface Control. */
426 #define SYS_ISO_CTRL REG_SYS_ISO_CTRL
427 /* System Function Enable. */
428 #define SYS_FUNC_EN REG_SYS_FUNC_EN
429 #define SYS_CLK REG_SYS_CLKR
430 /* 93C46/93C56 Command Register. */
431 #define CR9346 REG_9346CR
432 /* E-Fuse Control. */
433 #define EFUSE_CTRL REG_EFUSE_CTRL
434 /* E-Fuse Test. */
435 #define EFUSE_TEST REG_EFUSE_TEST
436 /* Media Status register */
437 #define MSR (REG_CR + 2)
438 #define ISR REG_HISR
439 /* Timing Sync Function Timer Register. */
440 #define TSFR REG_TSFTR
441
442 /* MAC ID Register, Offset 0x0050-0x0053 */
443 #define MACIDR0 REG_MACID
444 /* MAC ID Register, Offset 0x0054-0x0055 */
445 #define MACIDR4 (REG_MACID + 4)
446
447 #define PBP REG_PBP
448
449 /* Redifine MACID register, to compatible prior ICs. */
450 #define IDR0 MACIDR0
451 #define IDR4 MACIDR4
452
453
454 /* */
455 /* 9. Security Control Registers (Offset: ) */
456 /* */
457 /* IN 8190 Data Sheet is called CAMcmd */
458 #define RWCAM REG_CAMCMD
459 /* Software write CAM input content */
460 #define WCAMI REG_CAMWRITE
461 /* Software read/write CAM config */
462 #define RCAMO REG_CAMREAD
463 #define CAMDBG REG_CAMDBG
464 /* Security Configuration Register */
465 #define SECR REG_SECCFG
466
467 /* Unused register */
468 #define UnusedRegister 0x1BF
469 #define DCAM UnusedRegister
470 #define PSR UnusedRegister
471 #define BBAddr UnusedRegister
472 #define PhyDataR UnusedRegister
473
474 #define InvalidBBRFValue 0x12345678
475
476 /* Min Spacing related settings. */
477 #define MAX_MSS_DENSITY_2T 0x13
478 #define MAX_MSS_DENSITY_1T 0x0A
479
480 /* */
481 /* 8192C Cmd9346CR bits (Offset 0xA, 16bit) */
482 /* */
483 /* EEPROM enable when set 1 */
484 #define CmdEEPROM_En BIT5
485 /* System EEPROM select, 0: boot from E-FUSE,
486 1: The EEPROM used is 9346 */
487 #define CmdEERPOMSEL BIT4
488 #define Cmd9346CR_9356SEL BIT4
489 #define AutoLoadEEPROM (CmdEEPROM_En|CmdEERPOMSEL)
490 #define AutoLoadEFUSE CmdEEPROM_En
491
492 /* */
493 /* 8192C GPIO MUX Configuration Register (offset 0x40, 4 byte) */
494 /* */
495 #define GPIOSEL_GPIO 0
496 #define GPIOSEL_ENBT BIT5
497
498 /* */
499 /* 8192C GPIO PIN Control Register (offset 0x44, 4 byte) */
500 /* */
501 /* GPIO pins input value */
502 #define GPIO_IN REG_GPIO_PIN_CTRL
503 /* GPIO pins output value */
504 #define GPIO_OUT (REG_GPIO_PIN_CTRL+1)
505 /* GPIO pins output enable when a bit is set to "1";
506 otherwise, input is configured. */
507 #define GPIO_IO_SEL (REG_GPIO_PIN_CTRL+2)
508 #define GPIO_MOD (REG_GPIO_PIN_CTRL+3)
509
510 /* */
511 /* 8192C (MSR) Media Status Register (Offset 0x4C, 8 bits) */
512 /* */
513 /*
514 Network Type
515 00: No link
516 01: Link in ad hoc network
517 10: Link in infrastructure network
518 11: AP mode
519 Default: 00b.
520 */
521 #define MSR_NOLINK 0x00
522 #define MSR_ADHOC 0x01
523 #define MSR_INFRA 0x02
524 #define MSR_AP 0x03
525
526 /* */
527 /* 6. Adaptive Control Registers (Offset: 0x0160 - 0x01CF) */
528 /* */
529 /* */
530 /* 8192C Response Rate Set Register (offset 0x181, 24bits) */
531 /* */
532 #define RRSR_RSC_OFFSET 21
533 #define RRSR_SHORT_OFFSET 23
534 #define RRSR_RSC_BW_40M 0x600000
535 #define RRSR_RSC_UPSUBCHNL 0x400000
536 #define RRSR_RSC_LOWSUBCHNL 0x200000
537 #define RRSR_SHORT 0x800000
538 #define RRSR_1M BIT0
539 #define RRSR_2M BIT1
540 #define RRSR_5_5M BIT2
541 #define RRSR_11M BIT3
542 #define RRSR_6M BIT4
543 #define RRSR_9M BIT5
544 #define RRSR_12M BIT6
545 #define RRSR_18M BIT7
546 #define RRSR_24M BIT8
547 #define RRSR_36M BIT9
548 #define RRSR_48M BIT10
549 #define RRSR_54M BIT11
550 #define RRSR_MCS0 BIT12
551 #define RRSR_MCS1 BIT13
552 #define RRSR_MCS2 BIT14
553 #define RRSR_MCS3 BIT15
554 #define RRSR_MCS4 BIT16
555 #define RRSR_MCS5 BIT17
556 #define RRSR_MCS6 BIT18
557 #define RRSR_MCS7 BIT19
558 #define BRSR_AckShortPmb BIT23
559 /* CCK ACK: use Short Preamble or not */
560
561 /* */
562 /* 8192C BW_OPMODE bits (Offset 0x203, 8bit) */
563 /* */
564 #define BW_OPMODE_20MHZ BIT2
565 #define BW_OPMODE_5G BIT1
566 #define BW_OPMODE_11J BIT0
567
568
569 /* */
570 /* 8192C CAM Config Setting (offset 0x250, 1 byte) */
571 /* */
572 #define CAM_VALID BIT15
573 #define CAM_NOTVALID 0x0000
574 #define CAM_USEDK BIT5
575
576 #define CAM_CONTENT_COUNT 8
577
578 #define CAM_NONE 0x0
579 #define CAM_WEP40 0x01
580 #define CAM_TKIP 0x02
581 #define CAM_AES 0x04
582 #define CAM_WEP104 0x05
583
584 #define TOTAL_CAM_ENTRY 32
585 #define HALF_CAM_ENTRY 16
586
587 #define CAM_CONFIG_USEDK true
588 #define CAM_CONFIG_NO_USEDK false
589
590 #define CAM_WRITE BIT16
591 #define CAM_READ 0x00000000
592 #define CAM_POLLINIG BIT31
593
594 #define SCR_UseDK 0x01
595 #define SCR_TxSecEnable 0x02
596 #define SCR_RxSecEnable 0x04
597
598
599 /* */
600 /* 12. Host Interrupt Status Registers (Offset: 0x0300 - 0x030F) */
601 /* */
602 /* */
603 /* 8190 IMR/ISR bits (offset 0xfd, 8bits) */
604 /* */
605 #define IMR8190_DISABLED 0x0
606 /* IMR DW0 Bit 0-31 */
607
608 #define IMR_BCNDMAINT6 BIT31 /* Beacon DMA Interrupt 6 */
609 #define IMR_BCNDMAINT5 BIT30 /* Beacon DMA Interrupt 5 */
610 #define IMR_BCNDMAINT4 BIT29 /* Beacon DMA Interrupt 4 */
611 #define IMR_BCNDMAINT3 BIT28 /* Beacon DMA Interrupt 3 */
612 #define IMR_BCNDMAINT2 BIT27 /* Beacon DMA Interrupt 2 */
613 #define IMR_BCNDMAINT1 BIT26 /* Beacon DMA Interrupt 1 */
614 #define IMR_BCNDOK8 BIT25 /* Beacon Queue DMA OK
615 Interrupt 8 */
616 #define IMR_BCNDOK7 BIT24 /* Beacon Queue DMA OK
617 Interrupt 7 */
618 #define IMR_BCNDOK6 BIT23 /* Beacon Queue DMA OK
619 Interrupt 6 */
620 #define IMR_BCNDOK5 BIT22 /* Beacon Queue DMA OK
621 Interrupt 5 */
622 #define IMR_BCNDOK4 BIT21 /* Beacon Queue DMA OK
623 Interrupt 4 */
624 #define IMR_BCNDOK3 BIT20 /* Beacon Queue DMA OK
625 Interrupt 3 */
626 #define IMR_BCNDOK2 BIT19 /* Beacon Queue DMA OK
627 Interrupt 2 */
628 #define IMR_BCNDOK1 BIT18 /* Beacon Queue DMA OK
629 Interrupt 1 */
630 #define IMR_TIMEOUT2 BIT17 /* Timeout interrupt 2 */
631 #define IMR_TIMEOUT1 BIT16 /* Timeout interrupt 1 */
632 #define IMR_TXFOVW BIT15 /* Transmit FIFO Overflow */
633 #define IMR_PSTIMEOUT BIT14 /* Power save time out
634 interrupt */
635 #define IMR_BcnInt BIT13 /* Beacon DMA Interrupt 0 */
636 #define IMR_RXFOVW BIT12 /* Receive FIFO Overflow */
637 #define IMR_RDU BIT11 /* Receive Descriptor
638 Unavailable */
639 #define IMR_ATIMEND BIT10 /* For 92C,ATIM Window
640 End Interrupt */
641 #define IMR_BDOK BIT9 /* Beacon Queue DMA OK
642 Interrup */
643 #define IMR_HIGHDOK BIT8 /* High Queue DMA OK
644 Interrupt */
645 #define IMR_TBDOK BIT7 /* Transmit Beacon OK
646 interrup */
647 #define IMR_MGNTDOK BIT6 /* Management Queue DMA OK
648 Interrupt */
649 #define IMR_TBDER BIT5 /* For 92C,Transmit Beacon
650 Error Interrupt */
651 #define IMR_BKDOK BIT4 /* AC_BK DMA OK Interrupt */
652 #define IMR_BEDOK BIT3 /* AC_BE DMA OK Interrupt */
653 #define IMR_VIDOK BIT2 /* AC_VI DMA OK Interrupt */
654 #define IMR_VODOK BIT1 /* AC_VO DMA Interrupt */
655 #define IMR_ROK BIT0 /* Receive DMA OK Interrupt */
656
657 #define IMR_RX_MASK (IMR_ROK|IMR_RDU|IMR_RXFOVW)
658 #define IMR_TX_MASK (IMR_VODOK|IMR_VIDOK|IMR_BEDOK| \
659 IMR_BKDOK|IMR_MGNTDOK|IMR_HIGHDOK| \
660 IMR_BDOK)
661
662 /* 13. Host Interrupt Status Extension Register (Offset: 0x012C-012Eh) */
663 #define IMR_BcnInt_E BIT12
664 #define IMR_TXERR BIT11
665 #define IMR_RXERR BIT10
666 #define IMR_C2HCMD BIT9
667 #define IMR_CPWM BIT8
668 /* RSVD [2-7] */
669 #define IMR_OCPINT BIT1
670 #define IMR_WLANOFF BIT0
671
672
673 /* 8192C EEPROM/EFUSE share register definition. */
674
675 /* Default Value for EEPROM or EFUSE!!! */
676 #define EEPROM_Default_TSSI 0x0
677 #define EEPROM_Default_TxPowerDiff 0x0
678 #define EEPROM_Default_CrystalCap 0x5
679 /* Default: 2X2, RTL8192CE(QFPN68) */
680 #define EEPROM_Default_BoardType 0x02
681 #define EEPROM_Default_TxPower 0x1010
682 #define EEPROM_Default_HT2T_TxPwr 0x10
683
684 #define EEPROM_Default_LegacyHTTxPowerDiff 0x3
685 #define EEPROM_Default_ThermalMeter 0x12
686
687 #define EEPROM_Default_AntTxPowerDiff 0x0
688 #define EEPROM_Default_TxPwDiff_CrystalCap 0x5
689 #define EEPROM_Default_TxPowerLevel 0x22
690 #define EEPROM_Default_HT40_2SDiff 0x0
691 /* HT20<->40 default Tx Power Index Difference */
692 #define EEPROM_Default_HT20_Diff 2
693 #define EEPROM_Default_LegacyHTTxPowerDiff 0x3
694 #define EEPROM_Default_HT40_PwrMaxOffset 0
695 #define EEPROM_Default_HT20_PwrMaxOffset 0
696
697 /* For debug */
698 #define EEPROM_Default_PID 0x1234
699 #define EEPROM_Default_VID 0x5678
700 #define EEPROM_Default_CustomerID 0xAB
701 #define EEPROM_Default_SubCustomerID 0xCD
702 #define EEPROM_Default_Version 0
703
704 #define EEPROM_CHANNEL_PLAN_FCC 0x0
705 #define EEPROM_CHANNEL_PLAN_IC 0x1
706 #define EEPROM_CHANNEL_PLAN_ETSI 0x2
707 #define EEPROM_CHANNEL_PLAN_SPAIN 0x3
708 #define EEPROM_CHANNEL_PLAN_FRANCE 0x4
709 #define EEPROM_CHANNEL_PLAN_MKK 0x5
710 #define EEPROM_CHANNEL_PLAN_MKK1 0x6
711 #define EEPROM_CHANNEL_PLAN_ISRAEL 0x7
712 #define EEPROM_CHANNEL_PLAN_TELEC 0x8
713 #define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9
714 #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA
715 #define EEPROM_CHANNEL_PLAN_NCC 0xB
716 #define EEPROM_USB_OPTIONAL1 0xE
717 #define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80
718
719
720 #define EEPROM_CID_DEFAULT 0x0
721 #define EEPROM_CID_TOSHIBA 0x4
722 /* CCX test. By Bruce, 2009-02-25. */
723 #define EEPROM_CID_CCX 0x10
724 #define EEPROM_CID_QMI 0x0D
725 /* added by chiyoko for dtm, 20090108 */
726 #define EEPROM_CID_WHQL 0xFE
727
728
729 #define RTL_EEPROM_ID 0x8129
730
731 #define SUPPORT_HW_RADIO_DETECT(pHalData) \
732 (pHalData->BoardType == BOARD_MINICARD || \
733 pHalData->BoardType == BOARD_USB_SOLO || \
734 pHalData->BoardType == BOARD_USB_COMBO)
735
736 /* */
737 /* EEPROM address for Test chip */
738 /* */
739 #define EEPROM_TEST_USB_OPT 0x0E
740 #define EEPROM_TEST_CHIRP_K 0x0F
741 #define EEPROM_TEST_EP_SETTING 0x0E
742 #define EEPROM_TEST_USB_PHY 0x10
743
744
745 /* */
746 /* EEPROM address for Normal chip */
747 /* */
748 #define EEPROM_NORMAL_USB_OPT 0x0E
749 #define EEPROM_NORMAL_CHIRP_K 0x0E /* Changed */
750 #define EEPROM_NORMAL_EP_SETTING 0x0F /* Changed */
751 #define EEPROM_NORMAL_USB_PHY 0x12 /* Changed */
752
753 enum {
754 BOARD_USB_DONGLE = 0, /* USB dongle */
755 BOARD_USB_High_PA = 1, /* USB dongle with high power PA */
756 BOARD_MINICARD = 2, /* Minicard */
757 BOARD_USB_SOLO = 3, /* USB solo-Slim module */
758 BOARD_USB_COMBO = 4, /* USB Combo-Slim module */
759 };
760
761 /* Test chip and normal chip common define */
762 /* */
763 /* EEPROM address for both */
764 /* */
765 #define EEPROM_ID0 0x00
766 #define EEPROM_ID1 0x01
767 #define EEPROM_RTK_RSV1 0x02
768 #define EEPROM_RTK_RSV2 0x03
769 #define EEPROM_RTK_RSV3 0x04
770 #define EEPROM_RTK_RSV4 0x05
771 #define EEPROM_RTK_RSV5 0x06
772 #define EEPROM_DBG_SEL 0x07
773 #define EEPROM_RTK_RSV6 0x08
774 #define EEPROM_VID 0x0A
775 #define EEPROM_PID 0x0C
776
777 #define EEPROM_MAC_ADDR 0x16
778 #define EEPROM_STRING 0x1C
779 #define EEPROM_SUBCUSTOMER_ID 0x59
780 #define EEPROM_CCK_TX_PWR_INX 0x5A
781 #define EEPROM_HT40_1S_TX_PWR_INX 0x60
782 #define EEPROM_HT40_2S_TX_PWR_INX_DIFF 0x66
783 #define EEPROM_HT20_TX_PWR_INX_DIFF 0x69
784 #define EEPROM_OFDM_TX_PWR_INX_DIFF 0x6C
785 #define EEPROM_HT40_MAX_PWR_OFFSET 0x6F
786 #define EEPROM_HT20_MAX_PWR_OFFSET 0x72
787
788 #define EEPROM_CHANNEL_PLAN 0x75
789 #define EEPROM_TSSI_A 0x76
790 #define EEPROM_TSSI_B 0x77
791 #define EEPROM_THERMAL_METER 0x78
792 #define EEPROM_RF_OPT1 0x79
793 #define EEPROM_RF_OPT2 0x7A
794 #define EEPROM_RF_OPT3 0x7B
795 #define EEPROM_RF_OPT4 0x7C
796 #define EEPROM_VERSION 0x7E
797 #define EEPROM_CUSTOMER_ID 0x7F
798
799 /* 0x0: RTL8188SU, 0x1: RTL8191SU, 0x2: RTL8192SU, 0x3: RTL8191GU */
800 #define EEPROM_BoardType 0x54
801 /* 0x5C-0x76, Tx Power index. */
802 #define EEPROM_TxPwIndex 0x5C
803 /* Difference of gain index between legacy and high throughput OFDM. */
804 #define EEPROM_PwDiff 0x67
805 /* CCK Tx Power */
806 #define EEPROM_TxPowerCCK 0x5A
807
808 /* 2009/02/09 Cosa Add for SD3 requirement */
809 /* HT20 Tx Power Index Difference */
810 #define EEPROM_TX_PWR_HT20_DIFF 0x6e
811 /* HT20<->40 default Tx Power Index Difference */
812 #define DEFAULT_HT20_TXPWR_DIFF 2
813 /* OFDM Tx Power Index Difference */
814 #define EEPROM_TX_PWR_OFDM_DIFF 0x71
815
816 /* Power diff for channel group */
817 #define EEPROM_TxPWRGroup 0x73
818 /* Check if power safety is need */
819 #define EEPROM_Regulatory 0x79
820
821 /* 92cu, 0x7E[4] */
822 #define EEPROM_BLUETOOTH_COEXIST 0x7E
823 #define EEPROM_NORMAL_BoardType EEPROM_RF_OPT1 /* 7:5] */
824 #define BOARD_TYPE_NORMAL_MASK 0xE0
825 #define BOARD_TYPE_TEST_MASK 0x0F
826 /* BIT0 1 for build-in module, 0 for external dongle */
827 #define EEPROM_EASY_REPLACEMENT 0x50
828 /* */
829 /* EPROM content definitions */
830 /* */
831 #define OS_LINK_SPEED BIT(5)
832
833 #define BOARD_TYPE_MASK 0xF
834
835 #define BT_COEXISTENCE BIT(4)
836 #define BT_CO_SHIFT 4
837
838 #define EP_NUMBER_MASK 0x30 /* bit 4:5 0Eh */
839 #define EP_NUMBER_SHIFT 4
840
841
842 #define USB_PHY_PARA_SIZE 5
843
844
845 /* */
846 /* \14EEPROM default value definitions */
847 /* */
848 /* Use 0xABCD instead of 0x8192 for debug */
849 #define EEPROM_DEF_ID_0 0xCD /* Byte 0x00 */
850 #define EEPROM_DEF_ID_1 0xAB /* Byte 0x01 */
851
852 #define EEPROM_DEF_RTK_RSV_A3 0x74 /* Byte 0x03 */
853 #define EEPROM_DEF_RTK_RSV_A4 0x6D /* Byte 0x04 */
854 #define EEPROM_DEF_RTK_RSV_A8 0xFF /* Byte 0x08 */
855
856 #define EEPROM_DEF_VID_0 0x0A /* Byte 0x0A */
857 #define EEPROM_DEF_VID_1 0x0B
858
859 #define EEPROM_DEF_PID_0 0x92 /* Byte 0x0C */
860 #define EEPROM_DEF_PID_1 0x81
861
862
863 #define EEPROM_TEST_DEF_USB_OPT 0x80 /* Byte 0x0E */
864 #define EEPROM_NORMAL_DEF_USB_OPT 0x00 /* Byte 0x0E */
865
866 #define EEPROM_DEF_CHIRPK 0x15 /* Byte 0x0F */
867
868 #define EEPROM_DEF_USB_PHY_0 0x85 /* Byte 0x10 */
869 #define EEPROM_DEF_USB_PHY_1 0x62 /* Byte 0x11 */
870 #define EEPROM_DEF_USB_PHY_2 0x9E /* Byte 0x12 */
871 #define EEPROM_DEF_USB_PHY_3 0x06 /* Byte 0x13 */
872
873 #define EEPROM_DEF_TSSI_A 0x09 /* Byte 0x78 */
874 #define EEPROM_DEF_TSSI_B 0x09 /* Byte 0x79 */
875
876
877 #define EEPROM_DEF_THERMAL_METER 0x12 /* Byte 0x7A */
878
879 /* Check if power safety spec is need */
880 #define RF_OPTION1 0x79
881 #define RF_OPTION2 0x7A
882 #define RF_OPTION3 0x7B
883 #define RF_OPTION4 0x7C
884
885
886 #define EEPROM_USB_SN BIT(0)
887 #define EEPROM_USB_REMOTE_WAKEUP BIT(1)
888 #define EEPROM_USB_DEVICE_PWR BIT(2)
889 #define EEPROM_EP_NUMBER (BIT(3)|BIT(4))
890
891 /*===================================================================
892 =====================================================================
893 Here the register defines are for 92C. When the define is as same with 92C,
894 we will use the 92C's define for the consistency
895 So the following defines for 92C is not entire!!!!!!
896 =====================================================================
897 =====================================================================*/
898 /*
899 Based on Datasheet V33---090401
900 Register Summary
901 Current IOREG MAP
902 0x0000h ~ 0x00FFh System Configuration (256 Bytes)
903 0x0100h ~ 0x01FFh MACTOP General Configuration (256 Bytes)
904 0x0200h ~ 0x027Fh TXDMA Configuration (128 Bytes)
905 0x0280h ~ 0x02FFh RXDMA Configuration (128 Bytes)
906 0x0300h ~ 0x03FFh PCIE EMAC Reserved Region (256 Bytes)
907 0x0400h ~ 0x04FFh Protocol Configuration (256 Bytes)
908 0x0500h ~ 0x05FFh EDCA Configuration (256 Bytes)
909 0x0600h ~ 0x07FFh WMAC Configuration (512 Bytes)
910 0x2000h ~ 0x3FFFh 8051 FW Download Region (8196 Bytes)
911 */
912
913 /* */
914 /* 8192C (RCR) Receive Configuration Register (Offset 0x608, 32 bits) */
915 /* */
916 #define RCR_APPFCS BIT31 /* WMAC append FCS after payload*/
917 #define RCR_APP_MIC BIT30
918 #define RCR_APP_PHYSTS BIT28
919 #define RCR_APP_ICV BIT29
920 #define RCR_APP_PHYST_RXFF BIT28
921 #define RCR_APP_BA_SSN BIT27 /* Accept BA SSN */
922 #define RCR_ENMBID BIT24 /* Enable Multiple BssId. */
923 #define RCR_LSIGEN BIT23
924 #define RCR_MFBEN BIT22
925 #define RCR_HTC_LOC_CTRL BIT14 /* MFC<--HTC=1 MFC-->HTC=0 */
926 #define RCR_AMF BIT13 /* Accept management type frame */
927 #define RCR_ACF BIT12 /* Accept control type frame */
928 #define RCR_ADF BIT11 /* Accept data type frame */
929 #define RCR_AICV BIT9 /* Accept ICV error packet */
930 #define RCR_ACRC32 BIT8 /* Accept CRC32 error packet */
931 #define RCR_CBSSID_BCN BIT7 /* Accept BSSID match packet
932 (Rx beacon, probe rsp) */
933 #define RCR_CBSSID_DATA BIT6 /* Accept BSSID match packet
934 (Data) */
935 #define RCR_CBSSID RCR_CBSSID_DATA /* Accept BSSID match
936 packet */
937 #define RCR_APWRMGT BIT5 /* Accept power management
938 packet */
939 #define RCR_ADD3 BIT4 /* Accept address 3 match
940 packet */
941 #define RCR_AB BIT3 /* Accept broadcast packet */
942 #define RCR_AM BIT2 /* Accept multicast packet */
943 #define RCR_APM BIT1 /* Accept physical match packet */
944 #define RCR_AAP BIT0 /* Accept all unicast packet */
945 #define RCR_MXDMA_OFFSET 8
946 #define RCR_FIFO_OFFSET 13
947
948
949
950 /* */
951 /* 8192c USB specific Regsiter Offset and Content definition, */
952 /* 2009.08.18, added by vivi. for merge 92c and 92C into one driver */
953 /* */
954 /* define APS_FSMCO 0x0004 same with 92Ce */
955 #define RSV_CTRL 0x001C
956 #define RD_CTRL 0x0524
957
958 /* */
959 /* */
960 /* 0xFE00h ~ 0xFE55h USB Configuration */
961 /* */
962 /* */
963 #define REG_USB_INFO 0xFE17
964 #define REG_USB_SPECIAL_OPTION 0xFE55
965 #define REG_USB_DMA_AGG_TO 0xFE5B
966 #define REG_USB_AGG_TO 0xFE5C
967 #define REG_USB_AGG_TH 0xFE5D
968
969 #define REG_USB_VID 0xFE60
970 #define REG_USB_PID 0xFE62
971 #define REG_USB_OPTIONAL 0xFE64
972 #define REG_USB_CHIRP_K 0xFE65
973 #define REG_USB_PHY 0xFE66
974 #define REG_USB_MAC_ADDR 0xFE70
975
976 #define REG_USB_HRPWM 0xFE58
977 #define REG_USB_HCPWM 0xFE57
978
979 #define InvalidBBRFValue 0x12345678
980
981 /* */
982 /* 8192C Regsiter Bit and Content definition */
983 /* */
984 /* */
985 /* */
986 /* 0x0000h ~ 0x00FFh System Configuration */
987 /* */
988 /* */
989
990 /* 2 SPS0_CTRL */
991 #define SW18_FPWM BIT(3)
992
993
994 /* 2 SYS_ISO_CTRL */
995 #define ISO_MD2PP BIT(0)
996 #define ISO_UA2USB BIT(1)
997 #define ISO_UD2CORE BIT(2)
998 #define ISO_PA2PCIE BIT(3)
999 #define ISO_PD2CORE BIT(4)
1000 #define ISO_IP2MAC BIT(5)
1001 #define ISO_DIOP BIT(6)
1002 #define ISO_DIOE BIT(7)
1003 #define ISO_EB2CORE BIT(8)
1004 #define ISO_DIOR BIT(9)
1005
1006 #define PWC_EV25V BIT(14)
1007 #define PWC_EV12V BIT(15)
1008
1009
1010 /* 2 SYS_FUNC_EN */
1011 #define FEN_BBRSTB BIT(0)
1012 #define FEN_BB_GLB_RSTn BIT(1)
1013 #define FEN_USBA BIT(2)
1014 #define FEN_UPLL BIT(3)
1015 #define FEN_USBD BIT(4)
1016 #define FEN_DIO_PCIE BIT(5)
1017 #define FEN_PCIEA BIT(6)
1018 #define FEN_PPLL BIT(7)
1019 #define FEN_PCIED BIT(8)
1020 #define FEN_DIOE BIT(9)
1021 #define FEN_CPUEN BIT(10)
1022 #define FEN_DCORE BIT(11)
1023 #define FEN_ELDR BIT(12)
1024 #define FEN_DIO_RF BIT(13)
1025 #define FEN_HWPDN BIT(14)
1026 #define FEN_MREGEN BIT(15)
1027
1028 /* 2 APS_FSMCO */
1029 #define PFM_LDALL BIT(0)
1030 #define PFM_ALDN BIT(1)
1031 #define PFM_LDKP BIT(2)
1032 #define PFM_WOWL BIT(3)
1033 #define EnPDN BIT(4)
1034 #define PDN_PL BIT(5)
1035 #define APFM_ONMAC BIT(8)
1036 #define APFM_OFF BIT(9)
1037 #define APFM_RSM BIT(10)
1038 #define AFSM_HSUS BIT(11)
1039 #define AFSM_PCIE BIT(12)
1040 #define APDM_MAC BIT(13)
1041 #define APDM_HOST BIT(14)
1042 #define APDM_HPDN BIT(15)
1043 #define RDY_MACON BIT(16)
1044 #define SUS_HOST BIT(17)
1045 #define ROP_ALD BIT(20)
1046 #define ROP_PWR BIT(21)
1047 #define ROP_SPS BIT(22)
1048 #define SOP_MRST BIT(25)
1049 #define SOP_FUSE BIT(26)
1050 #define SOP_ABG BIT(27)
1051 #define SOP_AMB BIT(28)
1052 #define SOP_RCK BIT(29)
1053 #define SOP_A8M BIT(30)
1054 #define XOP_BTCK BIT(31)
1055
1056 /* 2 SYS_CLKR */
1057 #define ANAD16V_EN BIT(0)
1058 #define ANA8M BIT(1)
1059 #define MACSLP BIT(4)
1060 #define LOADER_CLK_EN BIT(5)
1061 #define _80M_SSC_DIS BIT(7)
1062 #define _80M_SSC_EN_HO BIT(8)
1063 #define PHY_SSC_RSTB BIT(9)
1064 #define SEC_CLK_EN BIT(10)
1065 #define MAC_CLK_EN BIT(11)
1066 #define SYS_CLK_EN BIT(12)
1067 #define RING_CLK_EN BIT(13)
1068
1069
1070 /* 2 9346CR */
1071
1072
1073 #define EEDO BIT(0)
1074 #define EEDI BIT(1)
1075 #define EESK BIT(2)
1076 #define EECS BIT(3)
1077 /* define EERPROMSEL BIT(4) */
1078 /* define EEPROM_EN BIT(5) */
1079 #define BOOT_FROM_EEPROM BIT(4)
1080 #define EEPROM_EN BIT(5)
1081 #define EEM0 BIT(6)
1082 #define EEM1 BIT(7)
1083
1084
1085 /* 2 AFE_MISC */
1086 #define AFE_BGEN BIT(0)
1087 #define AFE_MBEN BIT(1)
1088 #define MAC_ID_EN BIT(7)
1089
1090
1091 /* 2 SPS0_CTRL */
1092
1093
1094 /* 2 SPS_OCP_CFG */
1095
1096
1097 /* 2 RSV_CTRL */
1098 #define WLOCK_ALL BIT(0)
1099 #define WLOCK_00 BIT(1)
1100 #define WLOCK_04 BIT(2)
1101 #define WLOCK_08 BIT(3)
1102 #define WLOCK_40 BIT(4)
1103 #define R_DIS_PRST_0 BIT(5)
1104 #define R_DIS_PRST_1 BIT(6)
1105 #define LOCK_ALL_EN BIT(7)
1106
1107 /* 2 RF_CTRL */
1108 #define RF_EN BIT(0)
1109 #define RF_RSTB BIT(1)
1110 #define RF_SDMRSTB BIT(2)
1111
1112
1113
1114 /* 2 LDOA15_CTRL */
1115 #define LDA15_EN BIT(0)
1116 #define LDA15_STBY BIT(1)
1117 #define LDA15_OBUF BIT(2)
1118 #define LDA15_REG_VOS BIT(3)
1119 #define _LDA15_VOADJ(x) (((x) & 0x7) << 4)
1120
1121
1122
1123 /* 2 LDOV12D_CTRL */
1124 #define LDV12_EN BIT(0)
1125 #define LDV12_SDBY BIT(1)
1126 #define LPLDO_HSM BIT(2)
1127 #define LPLDO_LSM_DIS BIT(3)
1128 #define _LDV12_VADJ(x) (((x) & 0xF) << 4)
1129
1130
1131 /* 2 AFE_XTAL_CTRL */
1132 #define XTAL_EN BIT(0)
1133 #define XTAL_BSEL BIT(1)
1134 #define _XTAL_BOSC(x) (((x) & 0x3) << 2)
1135 #define _XTAL_CADJ(x) (((x) & 0xF) << 4)
1136 #define XTAL_GATE_USB BIT(8)
1137 #define _XTAL_USB_DRV(x) (((x) & 0x3) << 9)
1138 #define XTAL_GATE_AFE BIT(11)
1139 #define _XTAL_AFE_DRV(x) (((x) & 0x3) << 12)
1140 #define XTAL_RF_GATE BIT(14)
1141 #define _XTAL_RF_DRV(x) (((x) & 0x3) << 15)
1142 #define XTAL_GATE_DIG BIT(17)
1143 #define _XTAL_DIG_DRV(x) (((x) & 0x3) << 18)
1144 #define XTAL_BT_GATE BIT(20)
1145 #define _XTAL_BT_DRV(x) (((x) & 0x3) << 21)
1146 #define _XTAL_GPIO(x) (((x) & 0x7) << 23)
1147
1148
1149 #define CKDLY_AFE BIT(26)
1150 #define CKDLY_USB BIT(27)
1151 #define CKDLY_DIG BIT(28)
1152 #define CKDLY_BT BIT(29)
1153
1154
1155 /* 2 AFE_PLL_CTRL */
1156 #define APLL_EN BIT(0)
1157 #define APLL_320_EN BIT(1)
1158 #define APLL_FREF_SEL BIT(2)
1159 #define APLL_EDGE_SEL BIT(3)
1160 #define APLL_WDOGB BIT(4)
1161 #define APLL_LPFEN BIT(5)
1162
1163 #define APLL_REF_CLK_13MHZ 0x1
1164 #define APLL_REF_CLK_19_2MHZ 0x2
1165 #define APLL_REF_CLK_20MHZ 0x3
1166 #define APLL_REF_CLK_25MHZ 0x4
1167 #define APLL_REF_CLK_26MHZ 0x5
1168 #define APLL_REF_CLK_38_4MHZ 0x6
1169 #define APLL_REF_CLK_40MHZ 0x7
1170
1171 #define APLL_320EN BIT(14)
1172 #define APLL_80EN BIT(15)
1173 #define APLL_1MEN BIT(24)
1174
1175
1176 /* 2 EFUSE_CTRL */
1177 #define ALD_EN BIT(18)
1178 #define EF_PD BIT(19)
1179 #define EF_FLAG BIT(31)
1180
1181 /* 2 EFUSE_TEST (For RTL8723 partially) */
1182 #define EF_TRPT BIT(7)
1183 /* 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */
1184 #define EF_CELL_SEL (BIT(8)|BIT(9))
1185 #define LDOE25_EN BIT(31)
1186 #define EFUSE_SEL(x) (((x) & 0x3) << 8)
1187 #define EFUSE_SEL_MASK 0x300
1188 #define EFUSE_WIFI_SEL_0 0x0
1189 #define EFUSE_BT_SEL_0 0x1
1190 #define EFUSE_BT_SEL_1 0x2
1191 #define EFUSE_BT_SEL_2 0x3
1192
1193 #define EFUSE_ACCESS_ON 0x69 /* For RTL8723 only. */
1194 #define EFUSE_ACCESS_OFF 0x00 /* For RTL8723 only. */
1195
1196 /* 2 PWR_DATA */
1197
1198 /* 2 CAL_TIMER */
1199
1200 /* 2 ACLK_MON */
1201 #define RSM_EN BIT(0)
1202 #define Timer_EN BIT(4)
1203
1204
1205 /* 2 GPIO_MUXCFG */
1206 #define TRSW0EN BIT(2)
1207 #define TRSW1EN BIT(3)
1208 #define EROM_EN BIT(4)
1209 #define EnBT BIT(5)
1210 #define EnUart BIT(8)
1211 #define Uart_910 BIT(9)
1212 #define EnPMAC BIT(10)
1213 #define SIC_SWRST BIT(11)
1214 #define EnSIC BIT(12)
1215 #define SIC_23 BIT(13)
1216 #define EnHDP BIT(14)
1217 #define SIC_LBK BIT(15)
1218
1219 /* 2 GPIO_PIN_CTRL */
1220
1221 /* GPIO BIT */
1222 #define HAL_8192C_HW_GPIO_WPS_BIT BIT(2)
1223
1224 /* 2 GPIO_INTM */
1225
1226 /* 2 LEDCFG */
1227 #define LED0PL BIT(4)
1228 #define LED0DIS BIT(7)
1229 #define LED1DIS BIT(15)
1230 #define LED1PL BIT(12)
1231
1232 #define SECCAM_CLR BIT(30)
1233
1234
1235 /* 2 FSIMR */
1236
1237 /* 2 FSISR */
1238
1239
1240 /* 2 8051FWDL */
1241 /* 2 MCUFWDL */
1242 #define MCUFWDL_EN BIT(0)
1243 #define MCUFWDL_RDY BIT(1)
1244 #define FWDL_ChkSum_rpt BIT(2)
1245 #define MACINI_RDY BIT(3)
1246 #define BBINI_RDY BIT(4)
1247 #define RFINI_RDY BIT(5)
1248 #define WINTINI_RDY BIT(6)
1249 #define CPRST BIT(23)
1250
1251 /* 2REG_HPON_FSM */
1252 #define BOND92CE_1T2R_CFG BIT(22)
1253
1254
1255 /* 2 REG_SYS_CFG */
1256 #define XCLK_VLD BIT(0)
1257 #define ACLK_VLD BIT(1)
1258 #define UCLK_VLD BIT(2)
1259 #define PCLK_VLD BIT(3)
1260 #define PCIRSTB BIT(4)
1261 #define V15_VLD BIT(5)
1262 #define TRP_B15V_EN BIT(7)
1263 #define SIC_IDLE BIT(8)
1264 #define BD_MAC2 BIT(9)
1265 #define BD_MAC1 BIT(10)
1266 #define IC_MACPHY_MODE BIT(11)
1267 #define CHIP_VER (BIT(12)|BIT(13)|BIT(14)|BIT(15))
1268 #define BT_FUNC BIT(16)
1269 #define VENDOR_ID BIT(19)
1270 #define PAD_HWPD_IDN BIT(22)
1271 #define TRP_VAUX_EN BIT(23)
1272 #define TRP_BT_EN BIT(24)
1273 #define BD_PKG_SEL BIT(25)
1274 #define BD_HCI_SEL BIT(26)
1275 #define TYPE_ID BIT(27)
1276
1277 #define CHIP_VER_RTL_MASK 0xF000 /* Bit 12 ~ 15 */
1278 #define CHIP_VER_RTL_SHIFT 12
1279
1280 /* 2REG_GPIO_OUTSTS (For RTL8723 only) */
1281 #define EFS_HCI_SEL (BIT(0)|BIT(1))
1282 #define PAD_HCI_SEL (BIT(2)|BIT(3))
1283 #define HCI_SEL (BIT(4)|BIT(5))
1284 #define PKG_SEL_HCI BIT(6)
1285 #define FEN_GPS BIT(7)
1286 #define FEN_BT BIT(8)
1287 #define FEN_WL BIT(9)
1288 #define FEN_PCI BIT(10)
1289 #define FEN_USB BIT(11)
1290 #define BTRF_HWPDN_N BIT(12)
1291 #define WLRF_HWPDN_N BIT(13)
1292 #define PDN_BT_N BIT(14)
1293 #define PDN_GPS_N BIT(15)
1294 #define BT_CTL_HWPDN BIT(16)
1295 #define GPS_CTL_HWPDN BIT(17)
1296 #define PPHY_SUSB BIT(20)
1297 #define UPHY_SUSB BIT(21)
1298 #define PCI_SUSEN BIT(22)
1299 #define USB_SUSEN BIT(23)
1300 #define RF_RL_ID (BIT(31)|BIT(30)|BIT(29)|BIT(28))
1301
1302 /* */
1303 /* */
1304 /* 0x0100h ~ 0x01FFh MACTOP General Configuration */
1305 /* */
1306 /* */
1307
1308
1309 /* 2 Function Enable Registers */
1310 /* 2 CR */
1311
1312 #define REG_LBMODE (REG_CR + 3)
1313
1314
1315 #define HCI_TXDMA_EN BIT(0)
1316 #define HCI_RXDMA_EN BIT(1)
1317 #define TXDMA_EN BIT(2)
1318 #define RXDMA_EN BIT(3)
1319 #define PROTOCOL_EN BIT(4)
1320 #define SCHEDULE_EN BIT(5)
1321 #define MACTXEN BIT(6)
1322 #define MACRXEN BIT(7)
1323 #define ENSWBCN BIT(8)
1324 #define ENSEC BIT(9)
1325
1326 /* Network type */
1327 #define _NETTYPE(x) (((x) & 0x3) << 16)
1328 #define MASK_NETTYPE 0x30000
1329 #define NT_NO_LINK 0x0
1330 #define NT_LINK_AD_HOC 0x1
1331 #define NT_LINK_AP 0x2
1332 #define NT_AS_AP 0x3
1333
1334 #define _LBMODE(x) (((x) & 0xF) << 24)
1335 #define MASK_LBMODE 0xF000000
1336 #define LOOPBACK_NORMAL 0x0
1337 #define LOOPBACK_IMMEDIATELY 0xB
1338 #define LOOPBACK_MAC_DELAY 0x3
1339 #define LOOPBACK_PHY 0x1
1340 #define LOOPBACK_DMA 0x7
1341
1342
1343 /* 2 PBP - Page Size Register */
1344 #define GET_RX_PAGE_SIZE(value) ((value) & 0xF)
1345 #define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4)
1346 #define _PSRX_MASK 0xF
1347 #define _PSTX_MASK 0xF0
1348 #define _PSRX(x) (x)
1349 #define _PSTX(x) ((x) << 4)
1350
1351 #define PBP_64 0x0
1352 #define PBP_128 0x1
1353 #define PBP_256 0x2
1354 #define PBP_512 0x3
1355 #define PBP_1024 0x4
1356
1357
1358 /* 2 TX/RXDMA */
1359 #define RXDMA_ARBBW_EN BIT(0)
1360 #define RXSHFT_EN BIT(1)
1361 #define RXDMA_AGG_EN BIT(2)
1362 #define QS_VO_QUEUE BIT(8)
1363 #define QS_VI_QUEUE BIT(9)
1364 #define QS_BE_QUEUE BIT(10)
1365 #define QS_BK_QUEUE BIT(11)
1366 #define QS_MANAGER_QUEUE BIT(12)
1367 #define QS_HIGH_QUEUE BIT(13)
1368
1369 #define HQSEL_VOQ BIT(0)
1370 #define HQSEL_VIQ BIT(1)
1371 #define HQSEL_BEQ BIT(2)
1372 #define HQSEL_BKQ BIT(3)
1373 #define HQSEL_MGTQ BIT(4)
1374 #define HQSEL_HIQ BIT(5)
1375
1376 /* For normal driver, 0x10C */
1377 #define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14)
1378 #define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12)
1379 #define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10)
1380 #define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8 )
1381 #define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6 )
1382 #define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4 )
1383
1384 #define QUEUE_LOW 1
1385 #define QUEUE_NORMAL 2
1386 #define QUEUE_HIGH 3
1387
1388
1389
1390 /* 2 TRXFF_BNDY */
1391
1392
1393 /* 2 LLT_INIT */
1394 #define _LLT_NO_ACTIVE 0x0
1395 #define _LLT_WRITE_ACCESS 0x1
1396 #define _LLT_READ_ACCESS 0x2
1397
1398 #define _LLT_INIT_DATA(x) ((x) & 0xFF)
1399 #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8)
1400 #define _LLT_OP(x) (((x) & 0x3) << 30)
1401 #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3)
1402
1403
1404 /* 2 BB_ACCESS_CTRL */
1405 #define BB_WRITE_READ_MASK (BIT(31) | BIT(30))
1406 #define BB_WRITE_EN BIT(30)
1407 #define BB_READ_EN BIT(31)
1408 /* define BB_ADDR_MASK 0xFFF */
1409 /* define _BB_ADDR(x) ((x) & BB_ADDR_MASK) */
1410
1411 /* */
1412 /* */
1413 /* 0x0200h ~ 0x027Fh TXDMA Configuration */
1414 /* */
1415 /* */
1416 /* 2 RQPN */
1417 #define _HPQ(x) ((x) & 0xFF)
1418 #define _LPQ(x) (((x) & 0xFF) << 8)
1419 #define _PUBQ(x) (((x) & 0xFF) << 16)
1420 /* NOTE: in RQPN_NPQ register */
1421 #define _NPQ(x) ((x) & 0xFF)
1422
1423
1424 #define HPQ_PUBLIC_DIS BIT(24)
1425 #define LPQ_PUBLIC_DIS BIT(25)
1426 #define LD_RQPN BIT(31)
1427
1428
1429 /* 2 TDECTRL */
1430 #define BCN_VALID BIT(16)
1431 #define BCN_HEAD(x) (((x) & 0xFF) << 8)
1432 #define BCN_HEAD_MASK 0xFF00
1433
1434 /* 2 TDECTL */
1435 #define BLK_DESC_NUM_SHIFT 4
1436 #define BLK_DESC_NUM_MASK 0xF
1437
1438
1439 /* 2 TXDMA_OFFSET_CHK */
1440 #define DROP_DATA_EN BIT(9)
1441
1442 /* */
1443 /* */
1444 /* 0x0400h ~ 0x047Fh Protocol Configuration */
1445 /* */
1446 /* */
1447 /* 2 FWHW_TXQ_CTRL */
1448 #define EN_AMPDU_RTY_NEW BIT(7)
1449
1450 /* 2 INIRTSMCS_SEL */
1451 #define _INIRTSMCS_SEL(x) ((x) & 0x3F)
1452
1453
1454 /* 2 SPEC SIFS */
1455 #define _SPEC_SIFS_CCK(x) ((x) & 0xFF)
1456 #define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8)
1457
1458
1459 /* 2 RRSR */
1460
1461 #define RATE_REG_BITMAP_ALL 0xFFFFF
1462
1463 #define _RRSC_BITMAP(x) ((x) & 0xFFFFF)
1464
1465 #define _RRSR_RSC(x) (((x) & 0x3) << 21)
1466 #define RRSR_RSC_RESERVED 0x0
1467 #define RRSR_RSC_UPPER_SUBCHANNEL 0x1
1468 #define RRSR_RSC_LOWER_SUBCHANNEL 0x2
1469 #define RRSR_RSC_DUPLICATE_MODE 0x3
1470
1471
1472 /* 2 ARFR */
1473 #define USE_SHORT_G1 BIT(20)
1474
1475 /* 2 AGGLEN_LMT_L */
1476 #define _AGGLMT_MCS0(x) ((x) & 0xF)
1477 #define _AGGLMT_MCS1(x) (((x) & 0xF) << 4)
1478 #define _AGGLMT_MCS2(x) (((x) & 0xF) << 8)
1479 #define _AGGLMT_MCS3(x) (((x) & 0xF) << 12)
1480 #define _AGGLMT_MCS4(x) (((x) & 0xF) << 16)
1481 #define _AGGLMT_MCS5(x) (((x) & 0xF) << 20)
1482 #define _AGGLMT_MCS6(x) (((x) & 0xF) << 24)
1483 #define _AGGLMT_MCS7(x) (((x) & 0xF) << 28)
1484
1485
1486 /* 2 RL */
1487 #define RETRY_LIMIT_SHORT_SHIFT 8
1488 #define RETRY_LIMIT_LONG_SHIFT 0
1489
1490
1491 /* 2 DARFRC */
1492 #define _DARF_RC1(x) ((x) & 0x1F)
1493 #define _DARF_RC2(x) (((x) & 0x1F) << 8)
1494 #define _DARF_RC3(x) (((x) & 0x1F) << 16)
1495 #define _DARF_RC4(x) (((x) & 0x1F) << 24)
1496 /* NOTE: shift starting from address (DARFRC + 4) */
1497 #define _DARF_RC5(x) ((x) & 0x1F)
1498 #define _DARF_RC6(x) (((x) & 0x1F) << 8)
1499 #define _DARF_RC7(x) (((x) & 0x1F) << 16)
1500 #define _DARF_RC8(x) (((x) & 0x1F) << 24)
1501
1502
1503 /* 2 RARFRC */
1504 #define _RARF_RC1(x) ((x) & 0x1F)
1505 #define _RARF_RC2(x) (((x) & 0x1F) << 8)
1506 #define _RARF_RC3(x) (((x) & 0x1F) << 16)
1507 #define _RARF_RC4(x) (((x) & 0x1F) << 24)
1508 /* NOTE: shift starting from address (RARFRC + 4) */
1509 #define _RARF_RC5(x) ((x) & 0x1F)
1510 #define _RARF_RC6(x) (((x) & 0x1F) << 8)
1511 #define _RARF_RC7(x) (((x) & 0x1F) << 16)
1512 #define _RARF_RC8(x) (((x) & 0x1F) << 24)
1513
1514
1515 /* */
1516 /* */
1517 /* 0x0500h ~ 0x05FFh EDCA Configuration */
1518 /* */
1519 /* */
1520
1521
1522
1523 /* 2 EDCA setting */
1524 #define AC_PARAM_TXOP_LIMIT_OFFSET 16
1525 #define AC_PARAM_ECW_MAX_OFFSET 12
1526 #define AC_PARAM_ECW_MIN_OFFSET 8
1527 #define AC_PARAM_AIFS_OFFSET 0
1528
1529
1530 /* 2 EDCA_VO_PARAM */
1531 #define _AIFS(x) (x)
1532 #define _ECW_MAX_MIN(x) ((x) << 8)
1533 #define _TXOP_LIMIT(x) ((x) << 16)
1534
1535
1536 #define _BCNIFS(x) ((x) & 0xFF)
1537 #define _BCNECW(x) (((x) & 0xF))<< 8)
1538
1539
1540 #define _LRL(x) ((x) & 0x3F)
1541 #define _SRL(x) (((x) & 0x3F) << 8)
1542
1543
1544 /* 2 SIFS_CCK */
1545 #define _SIFS_CCK_CTX(x) ((x) & 0xFF)
1546 #define _SIFS_CCK_TRX(x) (((x) & 0xFF) << 8);
1547
1548
1549 /* 2 SIFS_OFDM */
1550 #define _SIFS_OFDM_CTX(x) ((x) & 0xFF)
1551 #define _SIFS_OFDM_TRX(x) (((x) & 0xFF) << 8);
1552
1553
1554 /* 2 TBTT PROHIBIT */
1555 #define _TBTT_PROHIBIT_HOLD(x) (((x) & 0xFF) << 8)
1556
1557
1558 /* 2 REG_RD_CTRL */
1559 #define DIS_EDCA_CNT_DWN BIT(11)
1560
1561
1562 /* 2 BCN_CTRL */
1563 #define EN_MBSSID BIT(1)
1564 #define EN_TXBCN_RPT BIT(2)
1565 #define EN_BCN_FUNCTION BIT(3)
1566 #define DIS_TSF_UPDATE BIT(3)
1567
1568 /* The same function but different bit field. */
1569 #define DIS_TSF_UDT0_NORMAL_CHIP BIT(4)
1570 #define DIS_TSF_UDT0_TEST_CHIP BIT(5)
1571
1572 /* 2 ACMHWCTRL */
1573 #define AcmHw_HwEn BIT(0)
1574 #define AcmHw_BeqEn BIT(1)
1575 #define AcmHw_ViqEn BIT(2)
1576 #define AcmHw_VoqEn BIT(3)
1577 #define AcmHw_BeqStatus BIT(4)
1578 #define AcmHw_ViqStatus BIT(5)
1579 #define AcmHw_VoqStatus BIT(6)
1580
1581
1582
1583 /* */
1584 /* */
1585 /* 0x0600h ~ 0x07FFh WMAC Configuration */
1586 /* */
1587 /* */
1588
1589 /* 2 APSD_CTRL */
1590 #define APSDOFF BIT(6)
1591 #define APSDOFF_STATUS BIT(7)
1592
1593
1594 /* 2 BWOPMODE */
1595 #define BW_20MHZ BIT(2)
1596
1597
1598 #define RATE_BITMAP_ALL 0xFFFFF
1599
1600 /* Only use CCK 1M rate for ACK */
1601 #define RATE_RRSR_CCK_ONLY_1M 0xFFFF1
1602
1603 /* 2 TCR */
1604 #define TSFRST BIT(0)
1605 #define DIS_GCLK BIT(1)
1606 #define PAD_SEL BIT(2)
1607 #define PWR_ST BIT(6)
1608 #define PWRBIT_OW_EN BIT(7)
1609 #define ACRC BIT(8)
1610 #define CFENDFORM BIT(9)
1611 #define ICV BIT(10)
1612
1613
1614
1615 /* 2 RCR */
1616 #define AAP BIT(0)
1617 #define APM BIT(1)
1618 #define AM BIT(2)
1619 #define AB BIT(3)
1620 #define ADD3 BIT(4)
1621 #define APWRMGT BIT(5)
1622 #define CBSSID BIT(6)
1623 #define CBSSID_BCN BIT(7)
1624 #define ACRC32 BIT(8)
1625 #define AICV BIT(9)
1626 #define ADF BIT(11)
1627 #define ACF BIT(12)
1628 #define AMF BIT(13)
1629 #define HTC_LOC_CTRL BIT(14)
1630 #define UC_DATA_EN BIT(16)
1631 #define BM_DATA_EN BIT(17)
1632 #define MFBEN BIT(22)
1633 #define LSIGEN BIT(23)
1634 #define EnMBID BIT(24)
1635 #define APP_BASSN BIT(27)
1636 #define APP_PHYSTS BIT(28)
1637 #define APP_ICV BIT(29)
1638 #define APP_MIC BIT(30)
1639 #define APP_FCS BIT(31)
1640
1641 /* 2 RX_PKT_LIMIT */
1642
1643 /* 2 RX_DLK_TIME */
1644
1645 /* 2 MBIDCAMCFG */
1646
1647
1648
1649 /* 2 AMPDU_MIN_SPACE */
1650 #define _MIN_SPACE(x) ((x) & 0x7)
1651 #define _SHORT_GI_PADDING(x) (((x) & 0x1F) << 3)
1652
1653
1654 /* 2 RXERR_RPT */
1655 #define RXERR_TYPE_OFDM_PPDU 0
1656 #define RXERR_TYPE_OFDMfalse_ALARM 1
1657 #define RXERR_TYPE_OFDM_MPDU_OK 2
1658 #define RXERR_TYPE_OFDM_MPDU_FAIL 3
1659 #define RXERR_TYPE_CCK_PPDU 4
1660 #define RXERR_TYPE_CCKfalse_ALARM 5
1661 #define RXERR_TYPE_CCK_MPDU_OK 6
1662 #define RXERR_TYPE_CCK_MPDU_FAIL 7
1663 #define RXERR_TYPE_HT_PPDU 8
1664 #define RXERR_TYPE_HTfalse_ALARM 9
1665 #define RXERR_TYPE_HT_MPDU_TOTAL 10
1666 #define RXERR_TYPE_HT_MPDU_OK 11
1667 #define RXERR_TYPE_HT_MPDU_FAIL 12
1668 #define RXERR_TYPE_RX_FULL_DROP 15
1669
1670 #define RXERR_COUNTER_MASK 0xFFFFF
1671 #define RXERR_RPT_RST BIT(27)
1672 #define _RXERR_RPT_SEL(type) ((type) << 28)
1673
1674
1675 /* 2 SECCFG */
1676 #define SCR_TxUseDK BIT(0) /* Force Tx Use Default Key */
1677 #define SCR_RxUseDK BIT(1) /* Force Rx Use Default Key */
1678 #define SCR_TxEncEnable BIT(2) /* Enable Tx Encryption */
1679 #define SCR_RxDecEnable BIT(3) /* Enable Rx Decryption */
1680 #define SCR_SKByA2 BIT(4) /* Search kEY BY A2 */
1681 #define SCR_NoSKMC BIT(5) /* No Key Search Multicast */
1682
1683
1684
1685 /* */
1686 /* */
1687 /* 0xFE00h ~ 0xFE55h USB Configuration */
1688 /* */
1689 /* */
1690
1691 /* 2 USB Information (0xFE17) */
1692 #define USB_IS_HIGH_SPEED 0
1693 #define USB_IS_FULL_SPEED 1
1694 #define USB_SPEED_MASK BIT(5)
1695
1696 #define USB_NORMAL_SIE_EP_MASK 0xF
1697 #define USB_NORMAL_SIE_EP_SHIFT 4
1698
1699 #define USB_TEST_EP_MASK 0x30
1700 #define USB_TEST_EP_SHIFT 4
1701
1702 /* 2 Special Option */
1703 #define USB_AGG_EN BIT(3)
1704
1705
1706 /* 2REG_C2HEVT_CLEAR */
1707 /* Set by driver and notify FW that the driver has read the
1708 C2H command message */
1709 #define C2H_EVT_HOST_CLOSE 0x00
1710 /* Set by FW indicating that FW had set the C2H command message
1711 and it's not yet read by driver. */
1712 #define C2H_EVT_FW_CLOSE 0xFF
1713
1714
1715 /* 2REG_MULTI_FUNC_CTRL(For RTL8723 Only) */
1716 /* Enable GPIO[9] as WiFi HW PDn source */
1717 #define WL_HWPDN_EN BIT0
1718 /* WiFi HW PDn polarity control */
1719 #define WL_HWPDN_SL BIT1
1720 /* WiFi function enable */
1721 #define WL_FUNC_EN BIT2
1722 /* Enable GPIO[9] as WiFi RF HW PDn source */
1723 #define WL_HWROF_EN BIT3
1724 /* Enable GPIO[11] as BT HW PDn source */
1725 #define BT_HWPDN_EN BIT16
1726 /* BT HW PDn polarity control */
1727 #define BT_HWPDN_SL BIT17
1728 /* BT function enable */
1729 #define BT_FUNC_EN BIT18
1730 /* Enable GPIO[11] as BT/GPS RF HW PDn source */
1731 #define BT_HWROF_EN BIT19
1732 /* Enable GPIO[10] as GPS HW PDn source */
1733 #define GPS_HWPDN_EN BIT20
1734 /* GPS HW PDn polarity control */
1735 #define GPS_HWPDN_SL BIT21
1736 /* GPS function enable */
1737 #define GPS_FUNC_EN BIT22
1738
1739 /* 3 REG_LIFECTRL_CTRL */
1740 #define HAL92C_EN_PKT_LIFE_TIME_BK BIT3
1741 #define HAL92C_EN_PKT_LIFE_TIME_BE BIT2
1742 #define HAL92C_EN_PKT_LIFE_TIME_VI BIT1
1743 #define HAL92C_EN_PKT_LIFE_TIME_VO BIT0
1744
1745 #define HAL92C_MSDU_LIFE_TIME_UNIT 128 /* in us, said by Tim. */
1746
1747 /* */
1748 /* General definitions */
1749 /* */
1750
1751 #define LAST_ENTRY_OF_TX_PKT_BUFFER 255
1752
1753 #define POLLING_LLT_THRESHOLD 20
1754 #define POLLING_READY_TIMEOUT_COUNT 1000
1755
1756 /* Min Spacing related settings. */
1757 #define MAX_MSS_DENSITY_2T 0x13
1758 #define MAX_MSS_DENSITY_1T 0x0A
1759
1760 /* */
1761 /* 8723A Regsiter offset definition */
1762 /* */
1763 #define HAL_8723A_NAV_UPPER_UNIT 128 /* micro-second */
1764
1765 /* */
1766 /* */
1767 /* 0x0000h ~ 0x00FFh System Configuration */
1768 /* */
1769 /* */
1770 #define REG_SYSON_REG_LOCK 0x001C
1771
1772
1773 /* */
1774 /* */
1775 /* 0x0100h ~ 0x01FFh MACTOP General Configuration */
1776 /* */
1777 /* */
1778 #define REG_FTIMR 0x0138
1779
1780
1781 /* */
1782 /* */
1783 /* 0x0200h ~ 0x027Fh TXDMA Configuration */
1784 /* */
1785 /* */
1786
1787
1788 /* */
1789 /* */
1790 /* 0x0280h ~ 0x02FFh RXDMA Configuration */
1791 /* */
1792 /* */
1793
1794
1795 /* */
1796 /* */
1797 /* 0x0300h ~ 0x03FFh PCIe */
1798 /* */
1799 /* */
1800
1801
1802 /* */
1803 /* */
1804 /* 0x0400h ~ 0x047Fh Protocol Configuration */
1805 /* */
1806 /* */
1807 #define REG_EARLY_MODE_CONTROL 0x4D0
1808
1809
1810 /* */
1811 /* */
1812 /* 0x0500h ~ 0x05FFh EDCA Configuration */
1813 /* */
1814 /* */
1815
1816 /* 2 BCN_CTRL */
1817 #define DIS_ATIM BIT(0)
1818 #define DIS_BCNQ_SUB BIT(1)
1819 #define DIS_TSF_UDT BIT(4)
1820
1821
1822 /* */
1823 /* */
1824 /* 0x0600h ~ 0x07FFh WMAC Configuration */
1825 /* */
1826 /* */
1827 /* */
1828 /* Note: */
1829 /* The NAV upper value is very important to WiFi 11n 5.2.3 NAV test.
1830 * The default value is always too small, but the WiFi TestPlan test
1831 * by 25,000 microseconds of NAV through sending CTS in the air. We
1832 * must update this value greater than 25,000 microseconds to pass the
1833 * item.
1834 * The offset of NAV_UPPER in 8192C Spec is incorrect, and the offset
1835 * should be 0x0652. Commented by SD1 Scott. */
1836 /* By Bruce, 2011-07-18. */
1837 /* */
1838 #define REG_NAV_UPPER 0x0652 /* unit of 128 */
1839
1840
1841 /* */
1842 /* 8723 Regsiter Bit and Content definition */
1843 /* */
1844
1845 /* */
1846 /* */
1847 /* 0x0000h ~ 0x00FFh System Configuration */
1848 /* */
1849 /* */
1850
1851 /* 2 SPS0_CTRL */
1852
1853 /* 2 SYS_ISO_CTRL */
1854
1855 /* 2 SYS_FUNC_EN */
1856
1857 /* 2 APS_FSMCO */
1858 #define EN_WLON BIT(16)
1859
1860 /* 2 SYS_CLKR */
1861
1862 /* 2 9346CR */
1863
1864 /* 2 AFE_MISC */
1865
1866 /* 2 SPS0_CTRL */
1867
1868 /* 2 SPS_OCP_CFG */
1869
1870 /* 2 SYSON_REG_LOCK */
1871 #define WLOCK_ALL BIT(0)
1872 #define WLOCK_00 BIT(1)
1873 #define WLOCK_04 BIT(2)
1874 #define WLOCK_08 BIT(3)
1875 #define WLOCK_40 BIT(4)
1876 #define WLOCK_1C_B6 BIT(5)
1877 #define R_DIS_PRST_1 BIT(6)
1878 #define LOCK_ALL_EN BIT(7)
1879
1880 /* 2 RF_CTRL */
1881
1882 /* 2 LDOA15_CTRL */
1883
1884 /* 2 LDOV12D_CTRL */
1885
1886 /* 2 AFE_XTAL_CTRL */
1887
1888 /* 2 AFE_PLL_CTRL */
1889
1890 /* 2 EFUSE_CTRL */
1891
1892 /* 2 EFUSE_TEST (For RTL8723 partially) */
1893
1894 /* 2 PWR_DATA */
1895
1896 /* 2 CAL_TIMER */
1897
1898 /* 2 ACLK_MON */
1899
1900 /* 2 GPIO_MUXCFG */
1901
1902 /* 2 GPIO_PIN_CTRL */
1903
1904 /* 2 GPIO_INTM */
1905
1906 /* 2 LEDCFG */
1907
1908 /* 2 FSIMR */
1909
1910 /* 2 FSISR */
1911
1912 /* 2 HSIMR */
1913 /* 8723 Host System Interrupt Mask Register (offset 0x58, 32 byte) */
1914 #define HSIMR_GPIO12_0_INT_EN BIT(0)
1915 #define HSIMR_SPS_OCP_INT_EN BIT(5)
1916 #define HSIMR_RON_INT_EN BIT(6)
1917 #define HSIMR_PDNINT_EN BIT(7)
1918 #define HSIMR_GPIO9_INT_EN BIT(25)
1919
1920 /* 2 HSISR */
1921 /* 8723 Host System Interrupt Status Register (offset 0x5C, 32 byte) */
1922 #define HSISR_GPIO12_0_INT BIT(0)
1923 #define HSISR_SPS_OCP_INT BIT(5)
1924 #define HSISR_RON_INT BIT(6)
1925 #define HSISR_PDNINT BIT(7)
1926 #define HSISR_GPIO9_INT BIT(25)
1927
1928 /* interrupt mask which needs to clear */
1929 #define MASK_HSISR_CLEAR (HSISR_GPIO12_0_INT | \
1930 HSISR_SPS_OCP_INT | \
1931 HSISR_RON_INT | \
1932 HSISR_PDNINT | \
1933 HSISR_GPIO9_INT)
1934
1935 /* 2 MCUFWDL */
1936 #define RAM_DL_SEL BIT7 /* 1:RAM, 0:ROM */
1937
1938 /* 2 HPON_FSM */
1939
1940 /* 2 SYS_CFG */
1941 #define RTL_ID BIT(23) /* TestChip ID,
1942 1:Test(RLE); 0:MP(RL) */
1943 #define SPS_SEL BIT(24) /* 1:LDO regulator mode;
1944 0:Switching regulator mode*/
1945
1946
1947 /* */
1948 /* */
1949 /* 0x0100h ~ 0x01FFh MACTOP General Configuration */
1950 /* */
1951 /* */
1952
1953 /* 2 Function Enable Registers */
1954
1955 /* 2 CR */
1956 #define CALTMR_EN BIT(10)
1957
1958 /* 2 PBP - Page Size Register */
1959
1960 /* 2 TX/RXDMA */
1961
1962 /* 2 TRXFF_BNDY */
1963
1964 /* 2 LLT_INIT */
1965
1966 /* 2 BB_ACCESS_CTRL */
1967
1968
1969 /* */
1970 /* */
1971 /* 0x0200h ~ 0x027Fh TXDMA Configuration */
1972 /* */
1973 /* */
1974
1975 /* 2 RQPN */
1976
1977 /* 2 TDECTRL */
1978
1979 /* 2 TDECTL */
1980
1981 /* 2 TXDMA_OFFSET_CHK */
1982
1983
1984 /* */
1985 /* */
1986 /* 0x0400h ~ 0x047Fh Protocol Configuration */
1987 /* */
1988 /* */
1989
1990 /* 2 FWHW_TXQ_CTRL */
1991
1992 /* 2 INIRTSMCS_SEL */
1993
1994 /* 2 SPEC SIFS */
1995
1996 /* 2 RRSR */
1997
1998 /* 2 ARFR */
1999
2000 /* 2 AGGLEN_LMT_L */
2001
2002 /* 2 RL */
2003
2004 /* 2 DARFRC */
2005
2006 /* 2 RARFRC */
2007
2008
2009 /* */
2010 /* */
2011 /* 0x0500h ~ 0x05FFh EDCA Configuration */
2012 /* */
2013 /* */
2014
2015 /* 2 EDCA setting */
2016
2017 /* 2 EDCA_VO_PARAM */
2018
2019 /* 2 SIFS_CCK */
2020
2021 /* 2 SIFS_OFDM */
2022
2023 /* 2 TBTT PROHIBIT */
2024
2025 /* 2 REG_RD_CTRL */
2026
2027 /* 2 BCN_CTRL */
2028
2029 /* 2 ACMHWCTRL */
2030
2031
2032 /* */
2033 /* */
2034 /* 0x0600h ~ 0x07FFh WMAC Configuration */
2035 /* */
2036 /* */
2037
2038 /* 2 APSD_CTRL */
2039
2040 /* 2 BWOPMODE */
2041
2042 /* 2 TCR */
2043
2044 /* 2 RCR */
2045
2046 /* 2 RX_PKT_LIMIT */
2047
2048 /* 2 RX_DLK_TIME */
2049
2050 /* 2 MBIDCAMCFG */
2051
2052 /* 2 AMPDU_MIN_SPACE */
2053
2054 /* 2 RXERR_RPT */
2055
2056 /* 2 SECCFG */
2057
2058
2059 /* */
2060 /* */
2061 /* 0xFE00h ~ 0xFE55h RTL8723 SDIO Configuration */
2062 /* */
2063 /* */
2064
2065 /* I/O bus domain address mapping */
2066 #define WLAN_IOREG_BASE 0x10260000
2067 #define FIRMWARE_FIFO_BASE 0x10270000
2068 #define TX_HIQ_BASE 0x10310000
2069 #define TX_MIQ_BASE 0x10320000
2070 #define TX_LOQ_BASE 0x10330000
2071 #define RX_RX0FF_BASE 0x10340000
2072
2073 /* SDIO host local register space mapping. */
2074 #define WLAN_IOREG_MSK 0x7FFF
2075 #define WLAN_FIFO_MSK 0x1FFF /* Aggregation Length[12:0] */
2076 #define WLAN_RX0FF_MSK 0x0003
2077
2078 #define WLAN_RX0FF_DEVICE_ID 7 /* 0b[16], 111b[15:13] */
2079 #define WLAN_IOREG_DEVICE_ID 8 /* 1b[16] */
2080
2081 /* 8723 EFUSE */
2082 #define HWSET_MAX_SIZE 256
2083
2084
2085 /* USB interrupt */
2086 #define UHIMR_TIMEOUT2 BIT31
2087 #define UHIMR_TIMEOUT1 BIT30
2088 #define UHIMR_PSTIMEOUT BIT29
2089 #define UHIMR_GTINT4 BIT28
2090 #define UHIMR_GTINT3 BIT27
2091 #define UHIMR_TXBCNERR BIT26
2092 #define UHIMR_TXBCNOK BIT25
2093 #define UHIMR_TSF_BIT32_TOGGLE BIT24
2094 #define UHIMR_BCNDMAINT3 BIT23
2095 #define UHIMR_BCNDMAINT2 BIT22
2096 #define UHIMR_BCNDMAINT1 BIT21
2097 #define UHIMR_BCNDMAINT0 BIT20
2098 #define UHIMR_BCNDOK3 BIT19
2099 #define UHIMR_BCNDOK2 BIT18
2100 #define UHIMR_BCNDOK1 BIT17
2101 #define UHIMR_BCNDOK0 BIT16
2102 #define UHIMR_HSISR_IND BIT15
2103 #define UHIMR_BCNDMAINT_E BIT14
2104 /* RSVD BIT13 */
2105 #define UHIMR_CTW_END BIT12
2106 /* RSVD BIT11 */
2107 #define UHIMR_C2HCMD BIT10
2108 #define UHIMR_CPWM2 BIT9
2109 #define UHIMR_CPWM BIT8
2110 #define UHIMR_HIGHDOK BIT7 /* High Queue DMA OK
2111 Interrupt */
2112 #define UHIMR_MGNTDOK BIT6 /* Management Queue DMA OK
2113 Interrupt */
2114 #define UHIMR_BKDOK BIT5 /* AC_BK DMA OK Interrupt */
2115 #define UHIMR_BEDOK BIT4 /* AC_BE DMA OK Interrupt */
2116 #define UHIMR_VIDOK BIT3 /* AC_VI DMA OK Interrupt */
2117 #define UHIMR_VODOK BIT2 /* AC_VO DMA Interrupt */
2118 #define UHIMR_RDU BIT1 /* Receive Descriptor
2119 Unavailable */
2120 #define UHIMR_ROK BIT0 /* Receive DMA OK Interrupt */
2121
2122 /* USB Host Interrupt Status Extension bit */
2123 #define UHIMR_BCNDMAINT7 BIT23
2124 #define UHIMR_BCNDMAINT6 BIT22
2125 #define UHIMR_BCNDMAINT5 BIT21
2126 #define UHIMR_BCNDMAINT4 BIT20
2127 #define UHIMR_BCNDOK7 BIT19
2128 #define UHIMR_BCNDOK6 BIT18
2129 #define UHIMR_BCNDOK5 BIT17
2130 #define UHIMR_BCNDOK4 BIT16
2131 /* bit14-15: RSVD */
2132 #define UHIMR_ATIMEND_E BIT13
2133 #define UHIMR_ATIMEND BIT12
2134 #define UHIMR_TXERR BIT11
2135 #define UHIMR_RXERR BIT10
2136 #define UHIMR_TXFOVW BIT9
2137 #define UHIMR_RXFOVW BIT8
2138 /* bit2-7: RSVD */
2139 #define UHIMR_OCPINT BIT1
2140 /* bit0: RSVD */
2141
2142 #define REG_USB_HIMR 0xFE38
2143 #define REG_USB_HIMRE 0xFE3C
2144 #define REG_USB_HISR 0xFE78
2145 #define REG_USB_HISRE 0xFE7C
2146
2147 #define USB_INTR_CPWM_OFFSET 16
2148 #define USB_INTR_CONTENT_HISR_OFFSET 48
2149 #define USB_INTR_CONTENT_HISRE_OFFSET 52
2150 #define USB_INTR_CONTENT_LENGTH 56
2151 #define USB_C2H_CMDID_OFFSET 0
2152 #define USB_C2H_SEQ_OFFSET 1
2153 #define USB_C2H_EVENT_OFFSET 2
2154 /* */
2155 /* General definitions */
2156 /* */
2157
2158 #endif