]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blob - drivers/usb/chipidea/ci.h
usb: chipidea: don't redefine __ffs()
[mirror_ubuntu-zesty-kernel.git] / drivers / usb / chipidea / ci.h
1 /*
2 * ci.h - common structures, functions, and macros of the ChipIdea driver
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13 #ifndef __DRIVERS_USB_CHIPIDEA_CI_H
14 #define __DRIVERS_USB_CHIPIDEA_CI_H
15
16 #include <linux/list.h>
17 #include <linux/irqreturn.h>
18 #include <linux/usb.h>
19 #include <linux/usb/gadget.h>
20
21 /******************************************************************************
22 * DEFINE
23 *****************************************************************************/
24 #define CI13XXX_PAGE_SIZE 4096ul /* page size for TD's */
25 #define ENDPT_MAX 32
26
27 /******************************************************************************
28 * STRUCTURES
29 *****************************************************************************/
30 /**
31 * struct ci13xxx_ep - endpoint representation
32 * @ep: endpoint structure for gadget drivers
33 * @dir: endpoint direction (TX/RX)
34 * @num: endpoint number
35 * @type: endpoint type
36 * @name: string description of the endpoint
37 * @qh: queue head for this endpoint
38 * @wedge: is the endpoint wedged
39 * @ci: pointer to the controller
40 * @lock: pointer to controller's spinlock
41 * @td_pool: pointer to controller's TD pool
42 */
43 struct ci13xxx_ep {
44 struct usb_ep ep;
45 u8 dir;
46 u8 num;
47 u8 type;
48 char name[16];
49 struct {
50 struct list_head queue;
51 struct ci13xxx_qh *ptr;
52 dma_addr_t dma;
53 } qh;
54 int wedge;
55
56 /* global resources */
57 struct ci13xxx *ci;
58 spinlock_t *lock;
59 struct dma_pool *td_pool;
60 };
61
62 enum ci_role {
63 CI_ROLE_HOST = 0,
64 CI_ROLE_GADGET,
65 CI_ROLE_END,
66 };
67
68 /**
69 * struct ci_role_driver - host/gadget role driver
70 * start: start this role
71 * stop: stop this role
72 * irq: irq handler for this role
73 * name: role name string (host/gadget)
74 */
75 struct ci_role_driver {
76 int (*start)(struct ci13xxx *);
77 void (*stop)(struct ci13xxx *);
78 irqreturn_t (*irq)(struct ci13xxx *);
79 const char *name;
80 };
81
82 /**
83 * struct hw_bank - hardware register mapping representation
84 * @lpm: set if the device is LPM capable
85 * @phys: physical address of the controller's registers
86 * @abs: absolute address of the beginning of register window
87 * @cap: capability registers
88 * @op: operational registers
89 * @size: size of the register window
90 * @regmap: register lookup table
91 */
92 struct hw_bank {
93 unsigned lpm;
94 resource_size_t phys;
95 void __iomem *abs;
96 void __iomem *cap;
97 void __iomem *op;
98 size_t size;
99 void __iomem **regmap;
100 };
101
102 /**
103 * struct ci13xxx - chipidea device representation
104 * @dev: pointer to parent device
105 * @lock: access synchronization
106 * @hw_bank: hardware register mapping
107 * @irq: IRQ number
108 * @roles: array of supported roles for this controller
109 * @role: current role
110 * @is_otg: if the device is otg-capable
111 * @work: work for role changing
112 * @wq: workqueue thread
113 * @qh_pool: allocation pool for queue heads
114 * @td_pool: allocation pool for transfer descriptors
115 * @gadget: device side representation for peripheral controller
116 * @driver: gadget driver
117 * @hw_ep_max: total number of endpoints supported by hardware
118 * @ci13xxx_ep: array of endpoints
119 * @ep0_dir: ep0 direction
120 * @ep0out: pointer to ep0 OUT endpoint
121 * @ep0in: pointer to ep0 IN endpoint
122 * @status: ep0 status request
123 * @setaddr: if we should set the address on status completion
124 * @address: usb address received from the host
125 * @remote_wakeup: host-enabled remote wakeup
126 * @suspended: suspended by host
127 * @test_mode: the selected test mode
128 * @platdata: platform specific information supplied by parent device
129 * @vbus_active: is VBUS active
130 * @transceiver: pointer to USB PHY, if any
131 * @hcd: pointer to usb_hcd for ehci host driver
132 * @debugfs: root dentry for this controller in debugfs
133 */
134 struct ci13xxx {
135 struct device *dev;
136 spinlock_t lock;
137 struct hw_bank hw_bank;
138 int irq;
139 struct ci_role_driver *roles[CI_ROLE_END];
140 enum ci_role role;
141 bool is_otg;
142 struct work_struct work;
143 struct workqueue_struct *wq;
144
145 struct dma_pool *qh_pool;
146 struct dma_pool *td_pool;
147
148 struct usb_gadget gadget;
149 struct usb_gadget_driver *driver;
150 unsigned hw_ep_max;
151 struct ci13xxx_ep ci13xxx_ep[ENDPT_MAX];
152 u32 ep0_dir;
153 struct ci13xxx_ep *ep0out, *ep0in;
154
155 struct usb_request *status;
156 bool setaddr;
157 u8 address;
158 u8 remote_wakeup;
159 u8 suspended;
160 u8 test_mode;
161
162 struct ci13xxx_platform_data *platdata;
163 int vbus_active;
164 /* FIXME: some day, we'll not use global phy */
165 bool global_phy;
166 struct usb_phy *transceiver;
167 struct usb_hcd *hcd;
168 struct dentry *debugfs;
169 };
170
171 static inline struct ci_role_driver *ci_role(struct ci13xxx *ci)
172 {
173 BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
174 return ci->roles[ci->role];
175 }
176
177 static inline int ci_role_start(struct ci13xxx *ci, enum ci_role role)
178 {
179 int ret;
180
181 if (role >= CI_ROLE_END)
182 return -EINVAL;
183
184 if (!ci->roles[role])
185 return -ENXIO;
186
187 ret = ci->roles[role]->start(ci);
188 if (!ret)
189 ci->role = role;
190 return ret;
191 }
192
193 static inline void ci_role_stop(struct ci13xxx *ci)
194 {
195 enum ci_role role = ci->role;
196
197 if (role == CI_ROLE_END)
198 return;
199
200 ci->role = CI_ROLE_END;
201
202 ci->roles[role]->stop(ci);
203 }
204
205 /******************************************************************************
206 * REGISTERS
207 *****************************************************************************/
208 /* register size */
209 #define REG_BITS (32)
210
211 /* register indices */
212 enum ci13xxx_regs {
213 CAP_CAPLENGTH,
214 CAP_HCCPARAMS,
215 CAP_DCCPARAMS,
216 CAP_TESTMODE,
217 CAP_LAST = CAP_TESTMODE,
218 OP_USBCMD,
219 OP_USBSTS,
220 OP_USBINTR,
221 OP_DEVICEADDR,
222 OP_ENDPTLISTADDR,
223 OP_PORTSC,
224 OP_DEVLC,
225 OP_OTGSC,
226 OP_USBMODE,
227 OP_ENDPTSETUPSTAT,
228 OP_ENDPTPRIME,
229 OP_ENDPTFLUSH,
230 OP_ENDPTSTAT,
231 OP_ENDPTCOMPLETE,
232 OP_ENDPTCTRL,
233 /* endptctrl1..15 follow */
234 OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
235 };
236
237 /**
238 * hw_read: reads from a hw register
239 * @reg: register index
240 * @mask: bitfield mask
241 *
242 * This function returns register contents
243 */
244 static inline u32 hw_read(struct ci13xxx *ci, enum ci13xxx_regs reg, u32 mask)
245 {
246 return ioread32(ci->hw_bank.regmap[reg]) & mask;
247 }
248
249 /**
250 * hw_write: writes to a hw register
251 * @reg: register index
252 * @mask: bitfield mask
253 * @data: new value
254 */
255 static inline void hw_write(struct ci13xxx *ci, enum ci13xxx_regs reg,
256 u32 mask, u32 data)
257 {
258 if (~mask)
259 data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
260 | (data & mask);
261
262 iowrite32(data, ci->hw_bank.regmap[reg]);
263 }
264
265 /**
266 * hw_test_and_clear: tests & clears a hw register
267 * @reg: register index
268 * @mask: bitfield mask
269 *
270 * This function returns register contents
271 */
272 static inline u32 hw_test_and_clear(struct ci13xxx *ci, enum ci13xxx_regs reg,
273 u32 mask)
274 {
275 u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
276
277 iowrite32(val, ci->hw_bank.regmap[reg]);
278 return val;
279 }
280
281 /**
282 * hw_test_and_write: tests & writes a hw register
283 * @reg: register index
284 * @mask: bitfield mask
285 * @data: new value
286 *
287 * This function returns register contents
288 */
289 static inline u32 hw_test_and_write(struct ci13xxx *ci, enum ci13xxx_regs reg,
290 u32 mask, u32 data)
291 {
292 u32 val = hw_read(ci, reg, ~0);
293
294 hw_write(ci, reg, mask, data);
295 return (val & mask) >> __ffs(mask);
296 }
297
298 int hw_device_reset(struct ci13xxx *ci, u32 mode);
299
300 int hw_port_test_set(struct ci13xxx *ci, u8 mode);
301
302 u8 hw_port_test_get(struct ci13xxx *ci);
303
304 #endif /* __DRIVERS_USB_CHIPIDEA_CI_H */