2 * drivers/video/cirrusfb.c - driver for Cirrus Logic chipsets
4 * Copyright 1999-2001 Jeff Garzik <jgarzik@pobox.com>
6 * Contributors (thanks, all!)
9 * Overhaul for Linux 2.6
12 * Major contributions; Motorola PowerStack (PPC and PCI) support,
13 * GD54xx, 1280x1024 mode support, change MCLK based on VCLK.
16 * Excellent code review.
19 * Amiga updates and testing.
21 * Original cirrusfb author: Frank Neumann
23 * Based on retz3fb.c and cirrusfb.c:
24 * Copyright (C) 1997 Jes Sorensen
25 * Copyright (C) 1996 Frank Neumann
27 ***************************************************************
29 * Format this code with GNU indent '-kr -i8 -pcs' options.
31 * This file is subject to the terms and conditions of the GNU General Public
32 * License. See the file COPYING in the main directory of this archive
37 #define CIRRUSFB_VERSION "2.0-pre2"
39 #include <linux/module.h>
40 #include <linux/kernel.h>
41 #include <linux/errno.h>
42 #include <linux/string.h>
44 #include <linux/slab.h>
45 #include <linux/delay.h>
47 #include <linux/init.h>
48 #include <asm/pgtable.h>
51 #include <linux/zorro.h>
54 #include <linux/pci.h>
57 #include <asm/amigahw.h>
59 #ifdef CONFIG_PPC_PREP
60 #include <asm/machdep.h>
61 #define isPReP machine_is(prep)
66 #include <video/vga.h>
67 #include <video/cirrus.h>
69 /*****************************************************************
71 * debugging and utility macros
75 /* enable debug output? */
76 /* #define CIRRUSFB_DEBUG 1 */
78 /* disable runtime assertions? */
79 /* #define CIRRUSFB_NDEBUG */
83 #define DPRINTK(fmt, args...) \
84 printk(KERN_DEBUG "%s: " fmt, __func__ , ## args)
86 #define DPRINTK(fmt, args...)
89 /* debugging assertions */
90 #ifndef CIRRUSFB_NDEBUG
91 #define assert(expr) \
93 printk("Assertion failed! %s,%s,%s,line=%d\n", \
94 #expr, __FILE__, __func__, __LINE__); \
100 #define MB_ (1024 * 1024)
102 /*****************************************************************
104 * chipset information
115 BT_PICASSO4
, /* GD5446 */
116 BT_ALPINE
, /* GD543x/4x */
118 BT_LAGUNA
, /* GD546x */
122 * per-board-type information, used for enumerating and abstracting
123 * chip-specific information
124 * NOTE: MUST be in the same order as enum cirrus_board in order to
125 * use direct indexing on this array
126 * NOTE: '__initdata' cannot be used as some of this info
127 * is required at runtime. Maybe separate into an init-only and
130 static const struct cirrusfb_board_info_rec
{
131 char *name
; /* ASCII name of chipset */
132 long maxclock
[5]; /* maximum video clock */
133 /* for 1/4bpp, 8bpp 15/16bpp, 24bpp, 32bpp - numbers from xorg code */
134 bool init_sr07
: 1; /* init SR07 during init_vgachip() */
135 bool init_sr1f
: 1; /* write SR1F during init_vgachip() */
136 /* construct bit 19 of screen start address */
137 bool scrn_start_bit19
: 1;
139 /* initial SR07 value, then for each mode */
141 unsigned char sr07_1bpp
;
142 unsigned char sr07_1bpp_mux
;
143 unsigned char sr07_8bpp
;
144 unsigned char sr07_8bpp_mux
;
146 unsigned char sr1f
; /* SR1F VGA initial register value */
147 } cirrusfb_board_info
[] = {
152 /* the SD64/P4 have a higher max. videoclock */
153 140000, 140000, 140000, 140000, 140000,
157 .scrn_start_bit19
= true,
164 .name
= "CL Piccolo",
167 90000, 90000, 90000, 90000, 90000
171 .scrn_start_bit19
= false,
178 .name
= "CL Picasso",
181 90000, 90000, 90000, 90000, 90000
185 .scrn_start_bit19
= false,
192 .name
= "CL Spectrum",
195 90000, 90000, 90000, 90000, 90000
199 .scrn_start_bit19
= false,
206 .name
= "CL Picasso4",
208 135100, 135100, 85500, 85500, 0
212 .scrn_start_bit19
= true,
221 /* for the GD5430. GD5446 can do more... */
222 85500, 85500, 50000, 28500, 0
226 .scrn_start_bit19
= true,
229 .sr07_1bpp_mux
= 0xA7,
231 .sr07_8bpp_mux
= 0xA7,
237 135100, 200000, 200000, 135100, 135100
241 .scrn_start_bit19
= true,
251 135100, 135100, 135100, 135100, 135100,
255 .scrn_start_bit19
= true,
260 #define CHIP(id, btype) \
261 { PCI_VENDOR_ID_CIRRUS, id, PCI_ANY_ID, PCI_ANY_ID, 0, 0, (btype) }
263 static struct pci_device_id cirrusfb_pci_table
[] = {
264 CHIP(PCI_DEVICE_ID_CIRRUS_5436
, BT_ALPINE
),
265 CHIP(PCI_DEVICE_ID_CIRRUS_5434_8
, BT_ALPINE
),
266 CHIP(PCI_DEVICE_ID_CIRRUS_5434_4
, BT_ALPINE
),
267 CHIP(PCI_DEVICE_ID_CIRRUS_5430
, BT_ALPINE
), /* GD-5440 is same id */
268 CHIP(PCI_DEVICE_ID_CIRRUS_7543
, BT_ALPINE
),
269 CHIP(PCI_DEVICE_ID_CIRRUS_7548
, BT_ALPINE
),
270 CHIP(PCI_DEVICE_ID_CIRRUS_5480
, BT_GD5480
), /* MacPicasso likely */
271 CHIP(PCI_DEVICE_ID_CIRRUS_5446
, BT_PICASSO4
), /* Picasso 4 is 5446 */
272 CHIP(PCI_DEVICE_ID_CIRRUS_5462
, BT_LAGUNA
), /* CL Laguna */
273 CHIP(PCI_DEVICE_ID_CIRRUS_5464
, BT_LAGUNA
), /* CL Laguna 3D */
274 CHIP(PCI_DEVICE_ID_CIRRUS_5465
, BT_LAGUNA
), /* CL Laguna 3DA*/
277 MODULE_DEVICE_TABLE(pci
, cirrusfb_pci_table
);
279 #endif /* CONFIG_PCI */
282 static const struct zorro_device_id cirrusfb_zorro_table
[] = {
284 .id
= ZORRO_PROD_HELFRICH_SD64_RAM
,
285 .driver_data
= BT_SD64
,
287 .id
= ZORRO_PROD_HELFRICH_PICCOLO_RAM
,
288 .driver_data
= BT_PICCOLO
,
290 .id
= ZORRO_PROD_VILLAGE_TRONIC_PICASSO_II_II_PLUS_RAM
,
291 .driver_data
= BT_PICASSO
,
293 .id
= ZORRO_PROD_GVP_EGS_28_24_SPECTRUM_RAM
,
294 .driver_data
= BT_SPECTRUM
,
296 .id
= ZORRO_PROD_VILLAGE_TRONIC_PICASSO_IV_Z3
,
297 .driver_data
= BT_PICASSO4
,
302 static const struct {
305 } cirrusfb_zorro_table2
[] = {
307 .id2
= ZORRO_PROD_HELFRICH_SD64_REG
,
311 .id2
= ZORRO_PROD_HELFRICH_PICCOLO_REG
,
315 .id2
= ZORRO_PROD_VILLAGE_TRONIC_PICASSO_II_II_PLUS_REG
,
319 .id2
= ZORRO_PROD_GVP_EGS_28_24_SPECTRUM_REG
,
327 #endif /* CONFIG_ZORRO */
329 struct cirrusfb_regs
{
335 #ifdef CIRRUSFB_DEBUG
336 enum cirrusfb_dbg_reg_class
{
340 #endif /* CIRRUSFB_DEBUG */
342 /* info about board */
343 struct cirrusfb_info
{
345 enum cirrus_board btype
;
346 unsigned char SFR
; /* Shadow of special function register */
348 struct cirrusfb_regs currentmode
;
350 u32 pseudo_palette
[16];
352 void (*unmap
)(struct fb_info
*info
);
356 static char *mode_option __devinitdata
= "640x480@60";
358 /****************************************************************************/
359 /**** BEGIN PROTOTYPES ******************************************************/
361 /*--- Interface used by the world ------------------------------------------*/
362 static int cirrusfb_init(void);
364 static int cirrusfb_setup(char *options
);
367 static int cirrusfb_open(struct fb_info
*info
, int user
);
368 static int cirrusfb_release(struct fb_info
*info
, int user
);
369 static int cirrusfb_setcolreg(unsigned regno
, unsigned red
, unsigned green
,
370 unsigned blue
, unsigned transp
,
371 struct fb_info
*info
);
372 static int cirrusfb_check_var(struct fb_var_screeninfo
*var
,
373 struct fb_info
*info
);
374 static int cirrusfb_set_par(struct fb_info
*info
);
375 static int cirrusfb_pan_display(struct fb_var_screeninfo
*var
,
376 struct fb_info
*info
);
377 static int cirrusfb_blank(int blank_mode
, struct fb_info
*info
);
378 static void cirrusfb_fillrect(struct fb_info
*info
,
379 const struct fb_fillrect
*region
);
380 static void cirrusfb_copyarea(struct fb_info
*info
,
381 const struct fb_copyarea
*area
);
382 static void cirrusfb_imageblit(struct fb_info
*info
,
383 const struct fb_image
*image
);
385 /* function table of the above functions */
386 static struct fb_ops cirrusfb_ops
= {
387 .owner
= THIS_MODULE
,
388 .fb_open
= cirrusfb_open
,
389 .fb_release
= cirrusfb_release
,
390 .fb_setcolreg
= cirrusfb_setcolreg
,
391 .fb_check_var
= cirrusfb_check_var
,
392 .fb_set_par
= cirrusfb_set_par
,
393 .fb_pan_display
= cirrusfb_pan_display
,
394 .fb_blank
= cirrusfb_blank
,
395 .fb_fillrect
= cirrusfb_fillrect
,
396 .fb_copyarea
= cirrusfb_copyarea
,
397 .fb_imageblit
= cirrusfb_imageblit
,
400 /*--- Internal routines ----------------------------------------------------*/
401 static void init_vgachip(struct fb_info
*info
);
402 static void switch_monitor(struct cirrusfb_info
*cinfo
, int on
);
403 static void WGen(const struct cirrusfb_info
*cinfo
,
404 int regnum
, unsigned char val
);
405 static unsigned char RGen(const struct cirrusfb_info
*cinfo
, int regnum
);
406 static void AttrOn(const struct cirrusfb_info
*cinfo
);
407 static void WHDR(const struct cirrusfb_info
*cinfo
, unsigned char val
);
408 static void WSFR(struct cirrusfb_info
*cinfo
, unsigned char val
);
409 static void WSFR2(struct cirrusfb_info
*cinfo
, unsigned char val
);
410 static void WClut(struct cirrusfb_info
*cinfo
, unsigned char regnum
,
411 unsigned char red
, unsigned char green
, unsigned char blue
);
413 static void RClut(struct cirrusfb_info
*cinfo
, unsigned char regnum
,
414 unsigned char *red
, unsigned char *green
,
415 unsigned char *blue
);
417 static void cirrusfb_WaitBLT(u8 __iomem
*regbase
);
418 static void cirrusfb_BitBLT(u8 __iomem
*regbase
, int bits_per_pixel
,
419 u_short curx
, u_short cury
,
420 u_short destx
, u_short desty
,
421 u_short width
, u_short height
,
422 u_short line_length
);
423 static void cirrusfb_RectFill(u8 __iomem
*regbase
, int bits_per_pixel
,
424 u_short x
, u_short y
,
425 u_short width
, u_short height
,
426 u_char color
, u_short line_length
);
428 static void bestclock(long freq
, int *nom
, int *den
, int *div
);
430 #ifdef CIRRUSFB_DEBUG
431 static void cirrusfb_dump(void);
432 static void cirrusfb_dbg_reg_dump(caddr_t regbase
);
433 static void cirrusfb_dbg_print_regs(caddr_t regbase
,
434 enum cirrusfb_dbg_reg_class reg_class
, ...);
435 static void cirrusfb_dbg_print_byte(const char *name
, unsigned char val
);
436 #endif /* CIRRUSFB_DEBUG */
438 /*** END PROTOTYPES ********************************************************/
439 /*****************************************************************************/
440 /*** BEGIN Interface Used by the World ***************************************/
442 static int opencount
;
444 /*--- Open /dev/fbx ---------------------------------------------------------*/
445 static int cirrusfb_open(struct fb_info
*info
, int user
)
447 if (opencount
++ == 0)
448 switch_monitor(info
->par
, 1);
452 /*--- Close /dev/fbx --------------------------------------------------------*/
453 static int cirrusfb_release(struct fb_info
*info
, int user
)
455 if (--opencount
== 0)
456 switch_monitor(info
->par
, 0);
460 /**** END Interface used by the World *************************************/
461 /****************************************************************************/
462 /**** BEGIN Hardware specific Routines **************************************/
464 /* Get a good MCLK value */
465 static long cirrusfb_get_mclk(long freq
, int bpp
, long *div
)
471 /* Calculate MCLK, in case VCLK is high enough to require > 50MHz.
472 * Assume a 64-bit data path for now. The formula is:
473 * ((B * PCLK * 2)/W) * 1.2
474 * B = bytes per pixel, PCLK = pixclock, W = data width in bytes */
475 mclk
= ((bpp
/ 8) * freq
* 2) / 4;
476 mclk
= (mclk
* 12) / 10;
479 DPRINTK("Use MCLK of %ld kHz\n", mclk
);
481 /* Calculate value for SR1F. Multiply by 2 so we can round up. */
482 mclk
= ((mclk
* 16) / 14318);
483 mclk
= (mclk
+ 1) / 2;
484 DPRINTK("Set SR1F[5:0] to 0x%lx\n", mclk
);
486 /* Determine if we should use MCLK instead of VCLK, and if so, what we
487 * should divide it by to get VCLK */
489 case 24751 ... 25249:
491 DPRINTK("Using VCLK = MCLK/2\n");
493 case 49501 ... 50499:
495 DPRINTK("Using VCLK = MCLK\n");
505 static int cirrusfb_check_var(struct fb_var_screeninfo
*var
,
506 struct fb_info
*info
)
509 /* memory size in pixels */
510 unsigned pixels
= info
->screen_size
* 8 / var
->bits_per_pixel
;
512 switch (var
->bits_per_pixel
) {
515 break; /* 8 pixel per byte, only 1/4th of mem usable */
519 break; /* 1 pixel == 1 byte */
521 printk(KERN_ERR
"cirrusfb: mode %dx%dx%d rejected..."
522 "color depth not supported.\n",
523 var
->xres
, var
->yres
, var
->bits_per_pixel
);
524 DPRINTK("EXIT - EINVAL error\n");
528 if (var
->xres_virtual
< var
->xres
)
529 var
->xres_virtual
= var
->xres
;
530 /* use highest possible virtual resolution */
531 if (var
->yres_virtual
== -1) {
532 var
->yres_virtual
= pixels
/ var
->xres_virtual
;
534 printk(KERN_INFO
"cirrusfb: virtual resolution set to "
535 "maximum of %dx%d\n", var
->xres_virtual
,
538 if (var
->yres_virtual
< var
->yres
)
539 var
->yres_virtual
= var
->yres
;
541 if (var
->xres_virtual
* var
->yres_virtual
> pixels
) {
542 printk(KERN_ERR
"cirrusfb: mode %dx%dx%d rejected... "
543 "virtual resolution too high to fit into video memory!\n",
544 var
->xres_virtual
, var
->yres_virtual
,
545 var
->bits_per_pixel
);
546 DPRINTK("EXIT - EINVAL error\n");
551 if (var
->xoffset
< 0)
553 if (var
->yoffset
< 0)
556 /* truncate xoffset and yoffset to maximum if too high */
557 if (var
->xoffset
> var
->xres_virtual
- var
->xres
)
558 var
->xoffset
= var
->xres_virtual
- var
->xres
- 1;
559 if (var
->yoffset
> var
->yres_virtual
- var
->yres
)
560 var
->yoffset
= var
->yres_virtual
- var
->yres
- 1;
562 switch (var
->bits_per_pixel
) {
566 var
->green
= var
->red
;
567 var
->blue
= var
->red
;
573 var
->green
= var
->red
;
574 var
->blue
= var
->red
;
580 var
->green
.offset
= -3;
581 var
->blue
.offset
= 8;
583 var
->red
.offset
= 10;
584 var
->green
.offset
= 5;
585 var
->blue
.offset
= 0;
588 var
->green
.length
= 5;
589 var
->blue
.length
= 5;
595 var
->green
.offset
= 16;
596 var
->blue
.offset
= 24;
598 var
->red
.offset
= 16;
599 var
->green
.offset
= 8;
600 var
->blue
.offset
= 0;
603 var
->green
.length
= 8;
604 var
->blue
.length
= 8;
608 DPRINTK("Unsupported bpp size: %d\n", var
->bits_per_pixel
);
610 /* should never occur */
615 var
->green
.msb_right
=
616 var
->blue
.msb_right
=
619 var
->transp
.msb_right
= 0;
622 if (var
->vmode
& FB_VMODE_DOUBLE
)
624 else if (var
->vmode
& FB_VMODE_INTERLACED
)
625 yres
= (yres
+ 1) / 2;
628 printk(KERN_ERR
"cirrusfb: ERROR: VerticalTotal >= 1280; "
629 "special treatment required! (TODO)\n");
630 DPRINTK("EXIT - EINVAL error\n");
637 static int cirrusfb_decode_var(const struct fb_var_screeninfo
*var
,
638 struct cirrusfb_regs
*regs
,
639 struct fb_info
*info
)
643 int maxclockidx
= var
->bits_per_pixel
>> 3;
644 struct cirrusfb_info
*cinfo
= info
->par
;
646 switch (var
->bits_per_pixel
) {
648 info
->fix
.line_length
= var
->xres_virtual
/ 8;
649 info
->fix
.visual
= FB_VISUAL_MONO10
;
653 info
->fix
.line_length
= var
->xres_virtual
;
654 info
->fix
.visual
= FB_VISUAL_PSEUDOCOLOR
;
659 info
->fix
.line_length
= var
->xres_virtual
* maxclockidx
;
660 info
->fix
.visual
= FB_VISUAL_DIRECTCOLOR
;
664 DPRINTK("Unsupported bpp size: %d\n", var
->bits_per_pixel
);
666 /* should never occur */
670 info
->fix
.type
= FB_TYPE_PACKED_PIXELS
;
672 /* convert from ps to kHz */
673 freq
= PICOS2KHZ(var
->pixclock
);
675 DPRINTK("desired pixclock: %ld kHz\n", freq
);
677 maxclock
= cirrusfb_board_info
[cinfo
->btype
].maxclock
[maxclockidx
];
678 regs
->multiplexing
= 0;
680 /* If the frequency is greater than we can support, we might be able
681 * to use multiplexing for the video mode */
682 if (freq
> maxclock
) {
683 switch (cinfo
->btype
) {
686 regs
->multiplexing
= 1;
690 printk(KERN_ERR
"cirrusfb: Frequency greater "
691 "than maxclock (%ld kHz)\n", maxclock
);
692 DPRINTK("EXIT - return -EINVAL\n");
697 /* TODO: If we have a 1MB 5434, we need to put ourselves in a mode where
698 * the VCLK is double the pixel clock. */
699 switch (var
->bits_per_pixel
) {
702 if (var
->xres
<= 800)
703 /* Xbh has this type of clock for 32-bit */
708 regs
->mclk
= cirrusfb_get_mclk(freq
, var
->bits_per_pixel
,
714 static void cirrusfb_set_mclk(const struct cirrusfb_info
*cinfo
, int val
,
717 assert(cinfo
!= NULL
);
721 unsigned char old
= vga_rseq(cinfo
->regbase
, CL_SEQR1E
);
722 vga_wseq(cinfo
->regbase
, CL_SEQR1E
, old
| 0x1);
723 vga_wseq(cinfo
->regbase
, CL_SEQR1F
, 0x40 | (val
& 0x3f));
724 } else if (div
== 1) {
726 unsigned char old
= vga_rseq(cinfo
->regbase
, CL_SEQR1E
);
727 vga_wseq(cinfo
->regbase
, CL_SEQR1E
, old
& ~0x1);
728 vga_wseq(cinfo
->regbase
, CL_SEQR1F
, 0x40 | (val
& 0x3f));
730 vga_wseq(cinfo
->regbase
, CL_SEQR1F
, val
& 0x3f);
734 /*************************************************************************
735 cirrusfb_set_par_foo()
737 actually writes the values for a new video mode into the hardware,
738 **************************************************************************/
739 static int cirrusfb_set_par_foo(struct fb_info
*info
)
741 struct cirrusfb_info
*cinfo
= info
->par
;
742 struct fb_var_screeninfo
*var
= &info
->var
;
743 struct cirrusfb_regs regs
;
744 u8 __iomem
*regbase
= cinfo
->regbase
;
747 const struct cirrusfb_board_info_rec
*bi
;
748 int hdispend
, hsyncstart
, hsyncend
, htotal
;
749 int yres
, vdispend
, vsyncstart
, vsyncend
, vtotal
;
754 DPRINTK("Requested mode: %dx%dx%d\n",
755 var
->xres
, var
->yres
, var
->bits_per_pixel
);
756 DPRINTK("pixclock: %d\n", var
->pixclock
);
760 err
= cirrusfb_decode_var(var
, ®s
, info
);
762 /* should never happen */
763 DPRINTK("mode change aborted. invalid var.\n");
767 bi
= &cirrusfb_board_info
[cinfo
->btype
];
769 hsyncstart
= var
->xres
+ var
->right_margin
;
770 hsyncend
= hsyncstart
+ var
->hsync_len
;
771 htotal
= (hsyncend
+ var
->left_margin
) / 8 - 5;
772 hdispend
= var
->xres
/ 8 - 1;
773 hsyncstart
= hsyncstart
/ 8 + 1;
774 hsyncend
= hsyncend
/ 8 + 1;
777 vsyncstart
= yres
+ var
->lower_margin
;
778 vsyncend
= vsyncstart
+ var
->vsync_len
;
779 vtotal
= vsyncend
+ var
->upper_margin
;
782 if (var
->vmode
& FB_VMODE_DOUBLE
) {
787 } else if (var
->vmode
& FB_VMODE_INTERLACED
) {
788 yres
= (yres
+ 1) / 2;
789 vsyncstart
= (vsyncstart
+ 1) / 2;
790 vsyncend
= (vsyncend
+ 1) / 2;
791 vtotal
= (vtotal
+ 1) / 2;
804 if (regs
.multiplexing
) {
810 /* unlock register VGA_CRTC_H_TOTAL..CRT7 */
811 vga_wcrt(regbase
, VGA_CRTC_V_SYNC_END
, 0x20); /* previously: 0x00) */
813 /* if debugging is enabled, all parameters get output before writing */
814 DPRINTK("CRT0: %d\n", htotal
);
815 vga_wcrt(regbase
, VGA_CRTC_H_TOTAL
, htotal
);
817 DPRINTK("CRT1: %d\n", hdispend
);
818 vga_wcrt(regbase
, VGA_CRTC_H_DISP
, hdispend
);
820 DPRINTK("CRT2: %d\n", var
->xres
/ 8);
821 vga_wcrt(regbase
, VGA_CRTC_H_BLANK_START
, var
->xres
/ 8);
823 /* + 128: Compatible read */
824 DPRINTK("CRT3: 128+%d\n", (htotal
+ 5) % 32);
825 vga_wcrt(regbase
, VGA_CRTC_H_BLANK_END
,
826 128 + ((htotal
+ 5) % 32));
828 DPRINTK("CRT4: %d\n", hsyncstart
);
829 vga_wcrt(regbase
, VGA_CRTC_H_SYNC_START
, hsyncstart
);
832 if ((htotal
+ 5) & 32)
834 DPRINTK("CRT5: %d\n", tmp
);
835 vga_wcrt(regbase
, VGA_CRTC_H_SYNC_END
, tmp
);
837 DPRINTK("CRT6: %d\n", vtotal
& 0xff);
838 vga_wcrt(regbase
, VGA_CRTC_V_TOTAL
, vtotal
& 0xff);
840 tmp
= 16; /* LineCompare bit #9 */
845 if (vsyncstart
& 256)
847 if ((vdispend
+ 1) & 256)
853 if (vsyncstart
& 512)
855 DPRINTK("CRT7: %d\n", tmp
);
856 vga_wcrt(regbase
, VGA_CRTC_OVERFLOW
, tmp
);
858 tmp
= 0x40; /* LineCompare bit #8 */
859 if ((vdispend
+ 1) & 512)
861 if (var
->vmode
& FB_VMODE_DOUBLE
)
863 DPRINTK("CRT9: %d\n", tmp
);
864 vga_wcrt(regbase
, VGA_CRTC_MAX_SCAN
, tmp
);
866 DPRINTK("CRT10: %d\n", vsyncstart
& 0xff);
867 vga_wcrt(regbase
, VGA_CRTC_V_SYNC_START
, vsyncstart
& 0xff);
869 DPRINTK("CRT11: 64+32+%d\n", vsyncend
% 16);
870 vga_wcrt(regbase
, VGA_CRTC_V_SYNC_END
, vsyncend
% 16 + 64 + 32);
872 DPRINTK("CRT12: %d\n", vdispend
& 0xff);
873 vga_wcrt(regbase
, VGA_CRTC_V_DISP_END
, vdispend
& 0xff);
875 DPRINTK("CRT15: %d\n", (vdispend
+ 1) & 0xff);
876 vga_wcrt(regbase
, VGA_CRTC_V_BLANK_START
, (vdispend
+ 1) & 0xff);
878 DPRINTK("CRT16: %d\n", vtotal
& 0xff);
879 vga_wcrt(regbase
, VGA_CRTC_V_BLANK_END
, vtotal
& 0xff);
881 DPRINTK("CRT18: 0xff\n");
882 vga_wcrt(regbase
, VGA_CRTC_LINE_COMPARE
, 0xff);
885 if (var
->vmode
& FB_VMODE_INTERLACED
)
887 if ((htotal
+ 5) & 64)
889 if ((htotal
+ 5) & 128)
896 DPRINTK("CRT1a: %d\n", tmp
);
897 vga_wcrt(regbase
, CL_CRT1A
, tmp
);
899 freq
= PICOS2KHZ(var
->pixclock
);
900 bestclock(freq
, &nom
, &den
, &div
);
903 /* hardware RefClock: 14.31818 MHz */
904 /* formula: VClk = (OSC * N) / (D * (1+P)) */
905 /* Example: VClk = (14.31818 * 91) / (23 * (1+1)) = 28.325 MHz */
907 vga_wseq(regbase
, CL_SEQRB
, nom
);
912 /* 6 bit denom; ONLY 5434!!! (bugged me 10 days) */
913 if ((cinfo
->btype
== BT_SD64
) ||
914 (cinfo
->btype
== BT_ALPINE
) ||
915 (cinfo
->btype
== BT_GD5480
))
918 DPRINTK("CL_SEQR1B: %ld\n", (long) tmp
);
919 vga_wseq(regbase
, CL_SEQR1B
, tmp
);
923 vga_wcrt(regbase
, VGA_CRTC_MODE
, 0xc7);
925 /* mode control: VGA_CRTC_START_HI enable, ROTATE(?), 16bit
926 * address wrap, no compat. */
927 vga_wcrt(regbase
, VGA_CRTC_MODE
, 0xc3);
929 /* HAEH? vga_wcrt(regbase, VGA_CRTC_V_SYNC_END, 0x20);
930 * previously: 0x00 unlock VGA_CRTC_H_TOTAL..CRT7 */
932 /* don't know if it would hurt to also program this if no interlaced */
933 /* mode is used, but I feel better this way.. :-) */
934 if (var
->vmode
& FB_VMODE_INTERLACED
)
935 vga_wcrt(regbase
, VGA_CRTC_REGS
, htotal
/ 2);
937 vga_wcrt(regbase
, VGA_CRTC_REGS
, 0x00); /* interlace control */
939 vga_wseq(regbase
, VGA_SEQ_CHARACTER_MAP
, 0);
941 /* adjust horizontal/vertical sync type (low/high) */
942 /* enable display memory & CRTC I/O address for color mode */
944 if (var
->sync
& FB_SYNC_HOR_HIGH_ACT
)
946 if (var
->sync
& FB_SYNC_VERT_HIGH_ACT
)
948 WGen(cinfo
, VGA_MIS_W
, tmp
);
950 /* Screen A Preset Row-Scan register */
951 vga_wcrt(regbase
, VGA_CRTC_PRESET_ROW
, 0);
952 /* text cursor on and start line */
953 vga_wcrt(regbase
, VGA_CRTC_CURSOR_START
, 0);
954 /* text cursor end line */
955 vga_wcrt(regbase
, VGA_CRTC_CURSOR_END
, 31);
957 /******************************************************
963 /* programming for different color depths */
964 if (var
->bits_per_pixel
== 1) {
965 DPRINTK("cirrusfb: preparing for 1 bit deep display\n");
966 vga_wgfx(regbase
, VGA_GFX_MODE
, 0); /* mode register */
969 switch (cinfo
->btype
) {
977 DPRINTK(" (for GD54xx)\n");
978 vga_wseq(regbase
, CL_SEQR7
,
980 bi
->sr07_1bpp_mux
: bi
->sr07_1bpp
);
984 DPRINTK(" (for GD546x)\n");
985 vga_wseq(regbase
, CL_SEQR7
,
986 vga_rseq(regbase
, CL_SEQR7
) & ~0x01);
990 printk(KERN_WARNING
"cirrusfb: unknown Board\n");
994 /* Extended Sequencer Mode */
995 switch (cinfo
->btype
) {
997 /* setting the SEQRF on SD64 is not necessary
1000 DPRINTK("(for SD64)\n");
1002 vga_wseq(regbase
, CL_SEQR1F
, 0x1a);
1007 DPRINTK("(for Piccolo/Spectrum)\n");
1008 /* ### ueberall 0x22? */
1009 /* ##vorher 1c MCLK select */
1010 vga_wseq(regbase
, CL_SEQR1F
, 0x22);
1011 /* evtl d0 bei 1 bit? avoid FIFO underruns..? */
1012 vga_wseq(regbase
, CL_SEQRF
, 0xb0);
1016 DPRINTK("(for Picasso)\n");
1017 /* ##vorher 22 MCLK select */
1018 vga_wseq(regbase
, CL_SEQR1F
, 0x22);
1019 /* ## vorher d0 avoid FIFO underruns..? */
1020 vga_wseq(regbase
, CL_SEQRF
, 0xd0);
1027 DPRINTK(" (for GD54xx)\n");
1032 printk(KERN_WARNING
"cirrusfb: unknown Board\n");
1036 /* pixel mask: pass-through for first plane */
1037 WGen(cinfo
, VGA_PEL_MSK
, 0x01);
1038 if (regs
.multiplexing
)
1039 /* hidden dac reg: 1280x1024 */
1042 /* hidden dac: nothing */
1044 /* memory mode: odd/even, ext. memory */
1045 vga_wseq(regbase
, VGA_SEQ_MEMORY_MODE
, 0x06);
1046 /* plane mask: only write to first plane */
1047 vga_wseq(regbase
, VGA_SEQ_PLANE_WRITE
, 0x01);
1048 offset
= var
->xres_virtual
/ 16;
1051 /******************************************************
1057 else if (var
->bits_per_pixel
== 8) {
1058 DPRINTK("cirrusfb: preparing for 8 bit deep display\n");
1059 switch (cinfo
->btype
) {
1067 DPRINTK(" (for GD54xx)\n");
1068 vga_wseq(regbase
, CL_SEQR7
,
1070 bi
->sr07_8bpp_mux
: bi
->sr07_8bpp
);
1074 DPRINTK(" (for GD546x)\n");
1075 vga_wseq(regbase
, CL_SEQR7
,
1076 vga_rseq(regbase
, CL_SEQR7
) | 0x01);
1080 printk(KERN_WARNING
"cirrusfb: unknown Board\n");
1084 switch (cinfo
->btype
) {
1087 vga_wseq(regbase
, CL_SEQR1F
, 0x1d);
1093 /* ### vorher 1c MCLK select */
1094 vga_wseq(regbase
, CL_SEQR1F
, 0x22);
1095 /* Fast Page-Mode writes */
1096 vga_wseq(regbase
, CL_SEQRF
, 0xb0);
1101 /* ### INCOMPLETE!! */
1102 vga_wseq(regbase
, CL_SEQRF
, 0xb8);
1104 /* vga_wseq(regbase, CL_SEQR1F, 0x1c); */
1108 DPRINTK(" (for GD543x)\n");
1109 cirrusfb_set_mclk(cinfo
, regs
.mclk
, regs
.divMCLK
);
1110 /* We already set SRF and SR1F */
1115 DPRINTK(" (for GD54xx)\n");
1120 printk(KERN_WARNING
"cirrusfb: unknown Board\n");
1124 /* mode register: 256 color mode */
1125 vga_wgfx(regbase
, VGA_GFX_MODE
, 64);
1126 /* pixel mask: pass-through all planes */
1127 WGen(cinfo
, VGA_PEL_MSK
, 0xff);
1128 if (regs
.multiplexing
)
1129 /* hidden dac reg: 1280x1024 */
1132 /* hidden dac: nothing */
1134 /* memory mode: chain4, ext. memory */
1135 vga_wseq(regbase
, VGA_SEQ_MEMORY_MODE
, 0x0a);
1136 /* plane mask: enable writing to all 4 planes */
1137 vga_wseq(regbase
, VGA_SEQ_PLANE_WRITE
, 0xff);
1138 offset
= var
->xres_virtual
/ 8;
1141 /******************************************************
1147 else if (var
->bits_per_pixel
== 16) {
1148 DPRINTK("cirrusfb: preparing for 16 bit deep display\n");
1149 switch (cinfo
->btype
) {
1151 /* Extended Sequencer Mode: 256c col. mode */
1152 vga_wseq(regbase
, CL_SEQR7
, 0xf7);
1154 vga_wseq(regbase
, CL_SEQR1F
, 0x1e);
1159 vga_wseq(regbase
, CL_SEQR7
, 0x87);
1160 /* Fast Page-Mode writes */
1161 vga_wseq(regbase
, CL_SEQRF
, 0xb0);
1163 vga_wseq(regbase
, CL_SEQR1F
, 0x22);
1167 vga_wseq(regbase
, CL_SEQR7
, 0x27);
1168 /* Fast Page-Mode writes */
1169 vga_wseq(regbase
, CL_SEQRF
, 0xb0);
1171 vga_wseq(regbase
, CL_SEQR1F
, 0x22);
1175 vga_wseq(regbase
, CL_SEQR7
, 0x27);
1176 /* vga_wseq(regbase, CL_SEQR1F, 0x1c); */
1180 DPRINTK(" (for GD543x)\n");
1181 if (var
->xres
>= 1024)
1182 vga_wseq(regbase
, CL_SEQR7
, 0xa7);
1184 vga_wseq(regbase
, CL_SEQR7
, 0xa3);
1185 cirrusfb_set_mclk(cinfo
, regs
.mclk
, regs
.divMCLK
);
1189 DPRINTK(" (for GD5480)\n");
1190 vga_wseq(regbase
, CL_SEQR7
, 0x17);
1191 /* We already set SRF and SR1F */
1195 DPRINTK(" (for GD546x)\n");
1196 vga_wseq(regbase
, CL_SEQR7
,
1197 vga_rseq(regbase
, CL_SEQR7
) & ~0x01);
1201 printk(KERN_WARNING
"CIRRUSFB: unknown Board\n");
1205 /* mode register: 256 color mode */
1206 vga_wgfx(regbase
, VGA_GFX_MODE
, 64);
1207 /* pixel mask: pass-through all planes */
1208 WGen(cinfo
, VGA_PEL_MSK
, 0xff);
1210 WHDR(cinfo
, 0xc0); /* Copy Xbh */
1211 #elif defined(CONFIG_ZORRO)
1212 /* FIXME: CONFIG_PCI and CONFIG_ZORRO may be defined both */
1213 WHDR(cinfo
, 0xa0); /* hidden dac reg: nothing special */
1215 /* memory mode: chain4, ext. memory */
1216 vga_wseq(regbase
, VGA_SEQ_MEMORY_MODE
, 0x0a);
1217 /* plane mask: enable writing to all 4 planes */
1218 vga_wseq(regbase
, VGA_SEQ_PLANE_WRITE
, 0xff);
1219 offset
= var
->xres_virtual
/ 4;
1222 /******************************************************
1228 else if (var
->bits_per_pixel
== 32) {
1229 DPRINTK("cirrusfb: preparing for 32 bit deep display\n");
1230 switch (cinfo
->btype
) {
1232 /* Extended Sequencer Mode: 256c col. mode */
1233 vga_wseq(regbase
, CL_SEQR7
, 0xf9);
1235 vga_wseq(regbase
, CL_SEQR1F
, 0x1e);
1240 vga_wseq(regbase
, CL_SEQR7
, 0x85);
1241 /* Fast Page-Mode writes */
1242 vga_wseq(regbase
, CL_SEQRF
, 0xb0);
1244 vga_wseq(regbase
, CL_SEQR1F
, 0x22);
1248 vga_wseq(regbase
, CL_SEQR7
, 0x25);
1249 /* Fast Page-Mode writes */
1250 vga_wseq(regbase
, CL_SEQRF
, 0xb0);
1252 vga_wseq(regbase
, CL_SEQR1F
, 0x22);
1256 vga_wseq(regbase
, CL_SEQR7
, 0x25);
1257 /* vga_wseq(regbase, CL_SEQR1F, 0x1c); */
1261 DPRINTK(" (for GD543x)\n");
1262 vga_wseq(regbase
, CL_SEQR7
, 0xa9);
1263 cirrusfb_set_mclk(cinfo
, regs
.mclk
, regs
.divMCLK
);
1267 DPRINTK(" (for GD5480)\n");
1268 vga_wseq(regbase
, CL_SEQR7
, 0x19);
1269 /* We already set SRF and SR1F */
1273 DPRINTK(" (for GD546x)\n");
1274 vga_wseq(regbase
, CL_SEQR7
,
1275 vga_rseq(regbase
, CL_SEQR7
) & ~0x01);
1279 printk(KERN_WARNING
"cirrusfb: unknown Board\n");
1283 /* mode register: 256 color mode */
1284 vga_wgfx(regbase
, VGA_GFX_MODE
, 64);
1285 /* pixel mask: pass-through all planes */
1286 WGen(cinfo
, VGA_PEL_MSK
, 0xff);
1287 /* hidden dac reg: 8-8-8 mode (24 or 32) */
1289 /* memory mode: chain4, ext. memory */
1290 vga_wseq(regbase
, VGA_SEQ_MEMORY_MODE
, 0x0a);
1291 /* plane mask: enable writing to all 4 planes */
1292 vga_wseq(regbase
, VGA_SEQ_PLANE_WRITE
, 0xff);
1293 offset
= var
->xres_virtual
/ 4;
1296 /******************************************************
1298 * unknown/unsupported bpp
1303 printk(KERN_ERR
"cirrusfb: What's this?? "
1304 " requested color depth == %d.\n",
1305 var
->bits_per_pixel
);
1307 vga_wcrt(regbase
, VGA_CRTC_OFFSET
, offset
& 0xff);
1310 tmp
|= 0x10; /* offset overflow bit */
1312 /* screen start addr #16-18, fastpagemode cycles */
1313 vga_wcrt(regbase
, CL_CRT1B
, tmp
);
1315 if (cinfo
->btype
== BT_SD64
||
1316 cinfo
->btype
== BT_PICASSO4
||
1317 cinfo
->btype
== BT_ALPINE
||
1318 cinfo
->btype
== BT_GD5480
)
1319 /* screen start address bit 19 */
1320 vga_wcrt(regbase
, CL_CRT1D
, 0x00);
1322 /* text cursor location high */
1323 vga_wcrt(regbase
, VGA_CRTC_CURSOR_HI
, 0);
1324 /* text cursor location low */
1325 vga_wcrt(regbase
, VGA_CRTC_CURSOR_LO
, 0);
1326 /* underline row scanline = at very bottom */
1327 vga_wcrt(regbase
, VGA_CRTC_UNDERLINE
, 0);
1329 /* controller mode */
1330 vga_wattr(regbase
, VGA_ATC_MODE
, 1);
1331 /* overscan (border) color */
1332 vga_wattr(regbase
, VGA_ATC_OVERSCAN
, 0);
1333 /* color plane enable */
1334 vga_wattr(regbase
, VGA_ATC_PLANE_ENABLE
, 15);
1336 vga_wattr(regbase
, CL_AR33
, 0);
1338 vga_wattr(regbase
, VGA_ATC_COLOR_PAGE
, 0);
1340 /* [ EGS: SetOffset(); ] */
1341 /* From SetOffset(): Turn on VideoEnable bit in Attribute controller */
1344 /* set/reset register */
1345 vga_wgfx(regbase
, VGA_GFX_SR_VALUE
, 0);
1346 /* set/reset enable */
1347 vga_wgfx(regbase
, VGA_GFX_SR_ENABLE
, 0);
1349 vga_wgfx(regbase
, VGA_GFX_COMPARE_VALUE
, 0);
1351 vga_wgfx(regbase
, VGA_GFX_DATA_ROTATE
, 0);
1352 /* read map select */
1353 vga_wgfx(regbase
, VGA_GFX_PLANE_READ
, 0);
1354 /* miscellaneous register */
1355 vga_wgfx(regbase
, VGA_GFX_MISC
, 1);
1356 /* color don't care */
1357 vga_wgfx(regbase
, VGA_GFX_COMPARE_MASK
, 15);
1359 vga_wgfx(regbase
, VGA_GFX_BIT_MASK
, 255);
1361 /* graphics cursor attributes: nothing special */
1362 vga_wseq(regbase
, CL_SEQR12
, 0x0);
1364 /* finally, turn on everything - turn off "FullBandwidth" bit */
1365 /* also, set "DotClock%2" bit where requested */
1368 /*** FB_VMODE_CLOCK_HALVE in linux/fb.h not defined anymore ?
1369 if (var->vmode & FB_VMODE_CLOCK_HALVE)
1373 vga_wseq(regbase
, VGA_SEQ_CLOCK_MODE
, tmp
);
1374 DPRINTK("CL_SEQR1: %d\n", tmp
);
1376 cinfo
->currentmode
= regs
;
1378 /* pan to requested offset */
1379 cirrusfb_pan_display(var
, info
);
1381 #ifdef CIRRUSFB_DEBUG
1389 /* for some reason incomprehensible to me, cirrusfb requires that you write
1390 * the registers twice for the settings to take..grr. -dte */
1391 static int cirrusfb_set_par(struct fb_info
*info
)
1393 cirrusfb_set_par_foo(info
);
1394 return cirrusfb_set_par_foo(info
);
1397 static int cirrusfb_setcolreg(unsigned regno
, unsigned red
, unsigned green
,
1398 unsigned blue
, unsigned transp
,
1399 struct fb_info
*info
)
1401 struct cirrusfb_info
*cinfo
= info
->par
;
1406 if (info
->fix
.visual
== FB_VISUAL_TRUECOLOR
) {
1408 red
>>= (16 - info
->var
.red
.length
);
1409 green
>>= (16 - info
->var
.green
.length
);
1410 blue
>>= (16 - info
->var
.blue
.length
);
1414 v
= (red
<< info
->var
.red
.offset
) |
1415 (green
<< info
->var
.green
.offset
) |
1416 (blue
<< info
->var
.blue
.offset
);
1418 cinfo
->pseudo_palette
[regno
] = v
;
1422 if (info
->var
.bits_per_pixel
== 8)
1423 WClut(cinfo
, regno
, red
>> 10, green
>> 10, blue
>> 10);
1429 /*************************************************************************
1430 cirrusfb_pan_display()
1432 performs display panning - provided hardware permits this
1433 **************************************************************************/
1434 static int cirrusfb_pan_display(struct fb_var_screeninfo
*var
,
1435 struct fb_info
*info
)
1440 unsigned char tmp
= 0, tmp2
= 0, xpix
;
1441 struct cirrusfb_info
*cinfo
= info
->par
;
1444 DPRINTK("virtual offset: (%d,%d)\n", var
->xoffset
, var
->yoffset
);
1446 /* no range checks for xoffset and yoffset, */
1447 /* as fb_pan_display has already done this */
1448 if (var
->vmode
& FB_VMODE_YWRAP
)
1451 info
->var
.xoffset
= var
->xoffset
;
1452 info
->var
.yoffset
= var
->yoffset
;
1454 xoffset
= var
->xoffset
* info
->var
.bits_per_pixel
/ 8;
1455 yoffset
= var
->yoffset
;
1457 base
= yoffset
* info
->fix
.line_length
+ xoffset
;
1459 if (info
->var
.bits_per_pixel
== 1) {
1460 /* base is already correct */
1461 xpix
= (unsigned char) (var
->xoffset
% 8);
1464 xpix
= (unsigned char) ((xoffset
% 4) * 2);
1467 cirrusfb_WaitBLT(cinfo
->regbase
); /* make sure all the BLT's are done */
1469 /* lower 8 + 8 bits of screen start address */
1470 vga_wcrt(cinfo
->regbase
, VGA_CRTC_START_LO
,
1471 (unsigned char) (base
& 0xff));
1472 vga_wcrt(cinfo
->regbase
, VGA_CRTC_START_HI
,
1473 (unsigned char) (base
>> 8));
1475 /* construct bits 16, 17 and 18 of screen start address */
1483 /* 0xf2 is %11110010, exclude tmp bits */
1484 tmp2
= (vga_rcrt(cinfo
->regbase
, CL_CRT1B
) & 0xf2) | tmp
;
1485 vga_wcrt(cinfo
->regbase
, CL_CRT1B
, tmp2
);
1487 /* construct bit 19 of screen start address */
1488 if (cirrusfb_board_info
[cinfo
->btype
].scrn_start_bit19
)
1489 vga_wcrt(cinfo
->regbase
, CL_CRT1D
, (base
>> 12) & 0x80);
1491 /* write pixel panning value to AR33; this does not quite work in 8bpp
1493 * ### Piccolo..? Will this work?
1495 if (info
->var
.bits_per_pixel
== 1)
1496 vga_wattr(cinfo
->regbase
, CL_AR33
, xpix
);
1498 cirrusfb_WaitBLT(cinfo
->regbase
);
1504 static int cirrusfb_blank(int blank_mode
, struct fb_info
*info
)
1507 * Blank the screen if blank_mode != 0, else unblank. If blank == NULL
1508 * then the caller blanks by setting the CLUT (Color Look Up Table)
1509 * to all black. Return 0 if blanking succeeded, != 0 if un-/blanking
1510 * failed due to e.g. a video mode which doesn't support it.
1511 * Implements VESA suspend and powerdown modes on hardware that
1512 * supports disabling hsync/vsync:
1513 * blank_mode == 2: suspend vsync
1514 * blank_mode == 3: suspend hsync
1515 * blank_mode == 4: powerdown
1518 struct cirrusfb_info
*cinfo
= info
->par
;
1519 int current_mode
= cinfo
->blank_mode
;
1521 DPRINTK("ENTER, blank mode = %d\n", blank_mode
);
1523 if (info
->state
!= FBINFO_STATE_RUNNING
||
1524 current_mode
== blank_mode
) {
1525 DPRINTK("EXIT, returning 0\n");
1530 if (current_mode
== FB_BLANK_NORMAL
||
1531 current_mode
== FB_BLANK_UNBLANK
) {
1532 /* unblank the screen */
1533 val
= vga_rseq(cinfo
->regbase
, VGA_SEQ_CLOCK_MODE
);
1534 /* clear "FullBandwidth" bit */
1535 vga_wseq(cinfo
->regbase
, VGA_SEQ_CLOCK_MODE
, val
& 0xdf);
1536 /* and undo VESA suspend trickery */
1537 vga_wgfx(cinfo
->regbase
, CL_GRE
, 0x00);
1541 if (blank_mode
> FB_BLANK_NORMAL
) {
1542 /* blank the screen */
1543 val
= vga_rseq(cinfo
->regbase
, VGA_SEQ_CLOCK_MODE
);
1544 /* set "FullBandwidth" bit */
1545 vga_wseq(cinfo
->regbase
, VGA_SEQ_CLOCK_MODE
, val
| 0x20);
1548 switch (blank_mode
) {
1549 case FB_BLANK_UNBLANK
:
1550 case FB_BLANK_NORMAL
:
1552 case FB_BLANK_VSYNC_SUSPEND
:
1553 vga_wgfx(cinfo
->regbase
, CL_GRE
, 0x04);
1555 case FB_BLANK_HSYNC_SUSPEND
:
1556 vga_wgfx(cinfo
->regbase
, CL_GRE
, 0x02);
1558 case FB_BLANK_POWERDOWN
:
1559 vga_wgfx(cinfo
->regbase
, CL_GRE
, 0x06);
1562 DPRINTK("EXIT, returning 1\n");
1566 cinfo
->blank_mode
= blank_mode
;
1567 DPRINTK("EXIT, returning 0\n");
1569 /* Let fbcon do a soft blank for us */
1570 return (blank_mode
== FB_BLANK_NORMAL
) ? 1 : 0;
1572 /**** END Hardware specific Routines **************************************/
1573 /****************************************************************************/
1574 /**** BEGIN Internal Routines ***********************************************/
1576 static void init_vgachip(struct fb_info
*info
)
1578 struct cirrusfb_info
*cinfo
= info
->par
;
1579 const struct cirrusfb_board_info_rec
*bi
;
1583 assert(cinfo
!= NULL
);
1585 bi
= &cirrusfb_board_info
[cinfo
->btype
];
1587 /* reset board globally */
1588 switch (cinfo
->btype
) {
1607 /* disable flickerfixer */
1608 vga_wcrt(cinfo
->regbase
, CL_CRT51
, 0x00);
1610 /* from Klaus' NetBSD driver: */
1611 vga_wgfx(cinfo
->regbase
, CL_GR2F
, 0x00);
1612 /* put blitter into 542x compat */
1613 vga_wgfx(cinfo
->regbase
, CL_GR33
, 0x00);
1615 vga_wgfx(cinfo
->regbase
, CL_GR31
, 0x00);
1619 /* from Klaus' NetBSD driver: */
1620 vga_wgfx(cinfo
->regbase
, CL_GR2F
, 0x00);
1624 /* Nothing to do to reset the board. */
1628 printk(KERN_ERR
"cirrusfb: Warning: Unknown board type\n");
1632 /* make sure RAM size set by this point */
1633 assert(info
->screen_size
> 0);
1635 /* the P4 is not fully initialized here; I rely on it having been */
1636 /* inited under AmigaOS already, which seems to work just fine */
1637 /* (Klaus advised to do it this way) */
1639 if (cinfo
->btype
!= BT_PICASSO4
) {
1640 WGen(cinfo
, CL_VSSM
, 0x10); /* EGS: 0x16 */
1641 WGen(cinfo
, CL_POS102
, 0x01);
1642 WGen(cinfo
, CL_VSSM
, 0x08); /* EGS: 0x0e */
1644 if (cinfo
->btype
!= BT_SD64
)
1645 WGen(cinfo
, CL_VSSM2
, 0x01);
1647 /* reset sequencer logic */
1648 vga_wseq(cinfo
->regbase
, CL_SEQR0
, 0x03);
1650 /* FullBandwidth (video off) and 8/9 dot clock */
1651 vga_wseq(cinfo
->regbase
, VGA_SEQ_CLOCK_MODE
, 0x21);
1652 /* polarity (-/-), disable access to display memory,
1653 * VGA_CRTC_START_HI base address: color
1655 WGen(cinfo
, VGA_MIS_W
, 0xc1);
1657 /* "magic cookie" - doesn't make any sense to me.. */
1658 /* vga_wgfx(cinfo->regbase, CL_GRA, 0xce); */
1659 /* unlock all extension registers */
1660 vga_wseq(cinfo
->regbase
, CL_SEQR6
, 0x12);
1663 vga_wgfx(cinfo
->regbase
, CL_GR31
, 0x04);
1665 switch (cinfo
->btype
) {
1667 vga_wseq(cinfo
->regbase
, CL_SEQRF
, 0x98);
1672 vga_wseq(cinfo
->regbase
, CL_SEQRF
, 0xb8);
1675 vga_wseq(cinfo
->regbase
, CL_SEQR16
, 0x0f);
1676 vga_wseq(cinfo
->regbase
, CL_SEQRF
, 0xb0);
1680 /* plane mask: nothing */
1681 vga_wseq(cinfo
->regbase
, VGA_SEQ_PLANE_WRITE
, 0xff);
1682 /* character map select: doesn't even matter in gx mode */
1683 vga_wseq(cinfo
->regbase
, VGA_SEQ_CHARACTER_MAP
, 0x00);
1684 /* memory mode: chain-4, no odd/even, ext. memory */
1685 vga_wseq(cinfo
->regbase
, VGA_SEQ_MEMORY_MODE
, 0x0e);
1687 /* controller-internal base address of video memory */
1689 vga_wseq(cinfo
->regbase
, CL_SEQR7
, bi
->sr07
);
1691 /* vga_wseq(cinfo->regbase, CL_SEQR8, 0x00); */
1692 /* EEPROM control: shouldn't be necessary to write to this at all.. */
1694 /* graphics cursor X position (incomplete; position gives rem. 3 bits */
1695 vga_wseq(cinfo
->regbase
, CL_SEQR10
, 0x00);
1696 /* graphics cursor Y position (..."... ) */
1697 vga_wseq(cinfo
->regbase
, CL_SEQR11
, 0x00);
1698 /* graphics cursor attributes */
1699 vga_wseq(cinfo
->regbase
, CL_SEQR12
, 0x00);
1700 /* graphics cursor pattern address */
1701 vga_wseq(cinfo
->regbase
, CL_SEQR13
, 0x00);
1703 /* writing these on a P4 might give problems.. */
1704 if (cinfo
->btype
!= BT_PICASSO4
) {
1705 /* configuration readback and ext. color */
1706 vga_wseq(cinfo
->regbase
, CL_SEQR17
, 0x00);
1707 /* signature generator */
1708 vga_wseq(cinfo
->regbase
, CL_SEQR18
, 0x02);
1711 /* MCLK select etc. */
1713 vga_wseq(cinfo
->regbase
, CL_SEQR1F
, bi
->sr1f
);
1715 /* Screen A preset row scan: none */
1716 vga_wcrt(cinfo
->regbase
, VGA_CRTC_PRESET_ROW
, 0x00);
1717 /* Text cursor start: disable text cursor */
1718 vga_wcrt(cinfo
->regbase
, VGA_CRTC_CURSOR_START
, 0x20);
1719 /* Text cursor end: - */
1720 vga_wcrt(cinfo
->regbase
, VGA_CRTC_CURSOR_END
, 0x00);
1721 /* Screen start address high: 0 */
1722 vga_wcrt(cinfo
->regbase
, VGA_CRTC_START_HI
, 0x00);
1723 /* Screen start address low: 0 */
1724 vga_wcrt(cinfo
->regbase
, VGA_CRTC_START_LO
, 0x00);
1725 /* text cursor location high: 0 */
1726 vga_wcrt(cinfo
->regbase
, VGA_CRTC_CURSOR_HI
, 0x00);
1727 /* text cursor location low: 0 */
1728 vga_wcrt(cinfo
->regbase
, VGA_CRTC_CURSOR_LO
, 0x00);
1730 /* Underline Row scanline: - */
1731 vga_wcrt(cinfo
->regbase
, VGA_CRTC_UNDERLINE
, 0x00);
1732 /* mode control: timing enable, byte mode, no compat modes */
1733 vga_wcrt(cinfo
->regbase
, VGA_CRTC_MODE
, 0xc3);
1734 /* Line Compare: not needed */
1735 vga_wcrt(cinfo
->regbase
, VGA_CRTC_LINE_COMPARE
, 0x00);
1736 /* ### add 0x40 for text modes with > 30 MHz pixclock */
1737 /* ext. display controls: ext.adr. wrap */
1738 vga_wcrt(cinfo
->regbase
, CL_CRT1B
, 0x02);
1740 /* Set/Reset registes: - */
1741 vga_wgfx(cinfo
->regbase
, VGA_GFX_SR_VALUE
, 0x00);
1742 /* Set/Reset enable: - */
1743 vga_wgfx(cinfo
->regbase
, VGA_GFX_SR_ENABLE
, 0x00);
1744 /* Color Compare: - */
1745 vga_wgfx(cinfo
->regbase
, VGA_GFX_COMPARE_VALUE
, 0x00);
1746 /* Data Rotate: - */
1747 vga_wgfx(cinfo
->regbase
, VGA_GFX_DATA_ROTATE
, 0x00);
1748 /* Read Map Select: - */
1749 vga_wgfx(cinfo
->regbase
, VGA_GFX_PLANE_READ
, 0x00);
1750 /* Mode: conf. for 16/4/2 color mode, no odd/even, read/write mode 0 */
1751 vga_wgfx(cinfo
->regbase
, VGA_GFX_MODE
, 0x00);
1752 /* Miscellaneous: memory map base address, graphics mode */
1753 vga_wgfx(cinfo
->regbase
, VGA_GFX_MISC
, 0x01);
1754 /* Color Don't care: involve all planes */
1755 vga_wgfx(cinfo
->regbase
, VGA_GFX_COMPARE_MASK
, 0x0f);
1756 /* Bit Mask: no mask at all */
1757 vga_wgfx(cinfo
->regbase
, VGA_GFX_BIT_MASK
, 0xff);
1758 if (cinfo
->btype
== BT_ALPINE
)
1759 /* (5434 can't have bit 3 set for bitblt) */
1760 vga_wgfx(cinfo
->regbase
, CL_GRB
, 0x20);
1762 /* Graphics controller mode extensions: finer granularity,
1763 * 8byte data latches
1765 vga_wgfx(cinfo
->regbase
, CL_GRB
, 0x28);
1767 vga_wgfx(cinfo
->regbase
, CL_GRC
, 0xff); /* Color Key compare: - */
1768 vga_wgfx(cinfo
->regbase
, CL_GRD
, 0x00); /* Color Key compare mask: - */
1769 vga_wgfx(cinfo
->regbase
, CL_GRE
, 0x00); /* Miscellaneous control: - */
1770 /* Background color byte 1: - */
1771 /* vga_wgfx (cinfo->regbase, CL_GR10, 0x00); */
1772 /* vga_wgfx (cinfo->regbase, CL_GR11, 0x00); */
1774 /* Attribute Controller palette registers: "identity mapping" */
1775 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE0
, 0x00);
1776 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE1
, 0x01);
1777 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE2
, 0x02);
1778 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE3
, 0x03);
1779 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE4
, 0x04);
1780 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE5
, 0x05);
1781 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE6
, 0x06);
1782 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE7
, 0x07);
1783 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE8
, 0x08);
1784 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTE9
, 0x09);
1785 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTEA
, 0x0a);
1786 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTEB
, 0x0b);
1787 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTEC
, 0x0c);
1788 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTED
, 0x0d);
1789 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTEE
, 0x0e);
1790 vga_wattr(cinfo
->regbase
, VGA_ATC_PALETTEF
, 0x0f);
1792 /* Attribute Controller mode: graphics mode */
1793 vga_wattr(cinfo
->regbase
, VGA_ATC_MODE
, 0x01);
1794 /* Overscan color reg.: reg. 0 */
1795 vga_wattr(cinfo
->regbase
, VGA_ATC_OVERSCAN
, 0x00);
1796 /* Color Plane enable: Enable all 4 planes */
1797 vga_wattr(cinfo
->regbase
, VGA_ATC_PLANE_ENABLE
, 0x0f);
1798 /* ### vga_wattr(cinfo->regbase, CL_AR33, 0x00); * Pixel Panning: - */
1799 /* Color Select: - */
1800 vga_wattr(cinfo
->regbase
, VGA_ATC_COLOR_PAGE
, 0x00);
1802 WGen(cinfo
, VGA_PEL_MSK
, 0xff); /* Pixel mask: no mask */
1804 if (cinfo
->btype
!= BT_ALPINE
&& cinfo
->btype
!= BT_GD5480
)
1805 /* polarity (-/-), enable display mem,
1806 * VGA_CRTC_START_HI i/o base = color
1808 WGen(cinfo
, VGA_MIS_W
, 0xc3);
1810 /* BLT Start/status: Blitter reset */
1811 vga_wgfx(cinfo
->regbase
, CL_GR31
, 0x04);
1812 /* - " - : "end-of-reset" */
1813 vga_wgfx(cinfo
->regbase
, CL_GR31
, 0x00);
1816 WHDR(cinfo
, 0); /* Hidden DAC register: - */
1822 static void switch_monitor(struct cirrusfb_info
*cinfo
, int on
)
1824 #ifdef CONFIG_ZORRO /* only works on Zorro boards */
1825 static int IsOn
= 0; /* XXX not ok for multiple boards */
1829 if (cinfo
->btype
== BT_PICASSO4
)
1830 return; /* nothing to switch */
1831 if (cinfo
->btype
== BT_ALPINE
)
1832 return; /* nothing to switch */
1833 if (cinfo
->btype
== BT_GD5480
)
1834 return; /* nothing to switch */
1835 if (cinfo
->btype
== BT_PICASSO
) {
1836 if ((on
&& !IsOn
) || (!on
&& IsOn
))
1843 switch (cinfo
->btype
) {
1845 WSFR(cinfo
, cinfo
->SFR
| 0x21);
1848 WSFR(cinfo
, cinfo
->SFR
| 0x28);
1853 default: /* do nothing */ break;
1856 switch (cinfo
->btype
) {
1858 WSFR(cinfo
, cinfo
->SFR
& 0xde);
1861 WSFR(cinfo
, cinfo
->SFR
& 0xd7);
1866 default: /* do nothing */ break;
1871 #endif /* CONFIG_ZORRO */
1874 /******************************************/
1875 /* Linux 2.6-style accelerated functions */
1876 /******************************************/
1878 static void cirrusfb_fillrect(struct fb_info
*info
,
1879 const struct fb_fillrect
*region
)
1881 struct fb_fillrect modded
;
1883 struct cirrusfb_info
*cinfo
= info
->par
;
1884 int m
= info
->var
.bits_per_pixel
;
1885 u32 color
= (info
->fix
.visual
== FB_VISUAL_TRUECOLOR
) ?
1886 cinfo
->pseudo_palette
[region
->color
] : region
->color
;
1888 if (info
->state
!= FBINFO_STATE_RUNNING
)
1890 if (info
->flags
& FBINFO_HWACCEL_DISABLED
) {
1891 cfb_fillrect(info
, region
);
1895 vxres
= info
->var
.xres_virtual
;
1896 vyres
= info
->var
.yres_virtual
;
1898 memcpy(&modded
, region
, sizeof(struct fb_fillrect
));
1900 if (!modded
.width
|| !modded
.height
||
1901 modded
.dx
>= vxres
|| modded
.dy
>= vyres
)
1904 if (modded
.dx
+ modded
.width
> vxres
)
1905 modded
.width
= vxres
- modded
.dx
;
1906 if (modded
.dy
+ modded
.height
> vyres
)
1907 modded
.height
= vyres
- modded
.dy
;
1909 cirrusfb_RectFill(cinfo
->regbase
,
1910 info
->var
.bits_per_pixel
,
1911 (region
->dx
* m
) / 8, region
->dy
,
1912 (region
->width
* m
) / 8, region
->height
,
1914 info
->fix
.line_length
);
1917 static void cirrusfb_copyarea(struct fb_info
*info
,
1918 const struct fb_copyarea
*area
)
1920 struct fb_copyarea modded
;
1922 struct cirrusfb_info
*cinfo
= info
->par
;
1923 int m
= info
->var
.bits_per_pixel
;
1925 if (info
->state
!= FBINFO_STATE_RUNNING
)
1927 if (info
->flags
& FBINFO_HWACCEL_DISABLED
) {
1928 cfb_copyarea(info
, area
);
1932 vxres
= info
->var
.xres_virtual
;
1933 vyres
= info
->var
.yres_virtual
;
1934 memcpy(&modded
, area
, sizeof(struct fb_copyarea
));
1936 if (!modded
.width
|| !modded
.height
||
1937 modded
.sx
>= vxres
|| modded
.sy
>= vyres
||
1938 modded
.dx
>= vxres
|| modded
.dy
>= vyres
)
1941 if (modded
.sx
+ modded
.width
> vxres
)
1942 modded
.width
= vxres
- modded
.sx
;
1943 if (modded
.dx
+ modded
.width
> vxres
)
1944 modded
.width
= vxres
- modded
.dx
;
1945 if (modded
.sy
+ modded
.height
> vyres
)
1946 modded
.height
= vyres
- modded
.sy
;
1947 if (modded
.dy
+ modded
.height
> vyres
)
1948 modded
.height
= vyres
- modded
.dy
;
1950 cirrusfb_BitBLT(cinfo
->regbase
, info
->var
.bits_per_pixel
,
1951 (area
->sx
* m
) / 8, area
->sy
,
1952 (area
->dx
* m
) / 8, area
->dy
,
1953 (area
->width
* m
) / 8, area
->height
,
1954 info
->fix
.line_length
);
1958 static void cirrusfb_imageblit(struct fb_info
*info
,
1959 const struct fb_image
*image
)
1961 struct cirrusfb_info
*cinfo
= info
->par
;
1963 cirrusfb_WaitBLT(cinfo
->regbase
);
1964 cfb_imageblit(info
, image
);
1967 #ifdef CONFIG_PPC_PREP
1968 #define PREP_VIDEO_BASE ((volatile unsigned long) 0xC0000000)
1969 #define PREP_IO_BASE ((volatile unsigned char *) 0x80000000)
1970 static void get_prep_addrs(unsigned long *display
, unsigned long *registers
)
1974 *display
= PREP_VIDEO_BASE
;
1975 *registers
= (unsigned long) PREP_IO_BASE
;
1980 #endif /* CONFIG_PPC_PREP */
1983 static int release_io_ports
;
1985 /* Pulled the logic from XFree86 Cirrus driver to get the memory size,
1986 * based on the DRAM bandwidth bit and DRAM bank switching bit. This
1987 * works with 1MB, 2MB and 4MB configurations (which the Motorola boards
1989 static unsigned int __devinit
cirrusfb_get_memsize(u8 __iomem
*regbase
)
1996 SRF
= vga_rseq(regbase
, CL_SEQRF
);
1997 switch ((SRF
& 0x18)) {
2004 /* 64-bit DRAM data bus width; assume 2MB. Also indicates 2MB memory
2011 printk(KERN_WARNING
"CLgenfb: Unknown memory size!\n");
2015 /* If DRAM bank switching is enabled, there must be twice as much
2016 * memory installed. (4MB on the 5434)
2020 /* TODO: Handling of GD5446/5480 (see XF86 sources ...) */
2026 static void get_pci_addrs(const struct pci_dev
*pdev
,
2027 unsigned long *display
, unsigned long *registers
)
2029 assert(pdev
!= NULL
);
2030 assert(display
!= NULL
);
2031 assert(registers
!= NULL
);
2038 /* This is a best-guess for now */
2040 if (pci_resource_flags(pdev
, 0) & IORESOURCE_IO
) {
2041 *display
= pci_resource_start(pdev
, 1);
2042 *registers
= pci_resource_start(pdev
, 0);
2044 *display
= pci_resource_start(pdev
, 0);
2045 *registers
= pci_resource_start(pdev
, 1);
2048 assert(*display
!= 0);
2053 static void cirrusfb_pci_unmap(struct fb_info
*info
)
2055 struct pci_dev
*pdev
= to_pci_dev(info
->device
);
2057 iounmap(info
->screen_base
);
2058 #if 0 /* if system didn't claim this region, we would... */
2059 release_mem_region(0xA0000, 65535);
2061 if (release_io_ports
)
2062 release_region(0x3C0, 32);
2063 pci_release_regions(pdev
);
2065 #endif /* CONFIG_PCI */
2068 static void __devexit
cirrusfb_zorro_unmap(struct fb_info
*info
)
2070 struct cirrusfb_info
*cinfo
= info
->par
;
2071 struct zorro_dev
*zdev
= to_zorro_dev(info
->device
);
2073 zorro_release_device(zdev
);
2075 if (cinfo
->btype
== BT_PICASSO4
) {
2076 cinfo
->regbase
-= 0x600000;
2077 iounmap((void *)cinfo
->regbase
);
2078 iounmap(info
->screen_base
);
2080 if (zorro_resource_start(zdev
) > 0x01000000)
2081 iounmap(info
->screen_base
);
2084 #endif /* CONFIG_ZORRO */
2086 static int __devinit
cirrusfb_set_fbinfo(struct fb_info
*info
)
2088 struct cirrusfb_info
*cinfo
= info
->par
;
2089 struct fb_var_screeninfo
*var
= &info
->var
;
2091 info
->pseudo_palette
= cinfo
->pseudo_palette
;
2092 info
->flags
= FBINFO_DEFAULT
2093 | FBINFO_HWACCEL_XPAN
2094 | FBINFO_HWACCEL_YPAN
2095 | FBINFO_HWACCEL_FILLRECT
2096 | FBINFO_HWACCEL_COPYAREA
;
2098 info
->flags
|= FBINFO_HWACCEL_DISABLED
;
2099 info
->fbops
= &cirrusfb_ops
;
2100 if (cinfo
->btype
== BT_GD5480
) {
2101 if (var
->bits_per_pixel
== 16)
2102 info
->screen_base
+= 1 * MB_
;
2103 if (var
->bits_per_pixel
== 32)
2104 info
->screen_base
+= 2 * MB_
;
2107 /* Fill fix common fields */
2108 strlcpy(info
->fix
.id
, cirrusfb_board_info
[cinfo
->btype
].name
,
2109 sizeof(info
->fix
.id
));
2111 /* monochrome: only 1 memory plane */
2112 /* 8 bit and above: Use whole memory area */
2113 info
->fix
.smem_len
= info
->screen_size
;
2114 if (var
->bits_per_pixel
== 1)
2115 info
->fix
.smem_len
/= 4;
2116 info
->fix
.type_aux
= 0;
2117 info
->fix
.xpanstep
= 1;
2118 info
->fix
.ypanstep
= 1;
2119 info
->fix
.ywrapstep
= 0;
2121 /* FIXME: map region at 0xB8000 if available, fill in here */
2122 info
->fix
.mmio_len
= 0;
2123 info
->fix
.accel
= FB_ACCEL_NONE
;
2125 fb_alloc_cmap(&info
->cmap
, 256, 0);
2130 static int __devinit
cirrusfb_register(struct fb_info
*info
)
2132 struct cirrusfb_info
*cinfo
= info
->par
;
2134 enum cirrus_board btype
;
2138 printk(KERN_INFO
"cirrusfb: Driver for Cirrus Logic based "
2139 "graphic boards, v" CIRRUSFB_VERSION
"\n");
2141 btype
= cinfo
->btype
;
2144 assert(btype
!= BT_NONE
);
2146 /* set all the vital stuff */
2147 cirrusfb_set_fbinfo(info
);
2149 DPRINTK("cirrusfb: (RAM start set to: 0x%p)\n", info
->screen_base
);
2151 err
= fb_find_mode(&info
->var
, info
, mode_option
, NULL
, 0, NULL
, 8);
2153 DPRINTK("wrong initial video mode\n");
2155 goto err_dealloc_cmap
;
2158 info
->var
.activate
= FB_ACTIVATE_NOW
;
2160 err
= cirrusfb_decode_var(&info
->var
, &cinfo
->currentmode
, info
);
2162 /* should never happen */
2163 DPRINTK("choking on default var... umm, no good.\n");
2164 goto err_dealloc_cmap
;
2167 err
= register_framebuffer(info
);
2169 printk(KERN_ERR
"cirrusfb: could not register "
2170 "fb device; err = %d!\n", err
);
2171 goto err_dealloc_cmap
;
2174 DPRINTK("EXIT, returning 0\n");
2178 fb_dealloc_cmap(&info
->cmap
);
2180 framebuffer_release(info
);
2184 static void __devexit
cirrusfb_cleanup(struct fb_info
*info
)
2186 struct cirrusfb_info
*cinfo
= info
->par
;
2189 switch_monitor(cinfo
, 0);
2191 unregister_framebuffer(info
);
2192 fb_dealloc_cmap(&info
->cmap
);
2193 printk("Framebuffer unregistered\n");
2195 framebuffer_release(info
);
2201 static int __devinit
cirrusfb_pci_register(struct pci_dev
*pdev
,
2202 const struct pci_device_id
*ent
)
2204 struct cirrusfb_info
*cinfo
;
2205 struct fb_info
*info
;
2206 enum cirrus_board btype
;
2207 unsigned long board_addr
, board_size
;
2210 ret
= pci_enable_device(pdev
);
2212 printk(KERN_ERR
"cirrusfb: Cannot enable PCI device\n");
2216 info
= framebuffer_alloc(sizeof(struct cirrusfb_info
), &pdev
->dev
);
2218 printk(KERN_ERR
"cirrusfb: could not allocate memory\n");
2224 cinfo
->btype
= btype
= (enum cirrus_board
) ent
->driver_data
;
2226 DPRINTK(" Found PCI device, base address 0 is 0x%x, btype set to %d\n",
2227 pdev
->resource
[0].start
, btype
);
2228 DPRINTK(" base address 1 is 0x%x\n", pdev
->resource
[1].start
);
2231 pci_write_config_dword(pdev
, PCI_BASE_ADDRESS_0
, 0x00000000);
2232 #ifdef CONFIG_PPC_PREP
2233 get_prep_addrs(&board_addr
, &info
->fix
.mmio_start
);
2235 /* PReP dies if we ioremap the IO registers, but it works w/out... */
2236 cinfo
->regbase
= (char __iomem
*) info
->fix
.mmio_start
;
2238 DPRINTK("Attempt to get PCI info for Cirrus Graphics Card\n");
2239 get_pci_addrs(pdev
, &board_addr
, &info
->fix
.mmio_start
);
2240 /* FIXME: this forces VGA. alternatives? */
2241 cinfo
->regbase
= NULL
;
2244 DPRINTK("Board address: 0x%lx, register address: 0x%lx\n",
2245 board_addr
, info
->fix
.mmio_start
);
2247 board_size
= (btype
== BT_GD5480
) ?
2248 32 * MB_
: cirrusfb_get_memsize(cinfo
->regbase
);
2250 ret
= pci_request_regions(pdev
, "cirrusfb");
2252 printk(KERN_ERR
"cirrusfb: cannot reserve region 0x%lx, "
2255 goto err_release_fb
;
2257 #if 0 /* if the system didn't claim this region, we would... */
2258 if (!request_mem_region(0xA0000, 65535, "cirrusfb")) {
2259 printk(KERN_ERR
"cirrusfb: cannot reserve region 0x%lx, abort\n"
2263 goto err_release_regions
;
2266 if (request_region(0x3C0, 32, "cirrusfb"))
2267 release_io_ports
= 1;
2269 info
->screen_base
= ioremap(board_addr
, board_size
);
2270 if (!info
->screen_base
) {
2272 goto err_release_legacy
;
2275 info
->fix
.smem_start
= board_addr
;
2276 info
->screen_size
= board_size
;
2277 cinfo
->unmap
= cirrusfb_pci_unmap
;
2279 printk(KERN_INFO
"RAM (%lu kB) at 0x%lx, Cirrus "
2280 "Logic chipset on PCI bus\n",
2281 info
->screen_size
>> 10, board_addr
);
2282 pci_set_drvdata(pdev
, info
);
2284 ret
= cirrusfb_register(info
);
2286 iounmap(info
->screen_base
);
2290 if (release_io_ports
)
2291 release_region(0x3C0, 32);
2293 release_mem_region(0xA0000, 65535);
2294 err_release_regions
:
2296 pci_release_regions(pdev
);
2298 framebuffer_release(info
);
2304 static void __devexit
cirrusfb_pci_unregister(struct pci_dev
*pdev
)
2306 struct fb_info
*info
= pci_get_drvdata(pdev
);
2309 cirrusfb_cleanup(info
);
2314 static struct pci_driver cirrusfb_pci_driver
= {
2316 .id_table
= cirrusfb_pci_table
,
2317 .probe
= cirrusfb_pci_register
,
2318 .remove
= __devexit_p(cirrusfb_pci_unregister
),
2321 .suspend
= cirrusfb_pci_suspend
,
2322 .resume
= cirrusfb_pci_resume
,
2326 #endif /* CONFIG_PCI */
2329 static int __devinit
cirrusfb_zorro_register(struct zorro_dev
*z
,
2330 const struct zorro_device_id
*ent
)
2332 struct cirrusfb_info
*cinfo
;
2333 struct fb_info
*info
;
2334 enum cirrus_board btype
;
2335 struct zorro_dev
*z2
= NULL
;
2336 unsigned long board_addr
, board_size
, size
;
2339 btype
= ent
->driver_data
;
2340 if (cirrusfb_zorro_table2
[btype
].id2
)
2341 z2
= zorro_find_device(cirrusfb_zorro_table2
[btype
].id2
, NULL
);
2342 size
= cirrusfb_zorro_table2
[btype
].size
;
2343 printk(KERN_INFO
"cirrusfb: %s board detected; ",
2344 cirrusfb_board_info
[btype
].name
);
2346 info
= framebuffer_alloc(sizeof(struct cirrusfb_info
), &z
->dev
);
2348 printk(KERN_ERR
"cirrusfb: could not allocate memory\n");
2354 cinfo
->btype
= btype
;
2357 assert(btype
!= BT_NONE
);
2359 board_addr
= zorro_resource_start(z
);
2360 board_size
= zorro_resource_len(z
);
2361 info
->screen_size
= size
;
2363 if (!zorro_request_device(z
, "cirrusfb")) {
2364 printk(KERN_ERR
"cirrusfb: cannot reserve region 0x%lx, "
2368 goto err_release_fb
;
2371 printk(" RAM (%lu MB) at $%lx, ", board_size
/ MB_
, board_addr
);
2375 if (btype
== BT_PICASSO4
) {
2376 printk(KERN_INFO
" REG at $%lx\n", board_addr
+ 0x600000);
2378 /* To be precise, for the P4 this is not the */
2379 /* begin of the board, but the begin of RAM. */
2380 /* for P4, map in its address space in 2 chunks (### TEST! ) */
2381 /* (note the ugly hardcoded 16M number) */
2382 cinfo
->regbase
= ioremap(board_addr
, 16777216);
2383 if (!cinfo
->regbase
)
2384 goto err_release_region
;
2386 DPRINTK("cirrusfb: Virtual address for board set to: $%p\n",
2388 cinfo
->regbase
+= 0x600000;
2389 info
->fix
.mmio_start
= board_addr
+ 0x600000;
2391 info
->fix
.smem_start
= board_addr
+ 16777216;
2392 info
->screen_base
= ioremap(info
->fix
.smem_start
, 16777216);
2393 if (!info
->screen_base
)
2394 goto err_unmap_regbase
;
2396 printk(KERN_INFO
" REG at $%lx\n",
2397 (unsigned long) z2
->resource
.start
);
2399 info
->fix
.smem_start
= board_addr
;
2400 if (board_addr
> 0x01000000)
2401 info
->screen_base
= ioremap(board_addr
, board_size
);
2403 info
->screen_base
= (caddr_t
) ZTWO_VADDR(board_addr
);
2404 if (!info
->screen_base
)
2405 goto err_release_region
;
2407 /* set address for REG area of board */
2408 cinfo
->regbase
= (caddr_t
) ZTWO_VADDR(z2
->resource
.start
);
2409 info
->fix
.mmio_start
= z2
->resource
.start
;
2411 DPRINTK("cirrusfb: Virtual address for board set to: $%p\n",
2414 cinfo
->unmap
= cirrusfb_zorro_unmap
;
2416 printk(KERN_INFO
"Cirrus Logic chipset on Zorro bus\n");
2417 zorro_set_drvdata(z
, info
);
2419 ret
= cirrusfb_register(info
);
2421 if (btype
== BT_PICASSO4
) {
2422 iounmap(info
->screen_base
);
2423 iounmap(cinfo
->regbase
- 0x600000);
2424 } else if (board_addr
> 0x01000000)
2425 iounmap(info
->screen_base
);
2430 /* Parental advisory: explicit hack */
2431 iounmap(cinfo
->regbase
- 0x600000);
2433 release_region(board_addr
, board_size
);
2435 framebuffer_release(info
);
2440 void __devexit
cirrusfb_zorro_unregister(struct zorro_dev
*z
)
2442 struct fb_info
*info
= zorro_get_drvdata(z
);
2445 cirrusfb_cleanup(info
);
2450 static struct zorro_driver cirrusfb_zorro_driver
= {
2452 .id_table
= cirrusfb_zorro_table
,
2453 .probe
= cirrusfb_zorro_register
,
2454 .remove
= __devexit_p(cirrusfb_zorro_unregister
),
2456 #endif /* CONFIG_ZORRO */
2458 static int __init
cirrusfb_init(void)
2463 char *option
= NULL
;
2465 if (fb_get_options("cirrusfb", &option
))
2467 cirrusfb_setup(option
);
2471 error
|= zorro_register_driver(&cirrusfb_zorro_driver
);
2474 error
|= pci_register_driver(&cirrusfb_pci_driver
);
2480 static int __init
cirrusfb_setup(char *options
) {
2481 char *this_opt
, s
[32];
2486 if (!options
|| !*options
)
2489 while ((this_opt
= strsep(&options
, ",")) != NULL
) {
2493 DPRINTK("cirrusfb_setup: option '%s'\n", this_opt
);
2495 if (!strcmp(this_opt
, "noaccel"))
2497 else if (!strncmp(this_opt
, "mode:", 5))
2498 mode_option
= this_opt
+ 5;
2500 mode_option
= this_opt
;
2510 MODULE_AUTHOR("Copyright 1999,2000 Jeff Garzik <jgarzik@pobox.com>");
2511 MODULE_DESCRIPTION("Accelerated FBDev driver for Cirrus Logic chips");
2512 MODULE_LICENSE("GPL");
2514 static void __exit
cirrusfb_exit(void)
2517 pci_unregister_driver(&cirrusfb_pci_driver
);
2520 zorro_unregister_driver(&cirrusfb_zorro_driver
);
2524 module_init(cirrusfb_init
);
2526 module_param(mode_option
, charp
, 0);
2527 MODULE_PARM_DESC(mode_option
, "Initial video mode e.g. '648x480-8@60'");
2530 module_exit(cirrusfb_exit
);
2533 /**********************************************************************/
2534 /* about the following functions - I have used the same names for the */
2535 /* functions as Markus Wild did in his Retina driver for NetBSD as */
2536 /* they just made sense for this purpose. Apart from that, I wrote */
2537 /* these functions myself. */
2538 /**********************************************************************/
2540 /*** WGen() - write into one of the external/general registers ***/
2541 static void WGen(const struct cirrusfb_info
*cinfo
,
2542 int regnum
, unsigned char val
)
2544 unsigned long regofs
= 0;
2546 if (cinfo
->btype
== BT_PICASSO
) {
2547 /* Picasso II specific hack */
2548 /* if (regnum == VGA_PEL_IR || regnum == VGA_PEL_D ||
2549 regnum == CL_VSSM2) */
2550 if (regnum
== VGA_PEL_IR
|| regnum
== VGA_PEL_D
)
2554 vga_w(cinfo
->regbase
, regofs
+ regnum
, val
);
2557 /*** RGen() - read out one of the external/general registers ***/
2558 static unsigned char RGen(const struct cirrusfb_info
*cinfo
, int regnum
)
2560 unsigned long regofs
= 0;
2562 if (cinfo
->btype
== BT_PICASSO
) {
2563 /* Picasso II specific hack */
2564 /* if (regnum == VGA_PEL_IR || regnum == VGA_PEL_D ||
2565 regnum == CL_VSSM2) */
2566 if (regnum
== VGA_PEL_IR
|| regnum
== VGA_PEL_D
)
2570 return vga_r(cinfo
->regbase
, regofs
+ regnum
);
2573 /*** AttrOn() - turn on VideoEnable for Attribute controller ***/
2574 static void AttrOn(const struct cirrusfb_info
*cinfo
)
2576 assert(cinfo
!= NULL
);
2580 if (vga_rcrt(cinfo
->regbase
, CL_CRT24
) & 0x80) {
2581 /* if we're just in "write value" mode, write back the */
2582 /* same value as before to not modify anything */
2583 vga_w(cinfo
->regbase
, VGA_ATT_IW
,
2584 vga_r(cinfo
->regbase
, VGA_ATT_R
));
2586 /* turn on video bit */
2587 /* vga_w(cinfo->regbase, VGA_ATT_IW, 0x20); */
2588 vga_w(cinfo
->regbase
, VGA_ATT_IW
, 0x33);
2590 /* dummy write on Reg0 to be on "write index" mode next time */
2591 vga_w(cinfo
->regbase
, VGA_ATT_IW
, 0x00);
2596 /*** WHDR() - write into the Hidden DAC register ***/
2597 /* as the HDR is the only extension register that requires special treatment
2598 * (the other extension registers are accessible just like the "ordinary"
2599 * registers of their functional group) here is a specialized routine for
2602 static void WHDR(const struct cirrusfb_info
*cinfo
, unsigned char val
)
2604 unsigned char dummy
;
2606 if (cinfo
->btype
== BT_PICASSO
) {
2607 /* Klaus' hint for correct access to HDR on some boards */
2608 /* first write 0 to pixel mask (3c6) */
2609 WGen(cinfo
, VGA_PEL_MSK
, 0x00);
2611 /* next read dummy from pixel address (3c8) */
2612 dummy
= RGen(cinfo
, VGA_PEL_IW
);
2615 /* now do the usual stuff to access the HDR */
2617 dummy
= RGen(cinfo
, VGA_PEL_MSK
);
2619 dummy
= RGen(cinfo
, VGA_PEL_MSK
);
2621 dummy
= RGen(cinfo
, VGA_PEL_MSK
);
2623 dummy
= RGen(cinfo
, VGA_PEL_MSK
);
2626 WGen(cinfo
, VGA_PEL_MSK
, val
);
2629 if (cinfo
->btype
== BT_PICASSO
) {
2630 /* now first reset HDR access counter */
2631 dummy
= RGen(cinfo
, VGA_PEL_IW
);
2634 /* and at the end, restore the mask value */
2635 /* ## is this mask always 0xff? */
2636 WGen(cinfo
, VGA_PEL_MSK
, 0xff);
2641 /*** WSFR() - write to the "special function register" (SFR) ***/
2642 static void WSFR(struct cirrusfb_info
*cinfo
, unsigned char val
)
2645 assert(cinfo
->regbase
!= NULL
);
2647 z_writeb(val
, cinfo
->regbase
+ 0x8000);
2651 /* The Picasso has a second register for switching the monitor bit */
2652 static void WSFR2(struct cirrusfb_info
*cinfo
, unsigned char val
)
2655 /* writing an arbitrary value to this one causes the monitor switcher */
2656 /* to flip to Amiga display */
2657 assert(cinfo
->regbase
!= NULL
);
2659 z_writeb(val
, cinfo
->regbase
+ 0x9000);
2663 /*** WClut - set CLUT entry (range: 0..63) ***/
2664 static void WClut(struct cirrusfb_info
*cinfo
, unsigned char regnum
, unsigned char red
,
2665 unsigned char green
, unsigned char blue
)
2667 unsigned int data
= VGA_PEL_D
;
2669 /* address write mode register is not translated.. */
2670 vga_w(cinfo
->regbase
, VGA_PEL_IW
, regnum
);
2672 if (cinfo
->btype
== BT_PICASSO
|| cinfo
->btype
== BT_PICASSO4
||
2673 cinfo
->btype
== BT_ALPINE
|| cinfo
->btype
== BT_GD5480
) {
2674 /* but DAC data register IS, at least for Picasso II */
2675 if (cinfo
->btype
== BT_PICASSO
)
2677 vga_w(cinfo
->regbase
, data
, red
);
2678 vga_w(cinfo
->regbase
, data
, green
);
2679 vga_w(cinfo
->regbase
, data
, blue
);
2681 vga_w(cinfo
->regbase
, data
, blue
);
2682 vga_w(cinfo
->regbase
, data
, green
);
2683 vga_w(cinfo
->regbase
, data
, red
);
2688 /*** RClut - read CLUT entry (range 0..63) ***/
2689 static void RClut(struct cirrusfb_info
*cinfo
, unsigned char regnum
, unsigned char *red
,
2690 unsigned char *green
, unsigned char *blue
)
2692 unsigned int data
= VGA_PEL_D
;
2694 vga_w(cinfo
->regbase
, VGA_PEL_IR
, regnum
);
2696 if (cinfo
->btype
== BT_PICASSO
|| cinfo
->btype
== BT_PICASSO4
||
2697 cinfo
->btype
== BT_ALPINE
|| cinfo
->btype
== BT_GD5480
) {
2698 if (cinfo
->btype
== BT_PICASSO
)
2700 *red
= vga_r(cinfo
->regbase
, data
);
2701 *green
= vga_r(cinfo
->regbase
, data
);
2702 *blue
= vga_r(cinfo
->regbase
, data
);
2704 *blue
= vga_r(cinfo
->regbase
, data
);
2705 *green
= vga_r(cinfo
->regbase
, data
);
2706 *red
= vga_r(cinfo
->regbase
, data
);
2711 /*******************************************************************
2714 Wait for the BitBLT engine to complete a possible earlier job
2715 *********************************************************************/
2717 /* FIXME: use interrupts instead */
2718 static void cirrusfb_WaitBLT(u8 __iomem
*regbase
)
2720 /* now busy-wait until we're done */
2721 while (vga_rgfx(regbase
, CL_GR31
) & 0x08)
2725 /*******************************************************************
2728 perform accelerated "scrolling"
2729 ********************************************************************/
2731 static void cirrusfb_BitBLT(u8 __iomem
*regbase
, int bits_per_pixel
,
2732 u_short curx
, u_short cury
,
2733 u_short destx
, u_short desty
,
2734 u_short width
, u_short height
,
2735 u_short line_length
)
2737 u_short nwidth
, nheight
;
2744 nheight
= height
- 1;
2747 /* if source adr < dest addr, do the Blt backwards */
2748 if (cury
<= desty
) {
2749 if (cury
== desty
) {
2750 /* if src and dest are on the same line, check x */
2757 /* standard case: forward blitting */
2758 nsrc
= (cury
* line_length
) + curx
;
2759 ndest
= (desty
* line_length
) + destx
;
2761 /* this means start addresses are at the end,
2762 * counting backwards
2764 nsrc
= cury
* line_length
+ curx
+
2765 nheight
* line_length
+ nwidth
;
2766 ndest
= desty
* line_length
+ destx
+
2767 nheight
* line_length
+ nwidth
;
2771 run-down of registers to be programmed:
2779 VGA_GFX_SR_VALUE / VGA_GFX_SR_ENABLE: "fill color"
2783 cirrusfb_WaitBLT(regbase
);
2785 /* pitch: set to line_length */
2786 /* dest pitch low */
2787 vga_wgfx(regbase
, CL_GR24
, line_length
& 0xff);
2789 vga_wgfx(regbase
, CL_GR25
, line_length
>> 8);
2790 /* source pitch low */
2791 vga_wgfx(regbase
, CL_GR26
, line_length
& 0xff);
2792 /* source pitch hi */
2793 vga_wgfx(regbase
, CL_GR27
, line_length
>> 8);
2795 /* BLT width: actual number of pixels - 1 */
2797 vga_wgfx(regbase
, CL_GR20
, nwidth
& 0xff);
2799 vga_wgfx(regbase
, CL_GR21
, nwidth
>> 8);
2801 /* BLT height: actual number of lines -1 */
2802 /* BLT height low */
2803 vga_wgfx(regbase
, CL_GR22
, nheight
& 0xff);
2805 vga_wgfx(regbase
, CL_GR23
, nheight
>> 8);
2807 /* BLT destination */
2809 vga_wgfx(regbase
, CL_GR28
, (u_char
) (ndest
& 0xff));
2811 vga_wgfx(regbase
, CL_GR29
, (u_char
) (ndest
>> 8));
2813 vga_wgfx(regbase
, CL_GR2A
, (u_char
) (ndest
>> 16));
2817 vga_wgfx(regbase
, CL_GR2C
, (u_char
) (nsrc
& 0xff));
2819 vga_wgfx(regbase
, CL_GR2D
, (u_char
) (nsrc
>> 8));
2821 vga_wgfx(regbase
, CL_GR2E
, (u_char
) (nsrc
>> 16));
2824 vga_wgfx(regbase
, CL_GR30
, bltmode
); /* BLT mode */
2826 /* BLT ROP: SrcCopy */
2827 vga_wgfx(regbase
, CL_GR32
, 0x0d); /* BLT ROP */
2829 /* and finally: GO! */
2830 vga_wgfx(regbase
, CL_GR31
, 0x02); /* BLT Start/status */
2835 /*******************************************************************
2838 perform accelerated rectangle fill
2839 ********************************************************************/
2841 static void cirrusfb_RectFill(u8 __iomem
*regbase
, int bits_per_pixel
,
2842 u_short x
, u_short y
, u_short width
, u_short height
,
2843 u_char color
, u_short line_length
)
2845 u_short nwidth
, nheight
;
2852 nheight
= height
- 1;
2854 ndest
= (y
* line_length
) + x
;
2856 cirrusfb_WaitBLT(regbase
);
2858 /* pitch: set to line_length */
2859 vga_wgfx(regbase
, CL_GR24
, line_length
& 0xff); /* dest pitch low */
2860 vga_wgfx(regbase
, CL_GR25
, line_length
>> 8); /* dest pitch hi */
2861 vga_wgfx(regbase
, CL_GR26
, line_length
& 0xff); /* source pitch low */
2862 vga_wgfx(regbase
, CL_GR27
, line_length
>> 8); /* source pitch hi */
2864 /* BLT width: actual number of pixels - 1 */
2865 vga_wgfx(regbase
, CL_GR20
, nwidth
& 0xff); /* BLT width low */
2866 vga_wgfx(regbase
, CL_GR21
, nwidth
>> 8); /* BLT width hi */
2868 /* BLT height: actual number of lines -1 */
2869 vga_wgfx(regbase
, CL_GR22
, nheight
& 0xff); /* BLT height low */
2870 vga_wgfx(regbase
, CL_GR23
, nheight
>> 8); /* BLT width hi */
2872 /* BLT destination */
2874 vga_wgfx(regbase
, CL_GR28
, (u_char
) (ndest
& 0xff));
2876 vga_wgfx(regbase
, CL_GR29
, (u_char
) (ndest
>> 8));
2878 vga_wgfx(regbase
, CL_GR2A
, (u_char
) (ndest
>> 16));
2880 /* BLT source: set to 0 (is a dummy here anyway) */
2881 vga_wgfx(regbase
, CL_GR2C
, 0x00); /* BLT src low */
2882 vga_wgfx(regbase
, CL_GR2D
, 0x00); /* BLT src mid */
2883 vga_wgfx(regbase
, CL_GR2E
, 0x00); /* BLT src hi */
2885 /* This is a ColorExpand Blt, using the */
2886 /* same color for foreground and background */
2887 vga_wgfx(regbase
, VGA_GFX_SR_VALUE
, color
); /* foreground color */
2888 vga_wgfx(regbase
, VGA_GFX_SR_ENABLE
, color
); /* background color */
2891 if (bits_per_pixel
== 16) {
2892 vga_wgfx(regbase
, CL_GR10
, color
); /* foreground color */
2893 vga_wgfx(regbase
, CL_GR11
, color
); /* background color */
2896 } else if (bits_per_pixel
== 32) {
2897 vga_wgfx(regbase
, CL_GR10
, color
); /* foreground color */
2898 vga_wgfx(regbase
, CL_GR11
, color
); /* background color */
2899 vga_wgfx(regbase
, CL_GR12
, color
); /* foreground color */
2900 vga_wgfx(regbase
, CL_GR13
, color
); /* background color */
2901 vga_wgfx(regbase
, CL_GR14
, 0); /* foreground color */
2902 vga_wgfx(regbase
, CL_GR15
, 0); /* background color */
2906 /* BLT mode: color expand, Enable 8x8 copy (faster?) */
2907 vga_wgfx(regbase
, CL_GR30
, op
); /* BLT mode */
2909 /* BLT ROP: SrcCopy */
2910 vga_wgfx(regbase
, CL_GR32
, 0x0d); /* BLT ROP */
2912 /* and finally: GO! */
2913 vga_wgfx(regbase
, CL_GR31
, 0x02); /* BLT Start/status */
2918 /**************************************************************************
2919 * bestclock() - determine closest possible clock lower(?) than the
2920 * desired pixel clock
2921 **************************************************************************/
2922 static void bestclock(long freq
, int *nom
, int *den
, int *div
)
2927 assert(nom
!= NULL
);
2928 assert(den
!= NULL
);
2929 assert(div
!= NULL
);
2942 for (n
= 32; n
< 128; n
++) {
2945 d
= (14318 * n
) / freq
;
2946 if ((d
>= 7) && (d
<= 63)) {
2953 h
= ((14318 * n
) / temp
) >> s
;
2954 h
= h
> freq
? h
- freq
: freq
- h
;
2963 if ((d
>= 7) && (d
<= 63)) {
2968 h
= ((14318 * n
) / d
) >> s
;
2969 h
= h
> freq
? h
- freq
: freq
- h
;
2979 DPRINTK("Best possible values for given frequency:\n");
2980 DPRINTK(" freq: %ld kHz nom: %d den: %d div: %d\n",
2981 freq
, *nom
, *den
, *div
);
2986 /* -------------------------------------------------------------------------
2988 * debugging functions
2990 * -------------------------------------------------------------------------
2993 #ifdef CIRRUSFB_DEBUG
2996 * cirrusfb_dbg_print_byte
2997 * @name: name associated with byte value to be displayed
2998 * @val: byte value to be displayed
3001 * Display an indented string, along with a hexidecimal byte value, and
3002 * its decoded bits. Bits 7 through 0 are listed in left-to-right
3007 void cirrusfb_dbg_print_byte(const char *name
, unsigned char val
)
3009 DPRINTK("%8s = 0x%02X (bits 7-0: %c%c%c%c%c%c%c%c)\n",
3011 val
& 0x80 ? '1' : '0',
3012 val
& 0x40 ? '1' : '0',
3013 val
& 0x20 ? '1' : '0',
3014 val
& 0x10 ? '1' : '0',
3015 val
& 0x08 ? '1' : '0',
3016 val
& 0x04 ? '1' : '0',
3017 val
& 0x02 ? '1' : '0',
3018 val
& 0x01 ? '1' : '0');
3022 * cirrusfb_dbg_print_regs
3023 * @base: If using newmmio, the newmmio base address, otherwise %NULL
3024 * @reg_class: type of registers to read: %CRT, or %SEQ
3027 * Dumps the given list of VGA CRTC registers. If @base is %NULL,
3028 * old-style I/O ports are queried for information, otherwise MMIO is
3029 * used at the given @base address to query the information.
3033 void cirrusfb_dbg_print_regs(caddr_t regbase
,
3034 enum cirrusfb_dbg_reg_class reg_class
, ...)
3037 unsigned char val
= 0;
3041 va_start(list
, reg_class
);
3043 name
= va_arg(list
, char *);
3044 while (name
!= NULL
) {
3045 reg
= va_arg(list
, int);
3047 switch (reg_class
) {
3049 val
= vga_rcrt(regbase
, (unsigned char) reg
);
3052 val
= vga_rseq(regbase
, (unsigned char) reg
);
3055 /* should never occur */
3060 cirrusfb_dbg_print_byte(name
, val
);
3062 name
= va_arg(list
, char *);
3075 static void cirrusfb_dump(void)
3077 cirrusfb_dbg_reg_dump(NULL
);
3081 * cirrusfb_dbg_reg_dump
3082 * @base: If using newmmio, the newmmio base address, otherwise %NULL
3085 * Dumps a list of interesting VGA and CIRRUSFB registers. If @base is %NULL,
3086 * old-style I/O ports are queried for information, otherwise MMIO is
3087 * used at the given @base address to query the information.
3091 void cirrusfb_dbg_reg_dump(caddr_t regbase
)
3093 DPRINTK("CIRRUSFB VGA CRTC register dump:\n");
3095 cirrusfb_dbg_print_regs(regbase
, CRT
,
3147 DPRINTK("CIRRUSFB VGA SEQ register dump:\n");
3149 cirrusfb_dbg_print_regs(regbase
, SEQ
,
3181 #endif /* CIRRUSFB_DEBUG */