]> git.proxmox.com Git - mirror_qemu.git/blob - exec.c
curl: Don't deref NULL pointer in call to aio_poll.
[mirror_qemu.git] / exec.c
1 /*
2 * Virtual page mapping
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19 #include "config.h"
20 #ifndef _WIN32
21 #include <sys/types.h>
22 #include <sys/mman.h>
23 #endif
24
25 #include "qemu-common.h"
26 #include "cpu.h"
27 #include "tcg.h"
28 #include "hw/hw.h"
29 #include "hw/qdev.h"
30 #include "qemu/osdep.h"
31 #include "sysemu/kvm.h"
32 #include "sysemu/sysemu.h"
33 #include "hw/xen/xen.h"
34 #include "qemu/timer.h"
35 #include "qemu/config-file.h"
36 #include "qemu/error-report.h"
37 #include "exec/memory.h"
38 #include "sysemu/dma.h"
39 #include "exec/address-spaces.h"
40 #if defined(CONFIG_USER_ONLY)
41 #include <qemu.h>
42 #else /* !CONFIG_USER_ONLY */
43 #include "sysemu/xen-mapcache.h"
44 #include "trace.h"
45 #endif
46 #include "exec/cpu-all.h"
47
48 #include "exec/cputlb.h"
49 #include "translate-all.h"
50
51 #include "exec/memory-internal.h"
52 #include "exec/ram_addr.h"
53
54 #include "qemu/range.h"
55
56 //#define DEBUG_SUBPAGE
57
58 #if !defined(CONFIG_USER_ONLY)
59 static bool in_migration;
60
61 RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
62
63 static MemoryRegion *system_memory;
64 static MemoryRegion *system_io;
65
66 AddressSpace address_space_io;
67 AddressSpace address_space_memory;
68
69 MemoryRegion io_mem_rom, io_mem_notdirty;
70 static MemoryRegion io_mem_unassigned;
71
72 /* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73 #define RAM_PREALLOC (1 << 0)
74
75 /* RAM is mmap-ed with MAP_SHARED */
76 #define RAM_SHARED (1 << 1)
77
78 #endif
79
80 struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
81 /* current CPU in the current thread. It is only valid inside
82 cpu_exec() */
83 DEFINE_TLS(CPUState *, current_cpu);
84 /* 0 = Do not count executed instructions.
85 1 = Precise instruction counting.
86 2 = Adaptive rate instruction counting. */
87 int use_icount;
88
89 #if !defined(CONFIG_USER_ONLY)
90
91 typedef struct PhysPageEntry PhysPageEntry;
92
93 struct PhysPageEntry {
94 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
95 uint32_t skip : 6;
96 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
97 uint32_t ptr : 26;
98 };
99
100 #define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
101
102 /* Size of the L2 (and L3, etc) page tables. */
103 #define ADDR_SPACE_BITS 64
104
105 #define P_L2_BITS 9
106 #define P_L2_SIZE (1 << P_L2_BITS)
107
108 #define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
109
110 typedef PhysPageEntry Node[P_L2_SIZE];
111
112 typedef struct PhysPageMap {
113 unsigned sections_nb;
114 unsigned sections_nb_alloc;
115 unsigned nodes_nb;
116 unsigned nodes_nb_alloc;
117 Node *nodes;
118 MemoryRegionSection *sections;
119 } PhysPageMap;
120
121 struct AddressSpaceDispatch {
122 /* This is a multi-level map on the physical address space.
123 * The bottom level has pointers to MemoryRegionSections.
124 */
125 PhysPageEntry phys_map;
126 PhysPageMap map;
127 AddressSpace *as;
128 };
129
130 #define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
131 typedef struct subpage_t {
132 MemoryRegion iomem;
133 AddressSpace *as;
134 hwaddr base;
135 uint16_t sub_section[TARGET_PAGE_SIZE];
136 } subpage_t;
137
138 #define PHYS_SECTION_UNASSIGNED 0
139 #define PHYS_SECTION_NOTDIRTY 1
140 #define PHYS_SECTION_ROM 2
141 #define PHYS_SECTION_WATCH 3
142
143 static void io_mem_init(void);
144 static void memory_map_init(void);
145 static void tcg_commit(MemoryListener *listener);
146
147 static MemoryRegion io_mem_watch;
148 #endif
149
150 #if !defined(CONFIG_USER_ONLY)
151
152 static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
153 {
154 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
155 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
156 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
157 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
158 }
159 }
160
161 static uint32_t phys_map_node_alloc(PhysPageMap *map)
162 {
163 unsigned i;
164 uint32_t ret;
165
166 ret = map->nodes_nb++;
167 assert(ret != PHYS_MAP_NODE_NIL);
168 assert(ret != map->nodes_nb_alloc);
169 for (i = 0; i < P_L2_SIZE; ++i) {
170 map->nodes[ret][i].skip = 1;
171 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
172 }
173 return ret;
174 }
175
176 static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
177 hwaddr *index, hwaddr *nb, uint16_t leaf,
178 int level)
179 {
180 PhysPageEntry *p;
181 int i;
182 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
183
184 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
185 lp->ptr = phys_map_node_alloc(map);
186 p = map->nodes[lp->ptr];
187 if (level == 0) {
188 for (i = 0; i < P_L2_SIZE; i++) {
189 p[i].skip = 0;
190 p[i].ptr = PHYS_SECTION_UNASSIGNED;
191 }
192 }
193 } else {
194 p = map->nodes[lp->ptr];
195 }
196 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
197
198 while (*nb && lp < &p[P_L2_SIZE]) {
199 if ((*index & (step - 1)) == 0 && *nb >= step) {
200 lp->skip = 0;
201 lp->ptr = leaf;
202 *index += step;
203 *nb -= step;
204 } else {
205 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
206 }
207 ++lp;
208 }
209 }
210
211 static void phys_page_set(AddressSpaceDispatch *d,
212 hwaddr index, hwaddr nb,
213 uint16_t leaf)
214 {
215 /* Wildly overreserve - it doesn't matter much. */
216 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
217
218 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
219 }
220
221 /* Compact a non leaf page entry. Simply detect that the entry has a single child,
222 * and update our entry so we can skip it and go directly to the destination.
223 */
224 static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
225 {
226 unsigned valid_ptr = P_L2_SIZE;
227 int valid = 0;
228 PhysPageEntry *p;
229 int i;
230
231 if (lp->ptr == PHYS_MAP_NODE_NIL) {
232 return;
233 }
234
235 p = nodes[lp->ptr];
236 for (i = 0; i < P_L2_SIZE; i++) {
237 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
238 continue;
239 }
240
241 valid_ptr = i;
242 valid++;
243 if (p[i].skip) {
244 phys_page_compact(&p[i], nodes, compacted);
245 }
246 }
247
248 /* We can only compress if there's only one child. */
249 if (valid != 1) {
250 return;
251 }
252
253 assert(valid_ptr < P_L2_SIZE);
254
255 /* Don't compress if it won't fit in the # of bits we have. */
256 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
257 return;
258 }
259
260 lp->ptr = p[valid_ptr].ptr;
261 if (!p[valid_ptr].skip) {
262 /* If our only child is a leaf, make this a leaf. */
263 /* By design, we should have made this node a leaf to begin with so we
264 * should never reach here.
265 * But since it's so simple to handle this, let's do it just in case we
266 * change this rule.
267 */
268 lp->skip = 0;
269 } else {
270 lp->skip += p[valid_ptr].skip;
271 }
272 }
273
274 static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
275 {
276 DECLARE_BITMAP(compacted, nodes_nb);
277
278 if (d->phys_map.skip) {
279 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
280 }
281 }
282
283 static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
284 Node *nodes, MemoryRegionSection *sections)
285 {
286 PhysPageEntry *p;
287 hwaddr index = addr >> TARGET_PAGE_BITS;
288 int i;
289
290 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
291 if (lp.ptr == PHYS_MAP_NODE_NIL) {
292 return &sections[PHYS_SECTION_UNASSIGNED];
293 }
294 p = nodes[lp.ptr];
295 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
296 }
297
298 if (sections[lp.ptr].size.hi ||
299 range_covers_byte(sections[lp.ptr].offset_within_address_space,
300 sections[lp.ptr].size.lo, addr)) {
301 return &sections[lp.ptr];
302 } else {
303 return &sections[PHYS_SECTION_UNASSIGNED];
304 }
305 }
306
307 bool memory_region_is_unassigned(MemoryRegion *mr)
308 {
309 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
310 && mr != &io_mem_watch;
311 }
312
313 static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
314 hwaddr addr,
315 bool resolve_subpage)
316 {
317 MemoryRegionSection *section;
318 subpage_t *subpage;
319
320 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
321 if (resolve_subpage && section->mr->subpage) {
322 subpage = container_of(section->mr, subpage_t, iomem);
323 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
324 }
325 return section;
326 }
327
328 static MemoryRegionSection *
329 address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
330 hwaddr *plen, bool resolve_subpage)
331 {
332 MemoryRegionSection *section;
333 Int128 diff;
334
335 section = address_space_lookup_region(d, addr, resolve_subpage);
336 /* Compute offset within MemoryRegionSection */
337 addr -= section->offset_within_address_space;
338
339 /* Compute offset within MemoryRegion */
340 *xlat = addr + section->offset_within_region;
341
342 diff = int128_sub(section->mr->size, int128_make64(addr));
343 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
344 return section;
345 }
346
347 static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
348 {
349 if (memory_region_is_ram(mr)) {
350 return !(is_write && mr->readonly);
351 }
352 if (memory_region_is_romd(mr)) {
353 return !is_write;
354 }
355
356 return false;
357 }
358
359 MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
360 hwaddr *xlat, hwaddr *plen,
361 bool is_write)
362 {
363 IOMMUTLBEntry iotlb;
364 MemoryRegionSection *section;
365 MemoryRegion *mr;
366 hwaddr len = *plen;
367
368 for (;;) {
369 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
370 mr = section->mr;
371
372 if (!mr->iommu_ops) {
373 break;
374 }
375
376 iotlb = mr->iommu_ops->translate(mr, addr);
377 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
378 | (addr & iotlb.addr_mask));
379 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
380 if (!(iotlb.perm & (1 << is_write))) {
381 mr = &io_mem_unassigned;
382 break;
383 }
384
385 as = iotlb.target_as;
386 }
387
388 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
389 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
390 len = MIN(page, len);
391 }
392
393 *plen = len;
394 *xlat = addr;
395 return mr;
396 }
397
398 MemoryRegionSection *
399 address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
400 hwaddr *plen)
401 {
402 MemoryRegionSection *section;
403 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
404
405 assert(!section->mr->iommu_ops);
406 return section;
407 }
408 #endif
409
410 void cpu_exec_init_all(void)
411 {
412 #if !defined(CONFIG_USER_ONLY)
413 qemu_mutex_init(&ram_list.mutex);
414 memory_map_init();
415 io_mem_init();
416 #endif
417 }
418
419 #if !defined(CONFIG_USER_ONLY)
420
421 static int cpu_common_post_load(void *opaque, int version_id)
422 {
423 CPUState *cpu = opaque;
424
425 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
426 version_id is increased. */
427 cpu->interrupt_request &= ~0x01;
428 tlb_flush(cpu, 1);
429
430 return 0;
431 }
432
433 const VMStateDescription vmstate_cpu_common = {
434 .name = "cpu_common",
435 .version_id = 1,
436 .minimum_version_id = 1,
437 .post_load = cpu_common_post_load,
438 .fields = (VMStateField[]) {
439 VMSTATE_UINT32(halted, CPUState),
440 VMSTATE_UINT32(interrupt_request, CPUState),
441 VMSTATE_END_OF_LIST()
442 }
443 };
444
445 #endif
446
447 CPUState *qemu_get_cpu(int index)
448 {
449 CPUState *cpu;
450
451 CPU_FOREACH(cpu) {
452 if (cpu->cpu_index == index) {
453 return cpu;
454 }
455 }
456
457 return NULL;
458 }
459
460 #if !defined(CONFIG_USER_ONLY)
461 void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
462 {
463 /* We only support one address space per cpu at the moment. */
464 assert(cpu->as == as);
465
466 if (cpu->tcg_as_listener) {
467 memory_listener_unregister(cpu->tcg_as_listener);
468 } else {
469 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
470 }
471 cpu->tcg_as_listener->commit = tcg_commit;
472 memory_listener_register(cpu->tcg_as_listener, as);
473 }
474 #endif
475
476 void cpu_exec_init(CPUArchState *env)
477 {
478 CPUState *cpu = ENV_GET_CPU(env);
479 CPUClass *cc = CPU_GET_CLASS(cpu);
480 CPUState *some_cpu;
481 int cpu_index;
482
483 #if defined(CONFIG_USER_ONLY)
484 cpu_list_lock();
485 #endif
486 cpu_index = 0;
487 CPU_FOREACH(some_cpu) {
488 cpu_index++;
489 }
490 cpu->cpu_index = cpu_index;
491 cpu->numa_node = 0;
492 QTAILQ_INIT(&cpu->breakpoints);
493 QTAILQ_INIT(&cpu->watchpoints);
494 #ifndef CONFIG_USER_ONLY
495 cpu->as = &address_space_memory;
496 cpu->thread_id = qemu_get_thread_id();
497 #endif
498 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
499 #if defined(CONFIG_USER_ONLY)
500 cpu_list_unlock();
501 #endif
502 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
503 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
504 }
505 #if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
506 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
507 cpu_save, cpu_load, env);
508 assert(cc->vmsd == NULL);
509 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
510 #endif
511 if (cc->vmsd != NULL) {
512 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
513 }
514 }
515
516 #if defined(TARGET_HAS_ICE)
517 #if defined(CONFIG_USER_ONLY)
518 static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
519 {
520 tb_invalidate_phys_page_range(pc, pc + 1, 0);
521 }
522 #else
523 static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
524 {
525 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
526 if (phys != -1) {
527 tb_invalidate_phys_addr(cpu->as,
528 phys | (pc & ~TARGET_PAGE_MASK));
529 }
530 }
531 #endif
532 #endif /* TARGET_HAS_ICE */
533
534 #if defined(CONFIG_USER_ONLY)
535 void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
536
537 {
538 }
539
540 int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
541 int flags, CPUWatchpoint **watchpoint)
542 {
543 return -ENOSYS;
544 }
545 #else
546 /* Add a watchpoint. */
547 int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
548 int flags, CPUWatchpoint **watchpoint)
549 {
550 vaddr len_mask = ~(len - 1);
551 CPUWatchpoint *wp;
552
553 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
554 if ((len & (len - 1)) || (addr & ~len_mask) ||
555 len == 0 || len > TARGET_PAGE_SIZE) {
556 error_report("tried to set invalid watchpoint at %"
557 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
558 return -EINVAL;
559 }
560 wp = g_malloc(sizeof(*wp));
561
562 wp->vaddr = addr;
563 wp->len_mask = len_mask;
564 wp->flags = flags;
565
566 /* keep all GDB-injected watchpoints in front */
567 if (flags & BP_GDB) {
568 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
569 } else {
570 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
571 }
572
573 tlb_flush_page(cpu, addr);
574
575 if (watchpoint)
576 *watchpoint = wp;
577 return 0;
578 }
579
580 /* Remove a specific watchpoint. */
581 int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
582 int flags)
583 {
584 vaddr len_mask = ~(len - 1);
585 CPUWatchpoint *wp;
586
587 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
588 if (addr == wp->vaddr && len_mask == wp->len_mask
589 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
590 cpu_watchpoint_remove_by_ref(cpu, wp);
591 return 0;
592 }
593 }
594 return -ENOENT;
595 }
596
597 /* Remove a specific watchpoint by reference. */
598 void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
599 {
600 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
601
602 tlb_flush_page(cpu, watchpoint->vaddr);
603
604 g_free(watchpoint);
605 }
606
607 /* Remove all matching watchpoints. */
608 void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
609 {
610 CPUWatchpoint *wp, *next;
611
612 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
613 if (wp->flags & mask) {
614 cpu_watchpoint_remove_by_ref(cpu, wp);
615 }
616 }
617 }
618 #endif
619
620 /* Add a breakpoint. */
621 int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
622 CPUBreakpoint **breakpoint)
623 {
624 #if defined(TARGET_HAS_ICE)
625 CPUBreakpoint *bp;
626
627 bp = g_malloc(sizeof(*bp));
628
629 bp->pc = pc;
630 bp->flags = flags;
631
632 /* keep all GDB-injected breakpoints in front */
633 if (flags & BP_GDB) {
634 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
635 } else {
636 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
637 }
638
639 breakpoint_invalidate(cpu, pc);
640
641 if (breakpoint) {
642 *breakpoint = bp;
643 }
644 return 0;
645 #else
646 return -ENOSYS;
647 #endif
648 }
649
650 /* Remove a specific breakpoint. */
651 int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
652 {
653 #if defined(TARGET_HAS_ICE)
654 CPUBreakpoint *bp;
655
656 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
657 if (bp->pc == pc && bp->flags == flags) {
658 cpu_breakpoint_remove_by_ref(cpu, bp);
659 return 0;
660 }
661 }
662 return -ENOENT;
663 #else
664 return -ENOSYS;
665 #endif
666 }
667
668 /* Remove a specific breakpoint by reference. */
669 void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
670 {
671 #if defined(TARGET_HAS_ICE)
672 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
673
674 breakpoint_invalidate(cpu, breakpoint->pc);
675
676 g_free(breakpoint);
677 #endif
678 }
679
680 /* Remove all matching breakpoints. */
681 void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
682 {
683 #if defined(TARGET_HAS_ICE)
684 CPUBreakpoint *bp, *next;
685
686 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
687 if (bp->flags & mask) {
688 cpu_breakpoint_remove_by_ref(cpu, bp);
689 }
690 }
691 #endif
692 }
693
694 /* enable or disable single step mode. EXCP_DEBUG is returned by the
695 CPU loop after each instruction */
696 void cpu_single_step(CPUState *cpu, int enabled)
697 {
698 #if defined(TARGET_HAS_ICE)
699 if (cpu->singlestep_enabled != enabled) {
700 cpu->singlestep_enabled = enabled;
701 if (kvm_enabled()) {
702 kvm_update_guest_debug(cpu, 0);
703 } else {
704 /* must flush all the translated code to avoid inconsistencies */
705 /* XXX: only flush what is necessary */
706 CPUArchState *env = cpu->env_ptr;
707 tb_flush(env);
708 }
709 }
710 #endif
711 }
712
713 void cpu_abort(CPUState *cpu, const char *fmt, ...)
714 {
715 va_list ap;
716 va_list ap2;
717
718 va_start(ap, fmt);
719 va_copy(ap2, ap);
720 fprintf(stderr, "qemu: fatal: ");
721 vfprintf(stderr, fmt, ap);
722 fprintf(stderr, "\n");
723 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
724 if (qemu_log_enabled()) {
725 qemu_log("qemu: fatal: ");
726 qemu_log_vprintf(fmt, ap2);
727 qemu_log("\n");
728 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
729 qemu_log_flush();
730 qemu_log_close();
731 }
732 va_end(ap2);
733 va_end(ap);
734 #if defined(CONFIG_USER_ONLY)
735 {
736 struct sigaction act;
737 sigfillset(&act.sa_mask);
738 act.sa_handler = SIG_DFL;
739 sigaction(SIGABRT, &act, NULL);
740 }
741 #endif
742 abort();
743 }
744
745 #if !defined(CONFIG_USER_ONLY)
746 static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
747 {
748 RAMBlock *block;
749
750 /* The list is protected by the iothread lock here. */
751 block = ram_list.mru_block;
752 if (block && addr - block->offset < block->length) {
753 goto found;
754 }
755 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
756 if (addr - block->offset < block->length) {
757 goto found;
758 }
759 }
760
761 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
762 abort();
763
764 found:
765 ram_list.mru_block = block;
766 return block;
767 }
768
769 static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
770 {
771 ram_addr_t start1;
772 RAMBlock *block;
773 ram_addr_t end;
774
775 end = TARGET_PAGE_ALIGN(start + length);
776 start &= TARGET_PAGE_MASK;
777
778 block = qemu_get_ram_block(start);
779 assert(block == qemu_get_ram_block(end - 1));
780 start1 = (uintptr_t)block->host + (start - block->offset);
781 cpu_tlb_reset_dirty_all(start1, length);
782 }
783
784 /* Note: start and end must be within the same ram block. */
785 void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
786 unsigned client)
787 {
788 if (length == 0)
789 return;
790 cpu_physical_memory_clear_dirty_range(start, length, client);
791
792 if (tcg_enabled()) {
793 tlb_reset_dirty_range_all(start, length);
794 }
795 }
796
797 static void cpu_physical_memory_set_dirty_tracking(bool enable)
798 {
799 in_migration = enable;
800 }
801
802 hwaddr memory_region_section_get_iotlb(CPUState *cpu,
803 MemoryRegionSection *section,
804 target_ulong vaddr,
805 hwaddr paddr, hwaddr xlat,
806 int prot,
807 target_ulong *address)
808 {
809 hwaddr iotlb;
810 CPUWatchpoint *wp;
811
812 if (memory_region_is_ram(section->mr)) {
813 /* Normal RAM. */
814 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
815 + xlat;
816 if (!section->readonly) {
817 iotlb |= PHYS_SECTION_NOTDIRTY;
818 } else {
819 iotlb |= PHYS_SECTION_ROM;
820 }
821 } else {
822 iotlb = section - section->address_space->dispatch->map.sections;
823 iotlb += xlat;
824 }
825
826 /* Make accesses to pages with watchpoints go via the
827 watchpoint trap routines. */
828 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
829 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
830 /* Avoid trapping reads of pages with a write breakpoint. */
831 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
832 iotlb = PHYS_SECTION_WATCH + paddr;
833 *address |= TLB_MMIO;
834 break;
835 }
836 }
837 }
838
839 return iotlb;
840 }
841 #endif /* defined(CONFIG_USER_ONLY) */
842
843 #if !defined(CONFIG_USER_ONLY)
844
845 static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
846 uint16_t section);
847 static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
848
849 static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
850
851 /*
852 * Set a custom physical guest memory alloator.
853 * Accelerators with unusual needs may need this. Hopefully, we can
854 * get rid of it eventually.
855 */
856 void phys_mem_set_alloc(void *(*alloc)(size_t))
857 {
858 phys_mem_alloc = alloc;
859 }
860
861 static uint16_t phys_section_add(PhysPageMap *map,
862 MemoryRegionSection *section)
863 {
864 /* The physical section number is ORed with a page-aligned
865 * pointer to produce the iotlb entries. Thus it should
866 * never overflow into the page-aligned value.
867 */
868 assert(map->sections_nb < TARGET_PAGE_SIZE);
869
870 if (map->sections_nb == map->sections_nb_alloc) {
871 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
872 map->sections = g_renew(MemoryRegionSection, map->sections,
873 map->sections_nb_alloc);
874 }
875 map->sections[map->sections_nb] = *section;
876 memory_region_ref(section->mr);
877 return map->sections_nb++;
878 }
879
880 static void phys_section_destroy(MemoryRegion *mr)
881 {
882 memory_region_unref(mr);
883
884 if (mr->subpage) {
885 subpage_t *subpage = container_of(mr, subpage_t, iomem);
886 object_unref(OBJECT(&subpage->iomem));
887 g_free(subpage);
888 }
889 }
890
891 static void phys_sections_free(PhysPageMap *map)
892 {
893 while (map->sections_nb > 0) {
894 MemoryRegionSection *section = &map->sections[--map->sections_nb];
895 phys_section_destroy(section->mr);
896 }
897 g_free(map->sections);
898 g_free(map->nodes);
899 }
900
901 static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
902 {
903 subpage_t *subpage;
904 hwaddr base = section->offset_within_address_space
905 & TARGET_PAGE_MASK;
906 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
907 d->map.nodes, d->map.sections);
908 MemoryRegionSection subsection = {
909 .offset_within_address_space = base,
910 .size = int128_make64(TARGET_PAGE_SIZE),
911 };
912 hwaddr start, end;
913
914 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
915
916 if (!(existing->mr->subpage)) {
917 subpage = subpage_init(d->as, base);
918 subsection.address_space = d->as;
919 subsection.mr = &subpage->iomem;
920 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
921 phys_section_add(&d->map, &subsection));
922 } else {
923 subpage = container_of(existing->mr, subpage_t, iomem);
924 }
925 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
926 end = start + int128_get64(section->size) - 1;
927 subpage_register(subpage, start, end,
928 phys_section_add(&d->map, section));
929 }
930
931
932 static void register_multipage(AddressSpaceDispatch *d,
933 MemoryRegionSection *section)
934 {
935 hwaddr start_addr = section->offset_within_address_space;
936 uint16_t section_index = phys_section_add(&d->map, section);
937 uint64_t num_pages = int128_get64(int128_rshift(section->size,
938 TARGET_PAGE_BITS));
939
940 assert(num_pages);
941 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
942 }
943
944 static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
945 {
946 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
947 AddressSpaceDispatch *d = as->next_dispatch;
948 MemoryRegionSection now = *section, remain = *section;
949 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
950
951 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
952 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
953 - now.offset_within_address_space;
954
955 now.size = int128_min(int128_make64(left), now.size);
956 register_subpage(d, &now);
957 } else {
958 now.size = int128_zero();
959 }
960 while (int128_ne(remain.size, now.size)) {
961 remain.size = int128_sub(remain.size, now.size);
962 remain.offset_within_address_space += int128_get64(now.size);
963 remain.offset_within_region += int128_get64(now.size);
964 now = remain;
965 if (int128_lt(remain.size, page_size)) {
966 register_subpage(d, &now);
967 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
968 now.size = page_size;
969 register_subpage(d, &now);
970 } else {
971 now.size = int128_and(now.size, int128_neg(page_size));
972 register_multipage(d, &now);
973 }
974 }
975 }
976
977 void qemu_flush_coalesced_mmio_buffer(void)
978 {
979 if (kvm_enabled())
980 kvm_flush_coalesced_mmio_buffer();
981 }
982
983 void qemu_mutex_lock_ramlist(void)
984 {
985 qemu_mutex_lock(&ram_list.mutex);
986 }
987
988 void qemu_mutex_unlock_ramlist(void)
989 {
990 qemu_mutex_unlock(&ram_list.mutex);
991 }
992
993 #ifdef __linux__
994
995 #include <sys/vfs.h>
996
997 #define HUGETLBFS_MAGIC 0x958458f6
998
999 static long gethugepagesize(const char *path)
1000 {
1001 struct statfs fs;
1002 int ret;
1003
1004 do {
1005 ret = statfs(path, &fs);
1006 } while (ret != 0 && errno == EINTR);
1007
1008 if (ret != 0) {
1009 perror(path);
1010 return 0;
1011 }
1012
1013 if (fs.f_type != HUGETLBFS_MAGIC)
1014 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
1015
1016 return fs.f_bsize;
1017 }
1018
1019 static void *file_ram_alloc(RAMBlock *block,
1020 ram_addr_t memory,
1021 const char *path,
1022 Error **errp)
1023 {
1024 char *filename;
1025 char *sanitized_name;
1026 char *c;
1027 void *area;
1028 int fd;
1029 unsigned long hpagesize;
1030
1031 hpagesize = gethugepagesize(path);
1032 if (!hpagesize) {
1033 goto error;
1034 }
1035
1036 if (memory < hpagesize) {
1037 return NULL;
1038 }
1039
1040 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1041 error_setg(errp,
1042 "host lacks kvm mmu notifiers, -mem-path unsupported");
1043 goto error;
1044 }
1045
1046 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1047 sanitized_name = g_strdup(memory_region_name(block->mr));
1048 for (c = sanitized_name; *c != '\0'; c++) {
1049 if (*c == '/')
1050 *c = '_';
1051 }
1052
1053 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1054 sanitized_name);
1055 g_free(sanitized_name);
1056
1057 fd = mkstemp(filename);
1058 if (fd < 0) {
1059 error_setg_errno(errp, errno,
1060 "unable to create backing store for hugepages");
1061 g_free(filename);
1062 goto error;
1063 }
1064 unlink(filename);
1065 g_free(filename);
1066
1067 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1068
1069 /*
1070 * ftruncate is not supported by hugetlbfs in older
1071 * hosts, so don't bother bailing out on errors.
1072 * If anything goes wrong with it under other filesystems,
1073 * mmap will fail.
1074 */
1075 if (ftruncate(fd, memory)) {
1076 perror("ftruncate");
1077 }
1078
1079 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1080 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1081 fd, 0);
1082 if (area == MAP_FAILED) {
1083 error_setg_errno(errp, errno,
1084 "unable to map backing store for hugepages");
1085 close(fd);
1086 goto error;
1087 }
1088
1089 if (mem_prealloc) {
1090 os_mem_prealloc(fd, area, memory);
1091 }
1092
1093 block->fd = fd;
1094 return area;
1095
1096 error:
1097 if (mem_prealloc) {
1098 exit(1);
1099 }
1100 return NULL;
1101 }
1102 #endif
1103
1104 static ram_addr_t find_ram_offset(ram_addr_t size)
1105 {
1106 RAMBlock *block, *next_block;
1107 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
1108
1109 assert(size != 0); /* it would hand out same offset multiple times */
1110
1111 if (QTAILQ_EMPTY(&ram_list.blocks))
1112 return 0;
1113
1114 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1115 ram_addr_t end, next = RAM_ADDR_MAX;
1116
1117 end = block->offset + block->length;
1118
1119 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
1120 if (next_block->offset >= end) {
1121 next = MIN(next, next_block->offset);
1122 }
1123 }
1124 if (next - end >= size && next - end < mingap) {
1125 offset = end;
1126 mingap = next - end;
1127 }
1128 }
1129
1130 if (offset == RAM_ADDR_MAX) {
1131 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1132 (uint64_t)size);
1133 abort();
1134 }
1135
1136 return offset;
1137 }
1138
1139 ram_addr_t last_ram_offset(void)
1140 {
1141 RAMBlock *block;
1142 ram_addr_t last = 0;
1143
1144 QTAILQ_FOREACH(block, &ram_list.blocks, next)
1145 last = MAX(last, block->offset + block->length);
1146
1147 return last;
1148 }
1149
1150 static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1151 {
1152 int ret;
1153
1154 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1155 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1156 "dump-guest-core", true)) {
1157 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1158 if (ret) {
1159 perror("qemu_madvise");
1160 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1161 "but dump_guest_core=off specified\n");
1162 }
1163 }
1164 }
1165
1166 static RAMBlock *find_ram_block(ram_addr_t addr)
1167 {
1168 RAMBlock *block;
1169
1170 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1171 if (block->offset == addr) {
1172 return block;
1173 }
1174 }
1175
1176 return NULL;
1177 }
1178
1179 void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1180 {
1181 RAMBlock *new_block = find_ram_block(addr);
1182 RAMBlock *block;
1183
1184 assert(new_block);
1185 assert(!new_block->idstr[0]);
1186
1187 if (dev) {
1188 char *id = qdev_get_dev_path(dev);
1189 if (id) {
1190 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
1191 g_free(id);
1192 }
1193 }
1194 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1195
1196 /* This assumes the iothread lock is taken here too. */
1197 qemu_mutex_lock_ramlist();
1198 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1199 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
1200 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1201 new_block->idstr);
1202 abort();
1203 }
1204 }
1205 qemu_mutex_unlock_ramlist();
1206 }
1207
1208 void qemu_ram_unset_idstr(ram_addr_t addr)
1209 {
1210 RAMBlock *block = find_ram_block(addr);
1211
1212 if (block) {
1213 memset(block->idstr, 0, sizeof(block->idstr));
1214 }
1215 }
1216
1217 static int memory_try_enable_merging(void *addr, size_t len)
1218 {
1219 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
1220 /* disabled by the user */
1221 return 0;
1222 }
1223
1224 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1225 }
1226
1227 static ram_addr_t ram_block_add(RAMBlock *new_block)
1228 {
1229 RAMBlock *block;
1230 ram_addr_t old_ram_size, new_ram_size;
1231
1232 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1233
1234 /* This assumes the iothread lock is taken here too. */
1235 qemu_mutex_lock_ramlist();
1236 new_block->offset = find_ram_offset(new_block->length);
1237
1238 if (!new_block->host) {
1239 if (xen_enabled()) {
1240 xen_ram_alloc(new_block->offset, new_block->length, new_block->mr);
1241 } else {
1242 new_block->host = phys_mem_alloc(new_block->length);
1243 if (!new_block->host) {
1244 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1245 memory_region_name(new_block->mr), strerror(errno));
1246 exit(1);
1247 }
1248 memory_try_enable_merging(new_block->host, new_block->length);
1249 }
1250 }
1251
1252 /* Keep the list sorted from biggest to smallest block. */
1253 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1254 if (block->length < new_block->length) {
1255 break;
1256 }
1257 }
1258 if (block) {
1259 QTAILQ_INSERT_BEFORE(block, new_block, next);
1260 } else {
1261 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1262 }
1263 ram_list.mru_block = NULL;
1264
1265 ram_list.version++;
1266 qemu_mutex_unlock_ramlist();
1267
1268 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1269
1270 if (new_ram_size > old_ram_size) {
1271 int i;
1272 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1273 ram_list.dirty_memory[i] =
1274 bitmap_zero_extend(ram_list.dirty_memory[i],
1275 old_ram_size, new_ram_size);
1276 }
1277 }
1278 cpu_physical_memory_set_dirty_range(new_block->offset, new_block->length);
1279
1280 qemu_ram_setup_dump(new_block->host, new_block->length);
1281 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_HUGEPAGE);
1282 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_DONTFORK);
1283
1284 if (kvm_enabled()) {
1285 kvm_setup_guest_memory(new_block->host, new_block->length);
1286 }
1287
1288 return new_block->offset;
1289 }
1290
1291 #ifdef __linux__
1292 ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1293 bool share, const char *mem_path,
1294 Error **errp)
1295 {
1296 RAMBlock *new_block;
1297
1298 if (xen_enabled()) {
1299 error_setg(errp, "-mem-path not supported with Xen");
1300 return -1;
1301 }
1302
1303 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1304 /*
1305 * file_ram_alloc() needs to allocate just like
1306 * phys_mem_alloc, but we haven't bothered to provide
1307 * a hook there.
1308 */
1309 error_setg(errp,
1310 "-mem-path not supported with this accelerator");
1311 return -1;
1312 }
1313
1314 size = TARGET_PAGE_ALIGN(size);
1315 new_block = g_malloc0(sizeof(*new_block));
1316 new_block->mr = mr;
1317 new_block->length = size;
1318 new_block->flags = share ? RAM_SHARED : 0;
1319 new_block->host = file_ram_alloc(new_block, size,
1320 mem_path, errp);
1321 if (!new_block->host) {
1322 g_free(new_block);
1323 return -1;
1324 }
1325
1326 return ram_block_add(new_block);
1327 }
1328 #endif
1329
1330 ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1331 MemoryRegion *mr)
1332 {
1333 RAMBlock *new_block;
1334
1335 size = TARGET_PAGE_ALIGN(size);
1336 new_block = g_malloc0(sizeof(*new_block));
1337 new_block->mr = mr;
1338 new_block->length = size;
1339 new_block->fd = -1;
1340 new_block->host = host;
1341 if (host) {
1342 new_block->flags |= RAM_PREALLOC;
1343 }
1344 return ram_block_add(new_block);
1345 }
1346
1347 ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
1348 {
1349 return qemu_ram_alloc_from_ptr(size, NULL, mr);
1350 }
1351
1352 void qemu_ram_free_from_ptr(ram_addr_t addr)
1353 {
1354 RAMBlock *block;
1355
1356 /* This assumes the iothread lock is taken here too. */
1357 qemu_mutex_lock_ramlist();
1358 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1359 if (addr == block->offset) {
1360 QTAILQ_REMOVE(&ram_list.blocks, block, next);
1361 ram_list.mru_block = NULL;
1362 ram_list.version++;
1363 g_free(block);
1364 break;
1365 }
1366 }
1367 qemu_mutex_unlock_ramlist();
1368 }
1369
1370 void qemu_ram_free(ram_addr_t addr)
1371 {
1372 RAMBlock *block;
1373
1374 /* This assumes the iothread lock is taken here too. */
1375 qemu_mutex_lock_ramlist();
1376 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1377 if (addr == block->offset) {
1378 QTAILQ_REMOVE(&ram_list.blocks, block, next);
1379 ram_list.mru_block = NULL;
1380 ram_list.version++;
1381 if (block->flags & RAM_PREALLOC) {
1382 ;
1383 } else if (xen_enabled()) {
1384 xen_invalidate_map_cache_entry(block->host);
1385 #ifndef _WIN32
1386 } else if (block->fd >= 0) {
1387 munmap(block->host, block->length);
1388 close(block->fd);
1389 #endif
1390 } else {
1391 qemu_anon_ram_free(block->host, block->length);
1392 }
1393 g_free(block);
1394 break;
1395 }
1396 }
1397 qemu_mutex_unlock_ramlist();
1398
1399 }
1400
1401 #ifndef _WIN32
1402 void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1403 {
1404 RAMBlock *block;
1405 ram_addr_t offset;
1406 int flags;
1407 void *area, *vaddr;
1408
1409 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1410 offset = addr - block->offset;
1411 if (offset < block->length) {
1412 vaddr = block->host + offset;
1413 if (block->flags & RAM_PREALLOC) {
1414 ;
1415 } else if (xen_enabled()) {
1416 abort();
1417 } else {
1418 flags = MAP_FIXED;
1419 munmap(vaddr, length);
1420 if (block->fd >= 0) {
1421 flags |= (block->flags & RAM_SHARED ?
1422 MAP_SHARED : MAP_PRIVATE);
1423 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1424 flags, block->fd, offset);
1425 } else {
1426 /*
1427 * Remap needs to match alloc. Accelerators that
1428 * set phys_mem_alloc never remap. If they did,
1429 * we'd need a remap hook here.
1430 */
1431 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1432
1433 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1434 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1435 flags, -1, 0);
1436 }
1437 if (area != vaddr) {
1438 fprintf(stderr, "Could not remap addr: "
1439 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
1440 length, addr);
1441 exit(1);
1442 }
1443 memory_try_enable_merging(vaddr, length);
1444 qemu_ram_setup_dump(vaddr, length);
1445 }
1446 return;
1447 }
1448 }
1449 }
1450 #endif /* !_WIN32 */
1451
1452 int qemu_get_ram_fd(ram_addr_t addr)
1453 {
1454 RAMBlock *block = qemu_get_ram_block(addr);
1455
1456 return block->fd;
1457 }
1458
1459 void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1460 {
1461 RAMBlock *block = qemu_get_ram_block(addr);
1462
1463 return block->host;
1464 }
1465
1466 /* Return a host pointer to ram allocated with qemu_ram_alloc.
1467 With the exception of the softmmu code in this file, this should
1468 only be used for local memory (e.g. video ram) that the device owns,
1469 and knows it isn't going to access beyond the end of the block.
1470
1471 It should not be used for general purpose DMA.
1472 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1473 */
1474 void *qemu_get_ram_ptr(ram_addr_t addr)
1475 {
1476 RAMBlock *block = qemu_get_ram_block(addr);
1477
1478 if (xen_enabled()) {
1479 /* We need to check if the requested address is in the RAM
1480 * because we don't want to map the entire memory in QEMU.
1481 * In that case just map until the end of the page.
1482 */
1483 if (block->offset == 0) {
1484 return xen_map_cache(addr, 0, 0);
1485 } else if (block->host == NULL) {
1486 block->host =
1487 xen_map_cache(block->offset, block->length, 1);
1488 }
1489 }
1490 return block->host + (addr - block->offset);
1491 }
1492
1493 /* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1494 * but takes a size argument */
1495 static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
1496 {
1497 if (*size == 0) {
1498 return NULL;
1499 }
1500 if (xen_enabled()) {
1501 return xen_map_cache(addr, *size, 1);
1502 } else {
1503 RAMBlock *block;
1504
1505 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1506 if (addr - block->offset < block->length) {
1507 if (addr - block->offset + *size > block->length)
1508 *size = block->length - addr + block->offset;
1509 return block->host + (addr - block->offset);
1510 }
1511 }
1512
1513 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1514 abort();
1515 }
1516 }
1517
1518 /* Some of the softmmu routines need to translate from a host pointer
1519 (typically a TLB entry) back to a ram offset. */
1520 MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
1521 {
1522 RAMBlock *block;
1523 uint8_t *host = ptr;
1524
1525 if (xen_enabled()) {
1526 *ram_addr = xen_ram_addr_from_mapcache(ptr);
1527 return qemu_get_ram_block(*ram_addr)->mr;
1528 }
1529
1530 block = ram_list.mru_block;
1531 if (block && block->host && host - block->host < block->length) {
1532 goto found;
1533 }
1534
1535 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1536 /* This case append when the block is not mapped. */
1537 if (block->host == NULL) {
1538 continue;
1539 }
1540 if (host - block->host < block->length) {
1541 goto found;
1542 }
1543 }
1544
1545 return NULL;
1546
1547 found:
1548 *ram_addr = block->offset + (host - block->host);
1549 return block->mr;
1550 }
1551
1552 static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
1553 uint64_t val, unsigned size)
1554 {
1555 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
1556 tb_invalidate_phys_page_fast(ram_addr, size);
1557 }
1558 switch (size) {
1559 case 1:
1560 stb_p(qemu_get_ram_ptr(ram_addr), val);
1561 break;
1562 case 2:
1563 stw_p(qemu_get_ram_ptr(ram_addr), val);
1564 break;
1565 case 4:
1566 stl_p(qemu_get_ram_ptr(ram_addr), val);
1567 break;
1568 default:
1569 abort();
1570 }
1571 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
1572 /* we remove the notdirty callback only if the code has been
1573 flushed */
1574 if (!cpu_physical_memory_is_clean(ram_addr)) {
1575 CPUArchState *env = current_cpu->env_ptr;
1576 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
1577 }
1578 }
1579
1580 static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1581 unsigned size, bool is_write)
1582 {
1583 return is_write;
1584 }
1585
1586 static const MemoryRegionOps notdirty_mem_ops = {
1587 .write = notdirty_mem_write,
1588 .valid.accepts = notdirty_mem_accepts,
1589 .endianness = DEVICE_NATIVE_ENDIAN,
1590 };
1591
1592 /* Generate a debug exception if a watchpoint has been hit. */
1593 static void check_watchpoint(int offset, int len_mask, int flags)
1594 {
1595 CPUState *cpu = current_cpu;
1596 CPUArchState *env = cpu->env_ptr;
1597 target_ulong pc, cs_base;
1598 target_ulong vaddr;
1599 CPUWatchpoint *wp;
1600 int cpu_flags;
1601
1602 if (cpu->watchpoint_hit) {
1603 /* We re-entered the check after replacing the TB. Now raise
1604 * the debug interrupt so that is will trigger after the
1605 * current instruction. */
1606 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
1607 return;
1608 }
1609 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
1610 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1611 if ((vaddr == (wp->vaddr & len_mask) ||
1612 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
1613 wp->flags |= BP_WATCHPOINT_HIT;
1614 if (!cpu->watchpoint_hit) {
1615 cpu->watchpoint_hit = wp;
1616 tb_check_watchpoint(cpu);
1617 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1618 cpu->exception_index = EXCP_DEBUG;
1619 cpu_loop_exit(cpu);
1620 } else {
1621 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1622 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
1623 cpu_resume_from_signal(cpu, NULL);
1624 }
1625 }
1626 } else {
1627 wp->flags &= ~BP_WATCHPOINT_HIT;
1628 }
1629 }
1630 }
1631
1632 /* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1633 so these check for a hit then pass through to the normal out-of-line
1634 phys routines. */
1635 static uint64_t watch_mem_read(void *opaque, hwaddr addr,
1636 unsigned size)
1637 {
1638 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1639 switch (size) {
1640 case 1: return ldub_phys(&address_space_memory, addr);
1641 case 2: return lduw_phys(&address_space_memory, addr);
1642 case 4: return ldl_phys(&address_space_memory, addr);
1643 default: abort();
1644 }
1645 }
1646
1647 static void watch_mem_write(void *opaque, hwaddr addr,
1648 uint64_t val, unsigned size)
1649 {
1650 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1651 switch (size) {
1652 case 1:
1653 stb_phys(&address_space_memory, addr, val);
1654 break;
1655 case 2:
1656 stw_phys(&address_space_memory, addr, val);
1657 break;
1658 case 4:
1659 stl_phys(&address_space_memory, addr, val);
1660 break;
1661 default: abort();
1662 }
1663 }
1664
1665 static const MemoryRegionOps watch_mem_ops = {
1666 .read = watch_mem_read,
1667 .write = watch_mem_write,
1668 .endianness = DEVICE_NATIVE_ENDIAN,
1669 };
1670
1671 static uint64_t subpage_read(void *opaque, hwaddr addr,
1672 unsigned len)
1673 {
1674 subpage_t *subpage = opaque;
1675 uint8_t buf[4];
1676
1677 #if defined(DEBUG_SUBPAGE)
1678 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
1679 subpage, len, addr);
1680 #endif
1681 address_space_read(subpage->as, addr + subpage->base, buf, len);
1682 switch (len) {
1683 case 1:
1684 return ldub_p(buf);
1685 case 2:
1686 return lduw_p(buf);
1687 case 4:
1688 return ldl_p(buf);
1689 default:
1690 abort();
1691 }
1692 }
1693
1694 static void subpage_write(void *opaque, hwaddr addr,
1695 uint64_t value, unsigned len)
1696 {
1697 subpage_t *subpage = opaque;
1698 uint8_t buf[4];
1699
1700 #if defined(DEBUG_SUBPAGE)
1701 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
1702 " value %"PRIx64"\n",
1703 __func__, subpage, len, addr, value);
1704 #endif
1705 switch (len) {
1706 case 1:
1707 stb_p(buf, value);
1708 break;
1709 case 2:
1710 stw_p(buf, value);
1711 break;
1712 case 4:
1713 stl_p(buf, value);
1714 break;
1715 default:
1716 abort();
1717 }
1718 address_space_write(subpage->as, addr + subpage->base, buf, len);
1719 }
1720
1721 static bool subpage_accepts(void *opaque, hwaddr addr,
1722 unsigned len, bool is_write)
1723 {
1724 subpage_t *subpage = opaque;
1725 #if defined(DEBUG_SUBPAGE)
1726 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
1727 __func__, subpage, is_write ? 'w' : 'r', len, addr);
1728 #endif
1729
1730 return address_space_access_valid(subpage->as, addr + subpage->base,
1731 len, is_write);
1732 }
1733
1734 static const MemoryRegionOps subpage_ops = {
1735 .read = subpage_read,
1736 .write = subpage_write,
1737 .valid.accepts = subpage_accepts,
1738 .endianness = DEVICE_NATIVE_ENDIAN,
1739 };
1740
1741 static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
1742 uint16_t section)
1743 {
1744 int idx, eidx;
1745
1746 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1747 return -1;
1748 idx = SUBPAGE_IDX(start);
1749 eidx = SUBPAGE_IDX(end);
1750 #if defined(DEBUG_SUBPAGE)
1751 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1752 __func__, mmio, start, end, idx, eidx, section);
1753 #endif
1754 for (; idx <= eidx; idx++) {
1755 mmio->sub_section[idx] = section;
1756 }
1757
1758 return 0;
1759 }
1760
1761 static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
1762 {
1763 subpage_t *mmio;
1764
1765 mmio = g_malloc0(sizeof(subpage_t));
1766
1767 mmio->as = as;
1768 mmio->base = base;
1769 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
1770 NULL, TARGET_PAGE_SIZE);
1771 mmio->iomem.subpage = true;
1772 #if defined(DEBUG_SUBPAGE)
1773 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1774 mmio, base, TARGET_PAGE_SIZE);
1775 #endif
1776 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
1777
1778 return mmio;
1779 }
1780
1781 static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1782 MemoryRegion *mr)
1783 {
1784 assert(as);
1785 MemoryRegionSection section = {
1786 .address_space = as,
1787 .mr = mr,
1788 .offset_within_address_space = 0,
1789 .offset_within_region = 0,
1790 .size = int128_2_64(),
1791 };
1792
1793 return phys_section_add(map, &section);
1794 }
1795
1796 MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
1797 {
1798 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
1799 }
1800
1801 static void io_mem_init(void)
1802 {
1803 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
1804 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
1805 NULL, UINT64_MAX);
1806 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
1807 NULL, UINT64_MAX);
1808 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
1809 NULL, UINT64_MAX);
1810 }
1811
1812 static void mem_begin(MemoryListener *listener)
1813 {
1814 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
1815 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1816 uint16_t n;
1817
1818 n = dummy_section(&d->map, as, &io_mem_unassigned);
1819 assert(n == PHYS_SECTION_UNASSIGNED);
1820 n = dummy_section(&d->map, as, &io_mem_notdirty);
1821 assert(n == PHYS_SECTION_NOTDIRTY);
1822 n = dummy_section(&d->map, as, &io_mem_rom);
1823 assert(n == PHYS_SECTION_ROM);
1824 n = dummy_section(&d->map, as, &io_mem_watch);
1825 assert(n == PHYS_SECTION_WATCH);
1826
1827 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
1828 d->as = as;
1829 as->next_dispatch = d;
1830 }
1831
1832 static void mem_commit(MemoryListener *listener)
1833 {
1834 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
1835 AddressSpaceDispatch *cur = as->dispatch;
1836 AddressSpaceDispatch *next = as->next_dispatch;
1837
1838 phys_page_compact_all(next, next->map.nodes_nb);
1839
1840 as->dispatch = next;
1841
1842 if (cur) {
1843 phys_sections_free(&cur->map);
1844 g_free(cur);
1845 }
1846 }
1847
1848 static void tcg_commit(MemoryListener *listener)
1849 {
1850 CPUState *cpu;
1851
1852 /* since each CPU stores ram addresses in its TLB cache, we must
1853 reset the modified entries */
1854 /* XXX: slow ! */
1855 CPU_FOREACH(cpu) {
1856 /* FIXME: Disentangle the cpu.h circular files deps so we can
1857 directly get the right CPU from listener. */
1858 if (cpu->tcg_as_listener != listener) {
1859 continue;
1860 }
1861 tlb_flush(cpu, 1);
1862 }
1863 }
1864
1865 static void core_log_global_start(MemoryListener *listener)
1866 {
1867 cpu_physical_memory_set_dirty_tracking(true);
1868 }
1869
1870 static void core_log_global_stop(MemoryListener *listener)
1871 {
1872 cpu_physical_memory_set_dirty_tracking(false);
1873 }
1874
1875 static MemoryListener core_memory_listener = {
1876 .log_global_start = core_log_global_start,
1877 .log_global_stop = core_log_global_stop,
1878 .priority = 1,
1879 };
1880
1881 void address_space_init_dispatch(AddressSpace *as)
1882 {
1883 as->dispatch = NULL;
1884 as->dispatch_listener = (MemoryListener) {
1885 .begin = mem_begin,
1886 .commit = mem_commit,
1887 .region_add = mem_add,
1888 .region_nop = mem_add,
1889 .priority = 0,
1890 };
1891 memory_listener_register(&as->dispatch_listener, as);
1892 }
1893
1894 void address_space_destroy_dispatch(AddressSpace *as)
1895 {
1896 AddressSpaceDispatch *d = as->dispatch;
1897
1898 memory_listener_unregister(&as->dispatch_listener);
1899 g_free(d);
1900 as->dispatch = NULL;
1901 }
1902
1903 static void memory_map_init(void)
1904 {
1905 system_memory = g_malloc(sizeof(*system_memory));
1906
1907 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
1908 address_space_init(&address_space_memory, system_memory, "memory");
1909
1910 system_io = g_malloc(sizeof(*system_io));
1911 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1912 65536);
1913 address_space_init(&address_space_io, system_io, "I/O");
1914
1915 memory_listener_register(&core_memory_listener, &address_space_memory);
1916 }
1917
1918 MemoryRegion *get_system_memory(void)
1919 {
1920 return system_memory;
1921 }
1922
1923 MemoryRegion *get_system_io(void)
1924 {
1925 return system_io;
1926 }
1927
1928 #endif /* !defined(CONFIG_USER_ONLY) */
1929
1930 /* physical memory access (slow version, mainly for debug) */
1931 #if defined(CONFIG_USER_ONLY)
1932 int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
1933 uint8_t *buf, int len, int is_write)
1934 {
1935 int l, flags;
1936 target_ulong page;
1937 void * p;
1938
1939 while (len > 0) {
1940 page = addr & TARGET_PAGE_MASK;
1941 l = (page + TARGET_PAGE_SIZE) - addr;
1942 if (l > len)
1943 l = len;
1944 flags = page_get_flags(page);
1945 if (!(flags & PAGE_VALID))
1946 return -1;
1947 if (is_write) {
1948 if (!(flags & PAGE_WRITE))
1949 return -1;
1950 /* XXX: this code should not depend on lock_user */
1951 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
1952 return -1;
1953 memcpy(p, buf, l);
1954 unlock_user(p, addr, l);
1955 } else {
1956 if (!(flags & PAGE_READ))
1957 return -1;
1958 /* XXX: this code should not depend on lock_user */
1959 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
1960 return -1;
1961 memcpy(buf, p, l);
1962 unlock_user(p, addr, 0);
1963 }
1964 len -= l;
1965 buf += l;
1966 addr += l;
1967 }
1968 return 0;
1969 }
1970
1971 #else
1972
1973 static void invalidate_and_set_dirty(hwaddr addr,
1974 hwaddr length)
1975 {
1976 if (cpu_physical_memory_is_clean(addr)) {
1977 /* invalidate code */
1978 tb_invalidate_phys_page_range(addr, addr + length, 0);
1979 /* set dirty bit */
1980 cpu_physical_memory_set_dirty_range_nocode(addr, length);
1981 }
1982 xen_modified_memory(addr, length);
1983 }
1984
1985 static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
1986 {
1987 unsigned access_size_max = mr->ops->valid.max_access_size;
1988
1989 /* Regions are assumed to support 1-4 byte accesses unless
1990 otherwise specified. */
1991 if (access_size_max == 0) {
1992 access_size_max = 4;
1993 }
1994
1995 /* Bound the maximum access by the alignment of the address. */
1996 if (!mr->ops->impl.unaligned) {
1997 unsigned align_size_max = addr & -addr;
1998 if (align_size_max != 0 && align_size_max < access_size_max) {
1999 access_size_max = align_size_max;
2000 }
2001 }
2002
2003 /* Don't attempt accesses larger than the maximum. */
2004 if (l > access_size_max) {
2005 l = access_size_max;
2006 }
2007 if (l & (l - 1)) {
2008 l = 1 << (qemu_fls(l) - 1);
2009 }
2010
2011 return l;
2012 }
2013
2014 bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
2015 int len, bool is_write)
2016 {
2017 hwaddr l;
2018 uint8_t *ptr;
2019 uint64_t val;
2020 hwaddr addr1;
2021 MemoryRegion *mr;
2022 bool error = false;
2023
2024 while (len > 0) {
2025 l = len;
2026 mr = address_space_translate(as, addr, &addr1, &l, is_write);
2027
2028 if (is_write) {
2029 if (!memory_access_is_direct(mr, is_write)) {
2030 l = memory_access_size(mr, l, addr1);
2031 /* XXX: could force current_cpu to NULL to avoid
2032 potential bugs */
2033 switch (l) {
2034 case 8:
2035 /* 64 bit write access */
2036 val = ldq_p(buf);
2037 error |= io_mem_write(mr, addr1, val, 8);
2038 break;
2039 case 4:
2040 /* 32 bit write access */
2041 val = ldl_p(buf);
2042 error |= io_mem_write(mr, addr1, val, 4);
2043 break;
2044 case 2:
2045 /* 16 bit write access */
2046 val = lduw_p(buf);
2047 error |= io_mem_write(mr, addr1, val, 2);
2048 break;
2049 case 1:
2050 /* 8 bit write access */
2051 val = ldub_p(buf);
2052 error |= io_mem_write(mr, addr1, val, 1);
2053 break;
2054 default:
2055 abort();
2056 }
2057 } else {
2058 addr1 += memory_region_get_ram_addr(mr);
2059 /* RAM case */
2060 ptr = qemu_get_ram_ptr(addr1);
2061 memcpy(ptr, buf, l);
2062 invalidate_and_set_dirty(addr1, l);
2063 }
2064 } else {
2065 if (!memory_access_is_direct(mr, is_write)) {
2066 /* I/O case */
2067 l = memory_access_size(mr, l, addr1);
2068 switch (l) {
2069 case 8:
2070 /* 64 bit read access */
2071 error |= io_mem_read(mr, addr1, &val, 8);
2072 stq_p(buf, val);
2073 break;
2074 case 4:
2075 /* 32 bit read access */
2076 error |= io_mem_read(mr, addr1, &val, 4);
2077 stl_p(buf, val);
2078 break;
2079 case 2:
2080 /* 16 bit read access */
2081 error |= io_mem_read(mr, addr1, &val, 2);
2082 stw_p(buf, val);
2083 break;
2084 case 1:
2085 /* 8 bit read access */
2086 error |= io_mem_read(mr, addr1, &val, 1);
2087 stb_p(buf, val);
2088 break;
2089 default:
2090 abort();
2091 }
2092 } else {
2093 /* RAM case */
2094 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
2095 memcpy(buf, ptr, l);
2096 }
2097 }
2098 len -= l;
2099 buf += l;
2100 addr += l;
2101 }
2102
2103 return error;
2104 }
2105
2106 bool address_space_write(AddressSpace *as, hwaddr addr,
2107 const uint8_t *buf, int len)
2108 {
2109 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
2110 }
2111
2112 bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
2113 {
2114 return address_space_rw(as, addr, buf, len, false);
2115 }
2116
2117
2118 void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
2119 int len, int is_write)
2120 {
2121 address_space_rw(&address_space_memory, addr, buf, len, is_write);
2122 }
2123
2124 enum write_rom_type {
2125 WRITE_DATA,
2126 FLUSH_CACHE,
2127 };
2128
2129 static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
2130 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
2131 {
2132 hwaddr l;
2133 uint8_t *ptr;
2134 hwaddr addr1;
2135 MemoryRegion *mr;
2136
2137 while (len > 0) {
2138 l = len;
2139 mr = address_space_translate(as, addr, &addr1, &l, true);
2140
2141 if (!(memory_region_is_ram(mr) ||
2142 memory_region_is_romd(mr))) {
2143 /* do nothing */
2144 } else {
2145 addr1 += memory_region_get_ram_addr(mr);
2146 /* ROM/RAM case */
2147 ptr = qemu_get_ram_ptr(addr1);
2148 switch (type) {
2149 case WRITE_DATA:
2150 memcpy(ptr, buf, l);
2151 invalidate_and_set_dirty(addr1, l);
2152 break;
2153 case FLUSH_CACHE:
2154 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2155 break;
2156 }
2157 }
2158 len -= l;
2159 buf += l;
2160 addr += l;
2161 }
2162 }
2163
2164 /* used for ROM loading : can write in RAM and ROM */
2165 void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
2166 const uint8_t *buf, int len)
2167 {
2168 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
2169 }
2170
2171 void cpu_flush_icache_range(hwaddr start, int len)
2172 {
2173 /*
2174 * This function should do the same thing as an icache flush that was
2175 * triggered from within the guest. For TCG we are always cache coherent,
2176 * so there is no need to flush anything. For KVM / Xen we need to flush
2177 * the host's instruction cache at least.
2178 */
2179 if (tcg_enabled()) {
2180 return;
2181 }
2182
2183 cpu_physical_memory_write_rom_internal(&address_space_memory,
2184 start, NULL, len, FLUSH_CACHE);
2185 }
2186
2187 typedef struct {
2188 MemoryRegion *mr;
2189 void *buffer;
2190 hwaddr addr;
2191 hwaddr len;
2192 } BounceBuffer;
2193
2194 static BounceBuffer bounce;
2195
2196 typedef struct MapClient {
2197 void *opaque;
2198 void (*callback)(void *opaque);
2199 QLIST_ENTRY(MapClient) link;
2200 } MapClient;
2201
2202 static QLIST_HEAD(map_client_list, MapClient) map_client_list
2203 = QLIST_HEAD_INITIALIZER(map_client_list);
2204
2205 void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2206 {
2207 MapClient *client = g_malloc(sizeof(*client));
2208
2209 client->opaque = opaque;
2210 client->callback = callback;
2211 QLIST_INSERT_HEAD(&map_client_list, client, link);
2212 return client;
2213 }
2214
2215 static void cpu_unregister_map_client(void *_client)
2216 {
2217 MapClient *client = (MapClient *)_client;
2218
2219 QLIST_REMOVE(client, link);
2220 g_free(client);
2221 }
2222
2223 static void cpu_notify_map_clients(void)
2224 {
2225 MapClient *client;
2226
2227 while (!QLIST_EMPTY(&map_client_list)) {
2228 client = QLIST_FIRST(&map_client_list);
2229 client->callback(client->opaque);
2230 cpu_unregister_map_client(client);
2231 }
2232 }
2233
2234 bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2235 {
2236 MemoryRegion *mr;
2237 hwaddr l, xlat;
2238
2239 while (len > 0) {
2240 l = len;
2241 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2242 if (!memory_access_is_direct(mr, is_write)) {
2243 l = memory_access_size(mr, l, addr);
2244 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
2245 return false;
2246 }
2247 }
2248
2249 len -= l;
2250 addr += l;
2251 }
2252 return true;
2253 }
2254
2255 /* Map a physical memory region into a host virtual address.
2256 * May map a subset of the requested range, given by and returned in *plen.
2257 * May return NULL if resources needed to perform the mapping are exhausted.
2258 * Use only for reads OR writes - not for read-modify-write operations.
2259 * Use cpu_register_map_client() to know when retrying the map operation is
2260 * likely to succeed.
2261 */
2262 void *address_space_map(AddressSpace *as,
2263 hwaddr addr,
2264 hwaddr *plen,
2265 bool is_write)
2266 {
2267 hwaddr len = *plen;
2268 hwaddr done = 0;
2269 hwaddr l, xlat, base;
2270 MemoryRegion *mr, *this_mr;
2271 ram_addr_t raddr;
2272
2273 if (len == 0) {
2274 return NULL;
2275 }
2276
2277 l = len;
2278 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2279 if (!memory_access_is_direct(mr, is_write)) {
2280 if (bounce.buffer) {
2281 return NULL;
2282 }
2283 /* Avoid unbounded allocations */
2284 l = MIN(l, TARGET_PAGE_SIZE);
2285 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
2286 bounce.addr = addr;
2287 bounce.len = l;
2288
2289 memory_region_ref(mr);
2290 bounce.mr = mr;
2291 if (!is_write) {
2292 address_space_read(as, addr, bounce.buffer, l);
2293 }
2294
2295 *plen = l;
2296 return bounce.buffer;
2297 }
2298
2299 base = xlat;
2300 raddr = memory_region_get_ram_addr(mr);
2301
2302 for (;;) {
2303 len -= l;
2304 addr += l;
2305 done += l;
2306 if (len == 0) {
2307 break;
2308 }
2309
2310 l = len;
2311 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2312 if (this_mr != mr || xlat != base + done) {
2313 break;
2314 }
2315 }
2316
2317 memory_region_ref(mr);
2318 *plen = done;
2319 return qemu_ram_ptr_length(raddr + base, plen);
2320 }
2321
2322 /* Unmaps a memory region previously mapped by address_space_map().
2323 * Will also mark the memory as dirty if is_write == 1. access_len gives
2324 * the amount of memory that was actually read or written by the caller.
2325 */
2326 void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2327 int is_write, hwaddr access_len)
2328 {
2329 if (buffer != bounce.buffer) {
2330 MemoryRegion *mr;
2331 ram_addr_t addr1;
2332
2333 mr = qemu_ram_addr_from_host(buffer, &addr1);
2334 assert(mr != NULL);
2335 if (is_write) {
2336 invalidate_and_set_dirty(addr1, access_len);
2337 }
2338 if (xen_enabled()) {
2339 xen_invalidate_map_cache_entry(buffer);
2340 }
2341 memory_region_unref(mr);
2342 return;
2343 }
2344 if (is_write) {
2345 address_space_write(as, bounce.addr, bounce.buffer, access_len);
2346 }
2347 qemu_vfree(bounce.buffer);
2348 bounce.buffer = NULL;
2349 memory_region_unref(bounce.mr);
2350 cpu_notify_map_clients();
2351 }
2352
2353 void *cpu_physical_memory_map(hwaddr addr,
2354 hwaddr *plen,
2355 int is_write)
2356 {
2357 return address_space_map(&address_space_memory, addr, plen, is_write);
2358 }
2359
2360 void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2361 int is_write, hwaddr access_len)
2362 {
2363 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2364 }
2365
2366 /* warning: addr must be aligned */
2367 static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
2368 enum device_endian endian)
2369 {
2370 uint8_t *ptr;
2371 uint64_t val;
2372 MemoryRegion *mr;
2373 hwaddr l = 4;
2374 hwaddr addr1;
2375
2376 mr = address_space_translate(as, addr, &addr1, &l, false);
2377 if (l < 4 || !memory_access_is_direct(mr, false)) {
2378 /* I/O case */
2379 io_mem_read(mr, addr1, &val, 4);
2380 #if defined(TARGET_WORDS_BIGENDIAN)
2381 if (endian == DEVICE_LITTLE_ENDIAN) {
2382 val = bswap32(val);
2383 }
2384 #else
2385 if (endian == DEVICE_BIG_ENDIAN) {
2386 val = bswap32(val);
2387 }
2388 #endif
2389 } else {
2390 /* RAM case */
2391 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
2392 & TARGET_PAGE_MASK)
2393 + addr1);
2394 switch (endian) {
2395 case DEVICE_LITTLE_ENDIAN:
2396 val = ldl_le_p(ptr);
2397 break;
2398 case DEVICE_BIG_ENDIAN:
2399 val = ldl_be_p(ptr);
2400 break;
2401 default:
2402 val = ldl_p(ptr);
2403 break;
2404 }
2405 }
2406 return val;
2407 }
2408
2409 uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
2410 {
2411 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
2412 }
2413
2414 uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
2415 {
2416 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
2417 }
2418
2419 uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
2420 {
2421 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
2422 }
2423
2424 /* warning: addr must be aligned */
2425 static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
2426 enum device_endian endian)
2427 {
2428 uint8_t *ptr;
2429 uint64_t val;
2430 MemoryRegion *mr;
2431 hwaddr l = 8;
2432 hwaddr addr1;
2433
2434 mr = address_space_translate(as, addr, &addr1, &l,
2435 false);
2436 if (l < 8 || !memory_access_is_direct(mr, false)) {
2437 /* I/O case */
2438 io_mem_read(mr, addr1, &val, 8);
2439 #if defined(TARGET_WORDS_BIGENDIAN)
2440 if (endian == DEVICE_LITTLE_ENDIAN) {
2441 val = bswap64(val);
2442 }
2443 #else
2444 if (endian == DEVICE_BIG_ENDIAN) {
2445 val = bswap64(val);
2446 }
2447 #endif
2448 } else {
2449 /* RAM case */
2450 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
2451 & TARGET_PAGE_MASK)
2452 + addr1);
2453 switch (endian) {
2454 case DEVICE_LITTLE_ENDIAN:
2455 val = ldq_le_p(ptr);
2456 break;
2457 case DEVICE_BIG_ENDIAN:
2458 val = ldq_be_p(ptr);
2459 break;
2460 default:
2461 val = ldq_p(ptr);
2462 break;
2463 }
2464 }
2465 return val;
2466 }
2467
2468 uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
2469 {
2470 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
2471 }
2472
2473 uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
2474 {
2475 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
2476 }
2477
2478 uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
2479 {
2480 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
2481 }
2482
2483 /* XXX: optimize */
2484 uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
2485 {
2486 uint8_t val;
2487 address_space_rw(as, addr, &val, 1, 0);
2488 return val;
2489 }
2490
2491 /* warning: addr must be aligned */
2492 static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
2493 enum device_endian endian)
2494 {
2495 uint8_t *ptr;
2496 uint64_t val;
2497 MemoryRegion *mr;
2498 hwaddr l = 2;
2499 hwaddr addr1;
2500
2501 mr = address_space_translate(as, addr, &addr1, &l,
2502 false);
2503 if (l < 2 || !memory_access_is_direct(mr, false)) {
2504 /* I/O case */
2505 io_mem_read(mr, addr1, &val, 2);
2506 #if defined(TARGET_WORDS_BIGENDIAN)
2507 if (endian == DEVICE_LITTLE_ENDIAN) {
2508 val = bswap16(val);
2509 }
2510 #else
2511 if (endian == DEVICE_BIG_ENDIAN) {
2512 val = bswap16(val);
2513 }
2514 #endif
2515 } else {
2516 /* RAM case */
2517 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
2518 & TARGET_PAGE_MASK)
2519 + addr1);
2520 switch (endian) {
2521 case DEVICE_LITTLE_ENDIAN:
2522 val = lduw_le_p(ptr);
2523 break;
2524 case DEVICE_BIG_ENDIAN:
2525 val = lduw_be_p(ptr);
2526 break;
2527 default:
2528 val = lduw_p(ptr);
2529 break;
2530 }
2531 }
2532 return val;
2533 }
2534
2535 uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
2536 {
2537 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
2538 }
2539
2540 uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
2541 {
2542 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
2543 }
2544
2545 uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
2546 {
2547 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
2548 }
2549
2550 /* warning: addr must be aligned. The ram page is not masked as dirty
2551 and the code inside is not invalidated. It is useful if the dirty
2552 bits are used to track modified PTEs */
2553 void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
2554 {
2555 uint8_t *ptr;
2556 MemoryRegion *mr;
2557 hwaddr l = 4;
2558 hwaddr addr1;
2559
2560 mr = address_space_translate(as, addr, &addr1, &l,
2561 true);
2562 if (l < 4 || !memory_access_is_direct(mr, true)) {
2563 io_mem_write(mr, addr1, val, 4);
2564 } else {
2565 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
2566 ptr = qemu_get_ram_ptr(addr1);
2567 stl_p(ptr, val);
2568
2569 if (unlikely(in_migration)) {
2570 if (cpu_physical_memory_is_clean(addr1)) {
2571 /* invalidate code */
2572 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2573 /* set dirty bit */
2574 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
2575 }
2576 }
2577 }
2578 }
2579
2580 /* warning: addr must be aligned */
2581 static inline void stl_phys_internal(AddressSpace *as,
2582 hwaddr addr, uint32_t val,
2583 enum device_endian endian)
2584 {
2585 uint8_t *ptr;
2586 MemoryRegion *mr;
2587 hwaddr l = 4;
2588 hwaddr addr1;
2589
2590 mr = address_space_translate(as, addr, &addr1, &l,
2591 true);
2592 if (l < 4 || !memory_access_is_direct(mr, true)) {
2593 #if defined(TARGET_WORDS_BIGENDIAN)
2594 if (endian == DEVICE_LITTLE_ENDIAN) {
2595 val = bswap32(val);
2596 }
2597 #else
2598 if (endian == DEVICE_BIG_ENDIAN) {
2599 val = bswap32(val);
2600 }
2601 #endif
2602 io_mem_write(mr, addr1, val, 4);
2603 } else {
2604 /* RAM case */
2605 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
2606 ptr = qemu_get_ram_ptr(addr1);
2607 switch (endian) {
2608 case DEVICE_LITTLE_ENDIAN:
2609 stl_le_p(ptr, val);
2610 break;
2611 case DEVICE_BIG_ENDIAN:
2612 stl_be_p(ptr, val);
2613 break;
2614 default:
2615 stl_p(ptr, val);
2616 break;
2617 }
2618 invalidate_and_set_dirty(addr1, 4);
2619 }
2620 }
2621
2622 void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
2623 {
2624 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
2625 }
2626
2627 void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
2628 {
2629 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
2630 }
2631
2632 void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
2633 {
2634 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
2635 }
2636
2637 /* XXX: optimize */
2638 void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
2639 {
2640 uint8_t v = val;
2641 address_space_rw(as, addr, &v, 1, 1);
2642 }
2643
2644 /* warning: addr must be aligned */
2645 static inline void stw_phys_internal(AddressSpace *as,
2646 hwaddr addr, uint32_t val,
2647 enum device_endian endian)
2648 {
2649 uint8_t *ptr;
2650 MemoryRegion *mr;
2651 hwaddr l = 2;
2652 hwaddr addr1;
2653
2654 mr = address_space_translate(as, addr, &addr1, &l, true);
2655 if (l < 2 || !memory_access_is_direct(mr, true)) {
2656 #if defined(TARGET_WORDS_BIGENDIAN)
2657 if (endian == DEVICE_LITTLE_ENDIAN) {
2658 val = bswap16(val);
2659 }
2660 #else
2661 if (endian == DEVICE_BIG_ENDIAN) {
2662 val = bswap16(val);
2663 }
2664 #endif
2665 io_mem_write(mr, addr1, val, 2);
2666 } else {
2667 /* RAM case */
2668 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
2669 ptr = qemu_get_ram_ptr(addr1);
2670 switch (endian) {
2671 case DEVICE_LITTLE_ENDIAN:
2672 stw_le_p(ptr, val);
2673 break;
2674 case DEVICE_BIG_ENDIAN:
2675 stw_be_p(ptr, val);
2676 break;
2677 default:
2678 stw_p(ptr, val);
2679 break;
2680 }
2681 invalidate_and_set_dirty(addr1, 2);
2682 }
2683 }
2684
2685 void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
2686 {
2687 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
2688 }
2689
2690 void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
2691 {
2692 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
2693 }
2694
2695 void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
2696 {
2697 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
2698 }
2699
2700 /* XXX: optimize */
2701 void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
2702 {
2703 val = tswap64(val);
2704 address_space_rw(as, addr, (void *) &val, 8, 1);
2705 }
2706
2707 void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
2708 {
2709 val = cpu_to_le64(val);
2710 address_space_rw(as, addr, (void *) &val, 8, 1);
2711 }
2712
2713 void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
2714 {
2715 val = cpu_to_be64(val);
2716 address_space_rw(as, addr, (void *) &val, 8, 1);
2717 }
2718
2719 /* virtual memory access for debug (includes writing to ROM) */
2720 int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
2721 uint8_t *buf, int len, int is_write)
2722 {
2723 int l;
2724 hwaddr phys_addr;
2725 target_ulong page;
2726
2727 while (len > 0) {
2728 page = addr & TARGET_PAGE_MASK;
2729 phys_addr = cpu_get_phys_page_debug(cpu, page);
2730 /* if no physical page mapped, return an error */
2731 if (phys_addr == -1)
2732 return -1;
2733 l = (page + TARGET_PAGE_SIZE) - addr;
2734 if (l > len)
2735 l = len;
2736 phys_addr += (addr & ~TARGET_PAGE_MASK);
2737 if (is_write) {
2738 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2739 } else {
2740 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2741 }
2742 len -= l;
2743 buf += l;
2744 addr += l;
2745 }
2746 return 0;
2747 }
2748 #endif
2749
2750 /*
2751 * A helper function for the _utterly broken_ virtio device model to find out if
2752 * it's running on a big endian machine. Don't do this at home kids!
2753 */
2754 bool target_words_bigendian(void);
2755 bool target_words_bigendian(void)
2756 {
2757 #if defined(TARGET_WORDS_BIGENDIAN)
2758 return true;
2759 #else
2760 return false;
2761 #endif
2762 }
2763
2764 #ifndef CONFIG_USER_ONLY
2765 bool cpu_physical_memory_is_io(hwaddr phys_addr)
2766 {
2767 MemoryRegion*mr;
2768 hwaddr l = 1;
2769
2770 mr = address_space_translate(&address_space_memory,
2771 phys_addr, &phys_addr, &l, false);
2772
2773 return !(memory_region_is_ram(mr) ||
2774 memory_region_is_romd(mr));
2775 }
2776
2777 void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2778 {
2779 RAMBlock *block;
2780
2781 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2782 func(block->host, block->offset, block->length, opaque);
2783 }
2784 }
2785 #endif