]> git.proxmox.com Git - mirror_qemu.git/blob - hw/block/pflash_cfi02.c
hw/block/pflash_cfi02: Implement erase suspend/resume
[mirror_qemu.git] / hw / block / pflash_cfi02.c
1 /*
2 * CFI parallel flash with AMD command set emulation
3 *
4 * Copyright (c) 2005 Jocelyn Mayer
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20 /*
21 * For now, this code can emulate flashes of 1, 2 or 4 bytes width.
22 * Supported commands/modes are:
23 * - flash read
24 * - flash write
25 * - flash ID read
26 * - sector erase
27 * - chip erase
28 * - unlock bypass command
29 * - CFI queries
30 *
31 * It does not support flash interleaving.
32 * It does not implement software data protection as found in many real chips
33 */
34
35 #include "qemu/osdep.h"
36 #include "hw/hw.h"
37 #include "hw/block/block.h"
38 #include "hw/block/flash.h"
39 #include "qapi/error.h"
40 #include "qemu/bitmap.h"
41 #include "qemu/timer.h"
42 #include "sysemu/block-backend.h"
43 #include "qemu/host-utils.h"
44 #include "qemu/module.h"
45 #include "hw/sysbus.h"
46 #include "trace.h"
47
48 #define PFLASH_DEBUG false
49 #define DPRINTF(fmt, ...) \
50 do { \
51 if (PFLASH_DEBUG) { \
52 fprintf(stderr, "PFLASH: " fmt, ## __VA_ARGS__); \
53 } \
54 } while (0)
55
56 #define PFLASH_LAZY_ROMD_THRESHOLD 42
57
58 /*
59 * The size of the cfi_table indirectly depends on this and the start of the
60 * PRI table directly depends on it. 4 is the maximum size (and also what
61 * seems common) without changing the PRT table address.
62 */
63 #define PFLASH_MAX_ERASE_REGIONS 4
64
65 /* Special write cycles for CFI queries. */
66 enum {
67 WCYCLE_CFI = 7,
68 WCYCLE_AUTOSELECT_CFI = 8,
69 };
70
71 struct PFlashCFI02 {
72 /*< private >*/
73 SysBusDevice parent_obj;
74 /*< public >*/
75
76 BlockBackend *blk;
77 uint32_t uniform_nb_blocs;
78 uint32_t uniform_sector_len;
79 uint32_t total_sectors;
80 uint32_t nb_blocs[PFLASH_MAX_ERASE_REGIONS];
81 uint32_t sector_len[PFLASH_MAX_ERASE_REGIONS];
82 uint32_t chip_len;
83 uint8_t mappings;
84 uint8_t width;
85 uint8_t be;
86 int wcycle; /* if 0, the flash is read normally */
87 int bypass;
88 int ro;
89 uint8_t cmd;
90 uint8_t status;
91 /* FIXME: implement array device properties */
92 uint16_t ident0;
93 uint16_t ident1;
94 uint16_t ident2;
95 uint16_t ident3;
96 uint16_t unlock_addr0;
97 uint16_t unlock_addr1;
98 uint8_t cfi_table[0x4d];
99 QEMUTimer timer;
100 /* The device replicates the flash memory across its memory space. Emulate
101 * that by having a container (.mem) filled with an array of aliases
102 * (.mem_mappings) pointing to the flash memory (.orig_mem).
103 */
104 MemoryRegion mem;
105 MemoryRegion *mem_mappings; /* array; one per mapping */
106 MemoryRegion orig_mem;
107 int rom_mode;
108 int read_counter; /* used for lazy switch-back to rom mode */
109 int sectors_to_erase;
110 uint64_t erase_time_remaining;
111 unsigned long *sector_erase_map;
112 char *name;
113 void *storage;
114 };
115
116 /*
117 * Toggle status bit DQ7.
118 */
119 static inline void toggle_dq7(PFlashCFI02 *pfl)
120 {
121 pfl->status ^= 0x80;
122 }
123
124 /*
125 * Set status bit DQ7 to bit 7 of value.
126 */
127 static inline void set_dq7(PFlashCFI02 *pfl, uint8_t value)
128 {
129 pfl->status &= 0x7F;
130 pfl->status |= value & 0x80;
131 }
132
133 /*
134 * Toggle status bit DQ6.
135 */
136 static inline void toggle_dq6(PFlashCFI02 *pfl)
137 {
138 pfl->status ^= 0x40;
139 }
140
141 /*
142 * Turn on DQ3.
143 */
144 static inline void assert_dq3(PFlashCFI02 *pfl)
145 {
146 pfl->status |= 0x08;
147 }
148
149 /*
150 * Turn off DQ3.
151 */
152 static inline void reset_dq3(PFlashCFI02 *pfl)
153 {
154 pfl->status &= ~0x08;
155 }
156
157 /*
158 * Toggle status bit DQ2.
159 */
160 static inline void toggle_dq2(PFlashCFI02 *pfl)
161 {
162 pfl->status ^= 0x04;
163 }
164
165 /*
166 * Set up replicated mappings of the same region.
167 */
168 static void pflash_setup_mappings(PFlashCFI02 *pfl)
169 {
170 unsigned i;
171 hwaddr size = memory_region_size(&pfl->orig_mem);
172
173 memory_region_init(&pfl->mem, OBJECT(pfl), "pflash", pfl->mappings * size);
174 pfl->mem_mappings = g_new(MemoryRegion, pfl->mappings);
175 for (i = 0; i < pfl->mappings; ++i) {
176 memory_region_init_alias(&pfl->mem_mappings[i], OBJECT(pfl),
177 "pflash-alias", &pfl->orig_mem, 0, size);
178 memory_region_add_subregion(&pfl->mem, i * size, &pfl->mem_mappings[i]);
179 }
180 }
181
182 static void pflash_register_memory(PFlashCFI02 *pfl, int rom_mode)
183 {
184 memory_region_rom_device_set_romd(&pfl->orig_mem, rom_mode);
185 pfl->rom_mode = rom_mode;
186 }
187
188 static size_t pflash_regions_count(PFlashCFI02 *pfl)
189 {
190 return pfl->cfi_table[0x2c];
191 }
192
193 /*
194 * Returns the time it takes to erase the number of sectors scheduled for
195 * erasure based on CFI address 0x21 which is "Typical timeout per individual
196 * block erase 2^N ms."
197 */
198 static uint64_t pflash_erase_time(PFlashCFI02 *pfl)
199 {
200 /*
201 * If there are no sectors to erase (which can happen if all of the sectors
202 * to be erased are protected), then erase takes 100 us. Protected sectors
203 * aren't supported so this should never happen.
204 */
205 return ((1ULL << pfl->cfi_table[0x21]) * pfl->sectors_to_erase) * SCALE_US;
206 }
207
208 /*
209 * Returns true if the device is currently in erase suspend mode.
210 */
211 static inline bool pflash_erase_suspend_mode(PFlashCFI02 *pfl)
212 {
213 return pfl->erase_time_remaining > 0;
214 }
215
216 static void pflash_timer(void *opaque)
217 {
218 PFlashCFI02 *pfl = opaque;
219
220 trace_pflash_timer_expired(pfl->cmd);
221 if (pfl->cmd == 0x30) {
222 /*
223 * Sector erase. If DQ3 is 0 when the timer expires, then the 50
224 * us erase timeout has expired so we need to start the timer for the
225 * sector erase algorithm. Otherwise, the erase completed and we should
226 * go back to read array mode.
227 */
228 if ((pfl->status & 0x08) == 0) {
229 assert_dq3(pfl);
230 uint64_t timeout = pflash_erase_time(pfl);
231 timer_mod(&pfl->timer,
232 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + timeout);
233 DPRINTF("%s: erase timeout fired; erasing %d sectors\n",
234 __func__, pfl->sectors_to_erase);
235 return;
236 }
237 DPRINTF("%s: sector erase complete\n", __func__);
238 bitmap_zero(pfl->sector_erase_map, pfl->total_sectors);
239 pfl->sectors_to_erase = 0;
240 reset_dq3(pfl);
241 }
242
243 /* Reset flash */
244 toggle_dq7(pfl);
245 if (pfl->bypass) {
246 pfl->wcycle = 2;
247 } else {
248 pflash_register_memory(pfl, 1);
249 pfl->wcycle = 0;
250 }
251 pfl->cmd = 0;
252 }
253
254 /*
255 * Read data from flash.
256 */
257 static uint64_t pflash_data_read(PFlashCFI02 *pfl, hwaddr offset,
258 unsigned int width)
259 {
260 uint8_t *p = (uint8_t *)pfl->storage + offset;
261 uint64_t ret = pfl->be ? ldn_be_p(p, width) : ldn_le_p(p, width);
262 trace_pflash_data_read(offset, width << 1, ret);
263 return ret;
264 }
265
266 typedef struct {
267 uint32_t len;
268 uint32_t num;
269 } SectorInfo;
270
271 /*
272 * offset should be a byte offset of the QEMU device and _not_ a device
273 * offset.
274 */
275 static SectorInfo pflash_sector_info(PFlashCFI02 *pfl, hwaddr offset)
276 {
277 assert(offset < pfl->chip_len);
278 hwaddr addr = 0;
279 uint32_t sector_num = 0;
280 for (int i = 0; i < pflash_regions_count(pfl); ++i) {
281 uint64_t region_size = (uint64_t)pfl->nb_blocs[i] * pfl->sector_len[i];
282 if (addr <= offset && offset < addr + region_size) {
283 return (SectorInfo) {
284 .len = pfl->sector_len[i],
285 .num = sector_num + (offset - addr) / pfl->sector_len[i],
286 };
287 }
288 sector_num += pfl->nb_blocs[i];
289 addr += region_size;
290 }
291 abort();
292 }
293
294 /*
295 * Returns true if the offset refers to a flash sector that is currently being
296 * erased.
297 */
298 static bool pflash_sector_is_erasing(PFlashCFI02 *pfl, hwaddr offset)
299 {
300 long sector_num = pflash_sector_info(pfl, offset).num;
301 return test_bit(sector_num, pfl->sector_erase_map);
302 }
303
304 static uint64_t pflash_read(void *opaque, hwaddr offset, unsigned int width)
305 {
306 PFlashCFI02 *pfl = opaque;
307 hwaddr boff;
308 uint64_t ret;
309
310 ret = -1;
311 /* Lazy reset to ROMD mode after a certain amount of read accesses */
312 if (!pfl->rom_mode && pfl->wcycle == 0 &&
313 ++pfl->read_counter > PFLASH_LAZY_ROMD_THRESHOLD) {
314 pflash_register_memory(pfl, 1);
315 }
316 offset &= pfl->chip_len - 1;
317 boff = offset & 0xFF;
318 if (pfl->width == 2) {
319 boff = boff >> 1;
320 } else if (pfl->width == 4) {
321 boff = boff >> 2;
322 }
323 switch (pfl->cmd) {
324 default:
325 /* This should never happen : reset state & treat it as a read*/
326 DPRINTF("%s: unknown command state: %x\n", __func__, pfl->cmd);
327 pfl->wcycle = 0;
328 pfl->cmd = 0;
329 /* fall through to the read code */
330 case 0x80:
331 /* We accept reads during second unlock sequence... */
332 case 0x00:
333 if (pflash_erase_suspend_mode(pfl) &&
334 pflash_sector_is_erasing(pfl, offset)) {
335 /* Toggle bit 2, but not 6. */
336 toggle_dq2(pfl);
337 /* Status register read */
338 ret = pfl->status;
339 DPRINTF("%s: status %" PRIx64 "\n", __func__, ret);
340 break;
341 }
342 /* Flash area read */
343 ret = pflash_data_read(pfl, offset, width);
344 break;
345 case 0x90:
346 /* flash ID read */
347 switch (boff) {
348 case 0x00:
349 case 0x01:
350 ret = boff & 0x01 ? pfl->ident1 : pfl->ident0;
351 break;
352 case 0x02:
353 ret = 0x00; /* Pretend all sectors are unprotected */
354 break;
355 case 0x0E:
356 case 0x0F:
357 ret = boff & 0x01 ? pfl->ident3 : pfl->ident2;
358 if (ret != (uint8_t)-1) {
359 break;
360 }
361 /* Fall through to data read. */
362 default:
363 ret = pflash_data_read(pfl, offset, width);
364 }
365 DPRINTF("%s: ID " TARGET_FMT_plx " %" PRIx64 "\n", __func__, boff, ret);
366 break;
367 case 0x10:
368 case 0x30:
369 /* Toggle bit 2 during erase, but not program. */
370 toggle_dq2(pfl);
371 case 0xA0:
372 /* Toggle bit 6 */
373 toggle_dq6(pfl);
374 /* Status register read */
375 ret = pfl->status;
376 DPRINTF("%s: status %" PRIx64 "\n", __func__, ret);
377 break;
378 case 0x98:
379 /* CFI query mode */
380 if (boff < sizeof(pfl->cfi_table)) {
381 ret = pfl->cfi_table[boff];
382 } else {
383 ret = 0;
384 }
385 break;
386 }
387 trace_pflash_io_read(offset, width, width << 1, ret, pfl->cmd, pfl->wcycle);
388
389 return ret;
390 }
391
392 /* update flash content on disk */
393 static void pflash_update(PFlashCFI02 *pfl, int offset, int size)
394 {
395 int offset_end;
396 if (pfl->blk) {
397 offset_end = offset + size;
398 /* widen to sector boundaries */
399 offset = QEMU_ALIGN_DOWN(offset, BDRV_SECTOR_SIZE);
400 offset_end = QEMU_ALIGN_UP(offset_end, BDRV_SECTOR_SIZE);
401 blk_pwrite(pfl->blk, offset, pfl->storage + offset,
402 offset_end - offset, 0);
403 }
404 }
405
406 static void pflash_sector_erase(PFlashCFI02 *pfl, hwaddr offset)
407 {
408 SectorInfo sector_info = pflash_sector_info(pfl, offset);
409 uint64_t sector_len = sector_info.len;
410 offset &= ~(sector_len - 1);
411 DPRINTF("%s: start sector erase at %0*" PRIx64 "-%0*" PRIx64 "\n",
412 __func__, pfl->width * 2, offset,
413 pfl->width * 2, offset + sector_len - 1);
414 if (!pfl->ro) {
415 uint8_t *p = pfl->storage;
416 memset(p + offset, 0xff, sector_len);
417 pflash_update(pfl, offset, sector_len);
418 }
419 set_dq7(pfl, 0x00);
420 ++pfl->sectors_to_erase;
421 set_bit(sector_info.num, pfl->sector_erase_map);
422 /* Set (or reset) the 50 us timer for additional erase commands. */
423 timer_mod(&pfl->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 50000);
424 }
425
426 static void pflash_write(void *opaque, hwaddr offset, uint64_t value,
427 unsigned int width)
428 {
429 PFlashCFI02 *pfl = opaque;
430 hwaddr boff;
431 uint8_t *p;
432 uint8_t cmd;
433
434 trace_pflash_io_write(offset, width, width << 1, value, pfl->wcycle);
435 cmd = value;
436 if (pfl->cmd != 0xA0) {
437 /* Reset does nothing during chip erase and sector erase. */
438 if (cmd == 0xF0 && pfl->cmd != 0x10 && pfl->cmd != 0x30) {
439 if (pfl->wcycle == WCYCLE_AUTOSELECT_CFI) {
440 /* Return to autoselect mode. */
441 pfl->wcycle = 3;
442 pfl->cmd = 0x90;
443 return;
444 }
445 goto reset_flash;
446 }
447 }
448 offset &= pfl->chip_len - 1;
449
450 boff = offset;
451 if (pfl->width == 2) {
452 boff = boff >> 1;
453 } else if (pfl->width == 4) {
454 boff = boff >> 2;
455 }
456 /* Only the least-significant 11 bits are used in most cases. */
457 boff &= 0x7FF;
458 switch (pfl->wcycle) {
459 case 0:
460 /* Set the device in I/O access mode if required */
461 if (pfl->rom_mode)
462 pflash_register_memory(pfl, 0);
463 pfl->read_counter = 0;
464 /* We're in read mode */
465 check_unlock0:
466 if (boff == 0x55 && cmd == 0x98) {
467 /* Enter CFI query mode */
468 pfl->wcycle = WCYCLE_CFI;
469 pfl->cmd = 0x98;
470 return;
471 }
472 /* Handle erase resume in erase suspend mode, otherwise reset. */
473 if (cmd == 0x30) {
474 if (pflash_erase_suspend_mode(pfl)) {
475 /* Resume the erase. */
476 timer_mod(&pfl->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
477 pfl->erase_time_remaining);
478 pfl->erase_time_remaining = 0;
479 pfl->wcycle = 6;
480 pfl->cmd = 0x30;
481 set_dq7(pfl, 0x00);
482 assert_dq3(pfl);
483 return;
484 }
485 goto reset_flash;
486 }
487 /* Ignore erase suspend. */
488 if (cmd == 0xB0) {
489 return;
490 }
491 if (boff != pfl->unlock_addr0 || cmd != 0xAA) {
492 DPRINTF("%s: unlock0 failed " TARGET_FMT_plx " %02x %04x\n",
493 __func__, boff, cmd, pfl->unlock_addr0);
494 goto reset_flash;
495 }
496 DPRINTF("%s: unlock sequence started\n", __func__);
497 break;
498 case 1:
499 /* We started an unlock sequence */
500 check_unlock1:
501 if (boff != pfl->unlock_addr1 || cmd != 0x55) {
502 DPRINTF("%s: unlock1 failed " TARGET_FMT_plx " %02x\n", __func__,
503 boff, cmd);
504 goto reset_flash;
505 }
506 DPRINTF("%s: unlock sequence done\n", __func__);
507 break;
508 case 2:
509 /* We finished an unlock sequence */
510 if (!pfl->bypass && boff != pfl->unlock_addr0) {
511 DPRINTF("%s: command failed " TARGET_FMT_plx " %02x\n", __func__,
512 boff, cmd);
513 goto reset_flash;
514 }
515 switch (cmd) {
516 case 0x20:
517 pfl->bypass = 1;
518 goto do_bypass;
519 case 0x80:
520 case 0x90:
521 case 0xA0:
522 pfl->cmd = cmd;
523 DPRINTF("%s: starting command %02x\n", __func__, cmd);
524 break;
525 default:
526 DPRINTF("%s: unknown command %02x\n", __func__, cmd);
527 goto reset_flash;
528 }
529 break;
530 case 3:
531 switch (pfl->cmd) {
532 case 0x80:
533 /* We need another unlock sequence */
534 goto check_unlock0;
535 case 0xA0:
536 if (pflash_erase_suspend_mode(pfl) &&
537 pflash_sector_is_erasing(pfl, offset)) {
538 /* Ignore writes to erasing sectors. */
539 if (pfl->bypass) {
540 goto do_bypass;
541 }
542 goto reset_flash;
543 }
544 trace_pflash_data_write(offset, width << 1, value, 0);
545 if (!pfl->ro) {
546 p = (uint8_t *)pfl->storage + offset;
547 if (pfl->be) {
548 uint64_t current = ldn_be_p(p, width);
549 stn_be_p(p, width, current & value);
550 } else {
551 uint64_t current = ldn_le_p(p, width);
552 stn_le_p(p, width, current & value);
553 }
554 pflash_update(pfl, offset, width);
555 }
556 /*
557 * While programming, status bit DQ7 should hold the opposite
558 * value from how it was programmed.
559 */
560 set_dq7(pfl, ~value);
561 /* Let's pretend write is immediate */
562 if (pfl->bypass)
563 goto do_bypass;
564 goto reset_flash;
565 case 0x90:
566 if (pfl->bypass && cmd == 0x00) {
567 /* Unlock bypass reset */
568 goto reset_flash;
569 }
570 /*
571 * We can enter CFI query mode from autoselect mode, but we must
572 * return to autoselect mode after a reset.
573 */
574 if (boff == 0x55 && cmd == 0x98) {
575 /* Enter autoselect CFI query mode */
576 pfl->wcycle = WCYCLE_AUTOSELECT_CFI;
577 pfl->cmd = 0x98;
578 return;
579 }
580 /* No break here */
581 default:
582 DPRINTF("%s: invalid write for command %02x\n",
583 __func__, pfl->cmd);
584 goto reset_flash;
585 }
586 case 4:
587 switch (pfl->cmd) {
588 case 0xA0:
589 /* Ignore writes while flash data write is occurring */
590 /* As we suppose write is immediate, this should never happen */
591 return;
592 case 0x80:
593 goto check_unlock1;
594 default:
595 /* Should never happen */
596 DPRINTF("%s: invalid command state %02x (wc 4)\n",
597 __func__, pfl->cmd);
598 goto reset_flash;
599 }
600 break;
601 case 5:
602 if (pflash_erase_suspend_mode(pfl)) {
603 /* Erasing is not supported in erase suspend mode. */
604 goto reset_flash;
605 }
606 switch (cmd) {
607 case 0x10:
608 if (boff != pfl->unlock_addr0) {
609 DPRINTF("%s: chip erase: invalid address " TARGET_FMT_plx "\n",
610 __func__, offset);
611 goto reset_flash;
612 }
613 /* Chip erase */
614 DPRINTF("%s: start chip erase\n", __func__);
615 if (!pfl->ro) {
616 memset(pfl->storage, 0xff, pfl->chip_len);
617 pflash_update(pfl, 0, pfl->chip_len);
618 }
619 set_dq7(pfl, 0x00);
620 /* Let's wait 5 seconds before chip erase is done */
621 timer_mod(&pfl->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
622 (NANOSECONDS_PER_SECOND * 5));
623 break;
624 case 0x30:
625 /* Sector erase */
626 pflash_sector_erase(pfl, offset);
627 break;
628 default:
629 DPRINTF("%s: invalid command %02x (wc 5)\n", __func__, cmd);
630 goto reset_flash;
631 }
632 pfl->cmd = cmd;
633 break;
634 case 6:
635 switch (pfl->cmd) {
636 case 0x10:
637 /* Ignore writes during chip erase */
638 return;
639 case 0x30:
640 if (cmd == 0xB0) {
641 /*
642 * If erase suspend happens during the erase timeout (so DQ3 is
643 * 0), then the device suspends erasing immediately. Set the
644 * remaining time to be the total time to erase. Otherwise,
645 * there is a maximum amount of time it can take to enter
646 * suspend mode. Let's ignore that and suspend immediately and
647 * set the remaining time to the actual time remaining on the
648 * timer.
649 */
650 if ((pfl->status & 0x08) == 0) {
651 pfl->erase_time_remaining = pflash_erase_time(pfl);
652 } else {
653 int64_t delta = timer_expire_time_ns(&pfl->timer) -
654 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
655 /* Make sure we have a positive time remaining. */
656 pfl->erase_time_remaining = delta <= 0 ? 1 : delta;
657 }
658 reset_dq3(pfl);
659 timer_del(&pfl->timer);
660 pfl->wcycle = 0;
661 pfl->cmd = 0;
662 return;
663 }
664 /*
665 * If DQ3 is 0, additional sector erase commands can be
666 * written and anything else (other than an erase suspend) resets
667 * the device.
668 */
669 if ((pfl->status & 0x08) == 0) {
670 if (cmd == 0x30) {
671 pflash_sector_erase(pfl, offset);
672 } else {
673 goto reset_flash;
674 }
675 }
676 /* Ignore writes during the actual erase. */
677 return;
678 default:
679 /* Should never happen */
680 DPRINTF("%s: invalid command state %02x (wc 6)\n",
681 __func__, pfl->cmd);
682 goto reset_flash;
683 }
684 break;
685 /* Special values for CFI queries */
686 case WCYCLE_CFI:
687 case WCYCLE_AUTOSELECT_CFI:
688 DPRINTF("%s: invalid write in CFI query mode\n", __func__);
689 goto reset_flash;
690 default:
691 /* Should never happen */
692 DPRINTF("%s: invalid write state (wc 7)\n", __func__);
693 goto reset_flash;
694 }
695 pfl->wcycle++;
696
697 return;
698
699 /* Reset flash */
700 reset_flash:
701 trace_pflash_reset();
702 pfl->bypass = 0;
703 pfl->wcycle = 0;
704 pfl->cmd = 0;
705 return;
706
707 do_bypass:
708 pfl->wcycle = 2;
709 pfl->cmd = 0;
710 }
711
712 static const MemoryRegionOps pflash_cfi02_ops = {
713 .read = pflash_read,
714 .write = pflash_write,
715 .valid.min_access_size = 1,
716 .valid.max_access_size = 4,
717 .endianness = DEVICE_NATIVE_ENDIAN,
718 };
719
720 static void pflash_cfi02_realize(DeviceState *dev, Error **errp)
721 {
722 PFlashCFI02 *pfl = PFLASH_CFI02(dev);
723 int ret;
724 Error *local_err = NULL;
725
726 if (pfl->uniform_sector_len == 0 && pfl->sector_len[0] == 0) {
727 error_setg(errp, "attribute \"sector-length\" not specified or zero.");
728 return;
729 }
730 if (pfl->uniform_nb_blocs == 0 && pfl->nb_blocs[0] == 0) {
731 error_setg(errp, "attribute \"num-blocks\" not specified or zero.");
732 return;
733 }
734 if (pfl->name == NULL) {
735 error_setg(errp, "attribute \"name\" not specified.");
736 return;
737 }
738
739 int nb_regions;
740 pfl->chip_len = 0;
741 pfl->total_sectors = 0;
742 for (nb_regions = 0; nb_regions < PFLASH_MAX_ERASE_REGIONS; ++nb_regions) {
743 if (pfl->nb_blocs[nb_regions] == 0) {
744 break;
745 }
746 pfl->total_sectors += pfl->nb_blocs[nb_regions];
747 uint64_t sector_len_per_device = pfl->sector_len[nb_regions];
748
749 /*
750 * The size of each flash sector must be a power of 2 and it must be
751 * aligned at the same power of 2.
752 */
753 if (sector_len_per_device & 0xff ||
754 sector_len_per_device >= (1 << 24) ||
755 !is_power_of_2(sector_len_per_device))
756 {
757 error_setg(errp, "unsupported configuration: "
758 "sector length[%d] per device = %" PRIx64 ".",
759 nb_regions, sector_len_per_device);
760 return;
761 }
762 if (pfl->chip_len & (sector_len_per_device - 1)) {
763 error_setg(errp, "unsupported configuration: "
764 "flash region %d not correctly aligned.",
765 nb_regions);
766 return;
767 }
768
769 pfl->chip_len += (uint64_t)pfl->sector_len[nb_regions] *
770 pfl->nb_blocs[nb_regions];
771 }
772
773 uint64_t uniform_len = (uint64_t)pfl->uniform_nb_blocs *
774 pfl->uniform_sector_len;
775 if (nb_regions == 0) {
776 nb_regions = 1;
777 pfl->nb_blocs[0] = pfl->uniform_nb_blocs;
778 pfl->sector_len[0] = pfl->uniform_sector_len;
779 pfl->chip_len = uniform_len;
780 pfl->total_sectors = pfl->uniform_nb_blocs;
781 } else if (uniform_len != 0 && uniform_len != pfl->chip_len) {
782 error_setg(errp, "\"num-blocks\"*\"sector-length\" "
783 "different from \"num-blocks0\"*\'sector-length0\" + ... + "
784 "\"num-blocks3\"*\"sector-length3\"");
785 return;
786 }
787
788 memory_region_init_rom_device(&pfl->orig_mem, OBJECT(pfl),
789 &pflash_cfi02_ops, pfl, pfl->name,
790 pfl->chip_len, &local_err);
791 if (local_err) {
792 error_propagate(errp, local_err);
793 return;
794 }
795
796 pfl->storage = memory_region_get_ram_ptr(&pfl->orig_mem);
797
798 if (pfl->blk) {
799 uint64_t perm;
800 pfl->ro = blk_is_read_only(pfl->blk);
801 perm = BLK_PERM_CONSISTENT_READ | (pfl->ro ? 0 : BLK_PERM_WRITE);
802 ret = blk_set_perm(pfl->blk, perm, BLK_PERM_ALL, errp);
803 if (ret < 0) {
804 return;
805 }
806 } else {
807 pfl->ro = 0;
808 }
809
810 if (pfl->blk) {
811 if (!blk_check_size_and_read_all(pfl->blk, pfl->storage,
812 pfl->chip_len, errp)) {
813 vmstate_unregister_ram(&pfl->orig_mem, DEVICE(pfl));
814 return;
815 }
816 }
817
818 /* Only 11 bits are used in the comparison. */
819 pfl->unlock_addr0 &= 0x7FF;
820 pfl->unlock_addr1 &= 0x7FF;
821
822 /* Allocate memory for a bitmap for sectors being erased. */
823 pfl->sector_erase_map = bitmap_new(pfl->total_sectors);
824
825 pflash_setup_mappings(pfl);
826 pfl->rom_mode = 1;
827 sysbus_init_mmio(SYS_BUS_DEVICE(dev), &pfl->mem);
828
829 timer_init_ns(&pfl->timer, QEMU_CLOCK_VIRTUAL, pflash_timer, pfl);
830 pfl->wcycle = 0;
831 pfl->cmd = 0;
832 pfl->status = 0;
833
834 /* Hardcoded CFI table (mostly from SG29 Spansion flash) */
835 const uint16_t pri_ofs = 0x40;
836 /* Standard "QRY" string */
837 pfl->cfi_table[0x10] = 'Q';
838 pfl->cfi_table[0x11] = 'R';
839 pfl->cfi_table[0x12] = 'Y';
840 /* Command set (AMD/Fujitsu) */
841 pfl->cfi_table[0x13] = 0x02;
842 pfl->cfi_table[0x14] = 0x00;
843 /* Primary extended table address */
844 pfl->cfi_table[0x15] = pri_ofs;
845 pfl->cfi_table[0x16] = pri_ofs >> 8;
846 /* Alternate command set (none) */
847 pfl->cfi_table[0x17] = 0x00;
848 pfl->cfi_table[0x18] = 0x00;
849 /* Alternate extended table (none) */
850 pfl->cfi_table[0x19] = 0x00;
851 pfl->cfi_table[0x1A] = 0x00;
852 /* Vcc min */
853 pfl->cfi_table[0x1B] = 0x27;
854 /* Vcc max */
855 pfl->cfi_table[0x1C] = 0x36;
856 /* Vpp min (no Vpp pin) */
857 pfl->cfi_table[0x1D] = 0x00;
858 /* Vpp max (no Vpp pin) */
859 pfl->cfi_table[0x1E] = 0x00;
860 /* Timeout per single byte/word write (128 ms) */
861 pfl->cfi_table[0x1F] = 0x07;
862 /* Timeout for min size buffer write (NA) */
863 pfl->cfi_table[0x20] = 0x00;
864 /* Typical timeout for block erase (512 ms) */
865 pfl->cfi_table[0x21] = 0x09;
866 /* Typical timeout for full chip erase (4096 ms) */
867 pfl->cfi_table[0x22] = 0x0C;
868 /* Reserved */
869 pfl->cfi_table[0x23] = 0x01;
870 /* Max timeout for buffer write (NA) */
871 pfl->cfi_table[0x24] = 0x00;
872 /* Max timeout for block erase */
873 pfl->cfi_table[0x25] = 0x0A;
874 /* Max timeout for chip erase */
875 pfl->cfi_table[0x26] = 0x0D;
876 /* Device size */
877 pfl->cfi_table[0x27] = ctz32(pfl->chip_len);
878 /* Flash device interface (8 & 16 bits) */
879 pfl->cfi_table[0x28] = 0x02;
880 pfl->cfi_table[0x29] = 0x00;
881 /* Max number of bytes in multi-bytes write */
882 /* XXX: disable buffered write as it's not supported */
883 // pfl->cfi_table[0x2A] = 0x05;
884 pfl->cfi_table[0x2A] = 0x00;
885 pfl->cfi_table[0x2B] = 0x00;
886 /* Number of erase block regions */
887 pfl->cfi_table[0x2c] = nb_regions;
888 /* Erase block regions */
889 for (int i = 0; i < nb_regions; ++i) {
890 uint32_t sector_len_per_device = pfl->sector_len[i];
891 pfl->cfi_table[0x2d + 4 * i] = pfl->nb_blocs[i] - 1;
892 pfl->cfi_table[0x2e + 4 * i] = (pfl->nb_blocs[i] - 1) >> 8;
893 pfl->cfi_table[0x2f + 4 * i] = sector_len_per_device >> 8;
894 pfl->cfi_table[0x30 + 4 * i] = sector_len_per_device >> 16;
895 }
896 assert(0x2c + 4 * nb_regions < pri_ofs);
897
898 /* Extended */
899 pfl->cfi_table[0x00 + pri_ofs] = 'P';
900 pfl->cfi_table[0x01 + pri_ofs] = 'R';
901 pfl->cfi_table[0x02 + pri_ofs] = 'I';
902
903 /* Extended version 1.0 */
904 pfl->cfi_table[0x03 + pri_ofs] = '1';
905 pfl->cfi_table[0x04 + pri_ofs] = '0';
906
907 /* Address sensitive unlock required. */
908 pfl->cfi_table[0x05 + pri_ofs] = 0x00;
909 /* Erase suspend to read/write. */
910 pfl->cfi_table[0x06 + pri_ofs] = 0x02;
911 /* Sector protect not supported. */
912 pfl->cfi_table[0x07 + pri_ofs] = 0x00;
913 /* Temporary sector unprotect not supported. */
914 pfl->cfi_table[0x08 + pri_ofs] = 0x00;
915
916 /* Sector protect/unprotect scheme. */
917 pfl->cfi_table[0x09 + pri_ofs] = 0x00;
918
919 /* Simultaneous operation not supported. */
920 pfl->cfi_table[0x0a + pri_ofs] = 0x00;
921 /* Burst mode not supported. */
922 pfl->cfi_table[0x0b + pri_ofs] = 0x00;
923 /* Page mode not supported. */
924 pfl->cfi_table[0x0c + pri_ofs] = 0x00;
925 assert(0x0c + pri_ofs < ARRAY_SIZE(pfl->cfi_table));
926 }
927
928 static Property pflash_cfi02_properties[] = {
929 DEFINE_PROP_DRIVE("drive", PFlashCFI02, blk),
930 DEFINE_PROP_UINT32("num-blocks", PFlashCFI02, uniform_nb_blocs, 0),
931 DEFINE_PROP_UINT32("sector-length", PFlashCFI02, uniform_sector_len, 0),
932 DEFINE_PROP_UINT32("num-blocks0", PFlashCFI02, nb_blocs[0], 0),
933 DEFINE_PROP_UINT32("sector-length0", PFlashCFI02, sector_len[0], 0),
934 DEFINE_PROP_UINT32("num-blocks1", PFlashCFI02, nb_blocs[1], 0),
935 DEFINE_PROP_UINT32("sector-length1", PFlashCFI02, sector_len[1], 0),
936 DEFINE_PROP_UINT32("num-blocks2", PFlashCFI02, nb_blocs[2], 0),
937 DEFINE_PROP_UINT32("sector-length2", PFlashCFI02, sector_len[2], 0),
938 DEFINE_PROP_UINT32("num-blocks3", PFlashCFI02, nb_blocs[3], 0),
939 DEFINE_PROP_UINT32("sector-length3", PFlashCFI02, sector_len[3], 0),
940 DEFINE_PROP_UINT8("width", PFlashCFI02, width, 0),
941 DEFINE_PROP_UINT8("mappings", PFlashCFI02, mappings, 0),
942 DEFINE_PROP_UINT8("big-endian", PFlashCFI02, be, 0),
943 DEFINE_PROP_UINT16("id0", PFlashCFI02, ident0, 0),
944 DEFINE_PROP_UINT16("id1", PFlashCFI02, ident1, 0),
945 DEFINE_PROP_UINT16("id2", PFlashCFI02, ident2, 0),
946 DEFINE_PROP_UINT16("id3", PFlashCFI02, ident3, 0),
947 DEFINE_PROP_UINT16("unlock-addr0", PFlashCFI02, unlock_addr0, 0),
948 DEFINE_PROP_UINT16("unlock-addr1", PFlashCFI02, unlock_addr1, 0),
949 DEFINE_PROP_STRING("name", PFlashCFI02, name),
950 DEFINE_PROP_END_OF_LIST(),
951 };
952
953 static void pflash_cfi02_unrealize(DeviceState *dev, Error **errp)
954 {
955 PFlashCFI02 *pfl = PFLASH_CFI02(dev);
956 timer_del(&pfl->timer);
957 g_free(pfl->sector_erase_map);
958 }
959
960 static void pflash_cfi02_class_init(ObjectClass *klass, void *data)
961 {
962 DeviceClass *dc = DEVICE_CLASS(klass);
963
964 dc->realize = pflash_cfi02_realize;
965 dc->unrealize = pflash_cfi02_unrealize;
966 dc->props = pflash_cfi02_properties;
967 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
968 }
969
970 static const TypeInfo pflash_cfi02_info = {
971 .name = TYPE_PFLASH_CFI02,
972 .parent = TYPE_SYS_BUS_DEVICE,
973 .instance_size = sizeof(PFlashCFI02),
974 .class_init = pflash_cfi02_class_init,
975 };
976
977 static void pflash_cfi02_register_types(void)
978 {
979 type_register_static(&pflash_cfi02_info);
980 }
981
982 type_init(pflash_cfi02_register_types)
983
984 PFlashCFI02 *pflash_cfi02_register(hwaddr base,
985 const char *name,
986 hwaddr size,
987 BlockBackend *blk,
988 uint32_t sector_len,
989 int nb_mappings, int width,
990 uint16_t id0, uint16_t id1,
991 uint16_t id2, uint16_t id3,
992 uint16_t unlock_addr0,
993 uint16_t unlock_addr1,
994 int be)
995 {
996 DeviceState *dev = qdev_create(NULL, TYPE_PFLASH_CFI02);
997
998 if (blk) {
999 qdev_prop_set_drive(dev, "drive", blk, &error_abort);
1000 }
1001 assert(size % sector_len == 0);
1002 qdev_prop_set_uint32(dev, "num-blocks", size / sector_len);
1003 qdev_prop_set_uint32(dev, "sector-length", sector_len);
1004 qdev_prop_set_uint8(dev, "width", width);
1005 qdev_prop_set_uint8(dev, "mappings", nb_mappings);
1006 qdev_prop_set_uint8(dev, "big-endian", !!be);
1007 qdev_prop_set_uint16(dev, "id0", id0);
1008 qdev_prop_set_uint16(dev, "id1", id1);
1009 qdev_prop_set_uint16(dev, "id2", id2);
1010 qdev_prop_set_uint16(dev, "id3", id3);
1011 qdev_prop_set_uint16(dev, "unlock-addr0", unlock_addr0);
1012 qdev_prop_set_uint16(dev, "unlock-addr1", unlock_addr1);
1013 qdev_prop_set_string(dev, "name", name);
1014 qdev_init_nofail(dev);
1015
1016 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
1017 return PFLASH_CFI02(dev);
1018 }