]> git.proxmox.com Git - mirror_qemu.git/blob - hw/dma/rc4030.c
Include migration/vmstate.h less
[mirror_qemu.git] / hw / dma / rc4030.c
1 /*
2 * QEMU JAZZ RC4030 chipset
3 *
4 * Copyright (c) 2007-2013 Hervé Poussineau
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25 #include "qemu/osdep.h"
26 #include "qemu/units.h"
27 #include "hw/hw.h"
28 #include "hw/irq.h"
29 #include "hw/mips/mips.h"
30 #include "hw/sysbus.h"
31 #include "migration/vmstate.h"
32 #include "qemu/timer.h"
33 #include "qemu/log.h"
34 #include "qemu/module.h"
35 #include "exec/address-spaces.h"
36 #include "trace.h"
37
38 /********************************************************/
39 /* rc4030 emulation */
40
41 typedef struct dma_pagetable_entry {
42 int32_t frame;
43 int32_t owner;
44 } QEMU_PACKED dma_pagetable_entry;
45
46 #define DMA_PAGESIZE 4096
47 #define DMA_REG_ENABLE 1
48 #define DMA_REG_COUNT 2
49 #define DMA_REG_ADDRESS 3
50
51 #define DMA_FLAG_ENABLE 0x0001
52 #define DMA_FLAG_MEM_TO_DEV 0x0002
53 #define DMA_FLAG_TC_INTR 0x0100
54 #define DMA_FLAG_MEM_INTR 0x0200
55 #define DMA_FLAG_ADDR_INTR 0x0400
56
57 #define TYPE_RC4030 "rc4030"
58 #define RC4030(obj) \
59 OBJECT_CHECK(rc4030State, (obj), TYPE_RC4030)
60
61 #define TYPE_RC4030_IOMMU_MEMORY_REGION "rc4030-iommu-memory-region"
62
63 typedef struct rc4030State {
64
65 SysBusDevice parent;
66
67 uint32_t config; /* 0x0000: RC4030 config register */
68 uint32_t revision; /* 0x0008: RC4030 Revision register */
69 uint32_t invalid_address_register; /* 0x0010: Invalid Address register */
70
71 /* DMA */
72 uint32_t dma_regs[8][4];
73 uint32_t dma_tl_base; /* 0x0018: DMA transl. table base */
74 uint32_t dma_tl_limit; /* 0x0020: DMA transl. table limit */
75
76 /* cache */
77 uint32_t cache_maint; /* 0x0030: Cache Maintenance */
78 uint32_t remote_failed_address; /* 0x0038: Remote Failed Address */
79 uint32_t memory_failed_address; /* 0x0040: Memory Failed Address */
80 uint32_t cache_ptag; /* 0x0048: I/O Cache Physical Tag */
81 uint32_t cache_ltag; /* 0x0050: I/O Cache Logical Tag */
82 uint32_t cache_bmask; /* 0x0058: I/O Cache Byte Mask */
83
84 uint32_t nmi_interrupt; /* 0x0200: interrupt source */
85 uint32_t memory_refresh_rate; /* 0x0210: memory refresh rate */
86 uint32_t nvram_protect; /* 0x0220: NV ram protect register */
87 uint32_t rem_speed[16];
88 uint32_t imr_jazz; /* Local bus int enable mask */
89 uint32_t isr_jazz; /* Local bus int source */
90
91 /* timer */
92 QEMUTimer *periodic_timer;
93 uint32_t itr; /* Interval timer reload */
94
95 qemu_irq timer_irq;
96 qemu_irq jazz_bus_irq;
97
98 /* whole DMA memory region, root of DMA address space */
99 IOMMUMemoryRegion dma_mr;
100 AddressSpace dma_as;
101
102 MemoryRegion iomem_chipset;
103 MemoryRegion iomem_jazzio;
104 } rc4030State;
105
106 static void set_next_tick(rc4030State *s)
107 {
108 uint32_t tm_hz;
109 qemu_irq_lower(s->timer_irq);
110
111 tm_hz = 1000 / (s->itr + 1);
112
113 timer_mod(s->periodic_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
114 NANOSECONDS_PER_SECOND / tm_hz);
115 }
116
117 /* called for accesses to rc4030 */
118 static uint64_t rc4030_read(void *opaque, hwaddr addr, unsigned int size)
119 {
120 rc4030State *s = opaque;
121 uint32_t val;
122
123 addr &= 0x3fff;
124 switch (addr & ~0x3) {
125 /* Global config register */
126 case 0x0000:
127 val = s->config;
128 break;
129 /* Revision register */
130 case 0x0008:
131 val = s->revision;
132 break;
133 /* Invalid Address register */
134 case 0x0010:
135 val = s->invalid_address_register;
136 break;
137 /* DMA transl. table base */
138 case 0x0018:
139 val = s->dma_tl_base;
140 break;
141 /* DMA transl. table limit */
142 case 0x0020:
143 val = s->dma_tl_limit;
144 break;
145 /* Remote Failed Address */
146 case 0x0038:
147 val = s->remote_failed_address;
148 break;
149 /* Memory Failed Address */
150 case 0x0040:
151 val = s->memory_failed_address;
152 break;
153 /* I/O Cache Byte Mask */
154 case 0x0058:
155 val = s->cache_bmask;
156 /* HACK */
157 if (s->cache_bmask == (uint32_t)-1) {
158 s->cache_bmask = 0;
159 }
160 break;
161 /* Remote Speed Registers */
162 case 0x0070:
163 case 0x0078:
164 case 0x0080:
165 case 0x0088:
166 case 0x0090:
167 case 0x0098:
168 case 0x00a0:
169 case 0x00a8:
170 case 0x00b0:
171 case 0x00b8:
172 case 0x00c0:
173 case 0x00c8:
174 case 0x00d0:
175 case 0x00d8:
176 case 0x00e0:
177 case 0x00e8:
178 val = s->rem_speed[(addr - 0x0070) >> 3];
179 break;
180 /* DMA channel base address */
181 case 0x0100:
182 case 0x0108:
183 case 0x0110:
184 case 0x0118:
185 case 0x0120:
186 case 0x0128:
187 case 0x0130:
188 case 0x0138:
189 case 0x0140:
190 case 0x0148:
191 case 0x0150:
192 case 0x0158:
193 case 0x0160:
194 case 0x0168:
195 case 0x0170:
196 case 0x0178:
197 case 0x0180:
198 case 0x0188:
199 case 0x0190:
200 case 0x0198:
201 case 0x01a0:
202 case 0x01a8:
203 case 0x01b0:
204 case 0x01b8:
205 case 0x01c0:
206 case 0x01c8:
207 case 0x01d0:
208 case 0x01d8:
209 case 0x01e0:
210 case 0x01e8:
211 case 0x01f0:
212 case 0x01f8:
213 {
214 int entry = (addr - 0x0100) >> 5;
215 int idx = (addr & 0x1f) >> 3;
216 val = s->dma_regs[entry][idx];
217 }
218 break;
219 /* Interrupt source */
220 case 0x0200:
221 val = s->nmi_interrupt;
222 break;
223 /* Error type */
224 case 0x0208:
225 val = 0;
226 break;
227 /* Memory refresh rate */
228 case 0x0210:
229 val = s->memory_refresh_rate;
230 break;
231 /* NV ram protect register */
232 case 0x0220:
233 val = s->nvram_protect;
234 break;
235 /* Interval timer count */
236 case 0x0230:
237 val = 0;
238 qemu_irq_lower(s->timer_irq);
239 break;
240 /* EISA interrupt */
241 case 0x0238:
242 val = 7; /* FIXME: should be read from EISA controller */
243 break;
244 default:
245 qemu_log_mask(LOG_GUEST_ERROR,
246 "rc4030: invalid read at 0x%x", (int)addr);
247 val = 0;
248 break;
249 }
250
251 if ((addr & ~3) != 0x230) {
252 trace_rc4030_read(addr, val);
253 }
254
255 return val;
256 }
257
258 static void rc4030_write(void *opaque, hwaddr addr, uint64_t data,
259 unsigned int size)
260 {
261 rc4030State *s = opaque;
262 uint32_t val = data;
263 addr &= 0x3fff;
264
265 trace_rc4030_write(addr, val);
266
267 switch (addr & ~0x3) {
268 /* Global config register */
269 case 0x0000:
270 s->config = val;
271 break;
272 /* DMA transl. table base */
273 case 0x0018:
274 s->dma_tl_base = val;
275 break;
276 /* DMA transl. table limit */
277 case 0x0020:
278 s->dma_tl_limit = val;
279 break;
280 /* DMA transl. table invalidated */
281 case 0x0028:
282 break;
283 /* Cache Maintenance */
284 case 0x0030:
285 s->cache_maint = val;
286 break;
287 /* I/O Cache Physical Tag */
288 case 0x0048:
289 s->cache_ptag = val;
290 break;
291 /* I/O Cache Logical Tag */
292 case 0x0050:
293 s->cache_ltag = val;
294 break;
295 /* I/O Cache Byte Mask */
296 case 0x0058:
297 s->cache_bmask |= val; /* HACK */
298 break;
299 /* I/O Cache Buffer Window */
300 case 0x0060:
301 /* HACK */
302 if (s->cache_ltag == 0x80000001 && s->cache_bmask == 0xf0f0f0f) {
303 hwaddr dest = s->cache_ptag & ~0x1;
304 dest += (s->cache_maint & 0x3) << 3;
305 cpu_physical_memory_write(dest, &val, 4);
306 }
307 break;
308 /* Remote Speed Registers */
309 case 0x0070:
310 case 0x0078:
311 case 0x0080:
312 case 0x0088:
313 case 0x0090:
314 case 0x0098:
315 case 0x00a0:
316 case 0x00a8:
317 case 0x00b0:
318 case 0x00b8:
319 case 0x00c0:
320 case 0x00c8:
321 case 0x00d0:
322 case 0x00d8:
323 case 0x00e0:
324 case 0x00e8:
325 s->rem_speed[(addr - 0x0070) >> 3] = val;
326 break;
327 /* DMA channel base address */
328 case 0x0100:
329 case 0x0108:
330 case 0x0110:
331 case 0x0118:
332 case 0x0120:
333 case 0x0128:
334 case 0x0130:
335 case 0x0138:
336 case 0x0140:
337 case 0x0148:
338 case 0x0150:
339 case 0x0158:
340 case 0x0160:
341 case 0x0168:
342 case 0x0170:
343 case 0x0178:
344 case 0x0180:
345 case 0x0188:
346 case 0x0190:
347 case 0x0198:
348 case 0x01a0:
349 case 0x01a8:
350 case 0x01b0:
351 case 0x01b8:
352 case 0x01c0:
353 case 0x01c8:
354 case 0x01d0:
355 case 0x01d8:
356 case 0x01e0:
357 case 0x01e8:
358 case 0x01f0:
359 case 0x01f8:
360 {
361 int entry = (addr - 0x0100) >> 5;
362 int idx = (addr & 0x1f) >> 3;
363 s->dma_regs[entry][idx] = val;
364 }
365 break;
366 /* Memory refresh rate */
367 case 0x0210:
368 s->memory_refresh_rate = val;
369 break;
370 /* Interval timer reload */
371 case 0x0228:
372 s->itr = val & 0x01FF;
373 qemu_irq_lower(s->timer_irq);
374 set_next_tick(s);
375 break;
376 /* EISA interrupt */
377 case 0x0238:
378 break;
379 default:
380 qemu_log_mask(LOG_GUEST_ERROR,
381 "rc4030: invalid write of 0x%02x at 0x%x",
382 val, (int)addr);
383 break;
384 }
385 }
386
387 static const MemoryRegionOps rc4030_ops = {
388 .read = rc4030_read,
389 .write = rc4030_write,
390 .impl.min_access_size = 4,
391 .impl.max_access_size = 4,
392 .endianness = DEVICE_NATIVE_ENDIAN,
393 };
394
395 static void update_jazz_irq(rc4030State *s)
396 {
397 uint16_t pending;
398
399 pending = s->isr_jazz & s->imr_jazz;
400
401 if (pending != 0)
402 qemu_irq_raise(s->jazz_bus_irq);
403 else
404 qemu_irq_lower(s->jazz_bus_irq);
405 }
406
407 static void rc4030_irq_jazz_request(void *opaque, int irq, int level)
408 {
409 rc4030State *s = opaque;
410
411 if (level) {
412 s->isr_jazz |= 1 << irq;
413 } else {
414 s->isr_jazz &= ~(1 << irq);
415 }
416
417 update_jazz_irq(s);
418 }
419
420 static void rc4030_periodic_timer(void *opaque)
421 {
422 rc4030State *s = opaque;
423
424 set_next_tick(s);
425 qemu_irq_raise(s->timer_irq);
426 }
427
428 static uint64_t jazzio_read(void *opaque, hwaddr addr, unsigned int size)
429 {
430 rc4030State *s = opaque;
431 uint32_t val;
432 uint32_t irq;
433 addr &= 0xfff;
434
435 switch (addr) {
436 /* Local bus int source */
437 case 0x00: {
438 uint32_t pending = s->isr_jazz & s->imr_jazz;
439 val = 0;
440 irq = 0;
441 while (pending) {
442 if (pending & 1) {
443 val = (irq + 1) << 2;
444 break;
445 }
446 irq++;
447 pending >>= 1;
448 }
449 break;
450 }
451 /* Local bus int enable mask */
452 case 0x02:
453 val = s->imr_jazz;
454 break;
455 default:
456 qemu_log_mask(LOG_GUEST_ERROR,
457 "rc4030/jazzio: invalid read at 0x%x", (int)addr);
458 val = 0;
459 break;
460 }
461
462 trace_jazzio_read(addr, val);
463
464 return val;
465 }
466
467 static void jazzio_write(void *opaque, hwaddr addr, uint64_t data,
468 unsigned int size)
469 {
470 rc4030State *s = opaque;
471 uint32_t val = data;
472 addr &= 0xfff;
473
474 trace_jazzio_write(addr, val);
475
476 switch (addr) {
477 /* Local bus int enable mask */
478 case 0x02:
479 s->imr_jazz = val;
480 update_jazz_irq(s);
481 break;
482 default:
483 qemu_log_mask(LOG_GUEST_ERROR,
484 "rc4030/jazzio: invalid write of 0x%02x at 0x%x",
485 val, (int)addr);
486 break;
487 }
488 }
489
490 static const MemoryRegionOps jazzio_ops = {
491 .read = jazzio_read,
492 .write = jazzio_write,
493 .impl.min_access_size = 2,
494 .impl.max_access_size = 2,
495 .endianness = DEVICE_NATIVE_ENDIAN,
496 };
497
498 static IOMMUTLBEntry rc4030_dma_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
499 IOMMUAccessFlags flag, int iommu_idx)
500 {
501 rc4030State *s = container_of(iommu, rc4030State, dma_mr);
502 IOMMUTLBEntry ret = {
503 .target_as = &address_space_memory,
504 .iova = addr & ~(DMA_PAGESIZE - 1),
505 .translated_addr = 0,
506 .addr_mask = DMA_PAGESIZE - 1,
507 .perm = IOMMU_NONE,
508 };
509 uint64_t i, entry_address;
510 dma_pagetable_entry entry;
511
512 i = addr / DMA_PAGESIZE;
513 if (i < s->dma_tl_limit / sizeof(entry)) {
514 entry_address = (s->dma_tl_base & 0x7fffffff) + i * sizeof(entry);
515 if (address_space_read(ret.target_as, entry_address,
516 MEMTXATTRS_UNSPECIFIED, (unsigned char *)&entry,
517 sizeof(entry)) == MEMTX_OK) {
518 ret.translated_addr = entry.frame & ~(DMA_PAGESIZE - 1);
519 ret.perm = IOMMU_RW;
520 }
521 }
522
523 return ret;
524 }
525
526 static void rc4030_reset(DeviceState *dev)
527 {
528 rc4030State *s = RC4030(dev);
529 int i;
530
531 s->config = 0x410; /* some boards seem to accept 0x104 too */
532 s->revision = 1;
533 s->invalid_address_register = 0;
534
535 memset(s->dma_regs, 0, sizeof(s->dma_regs));
536
537 s->remote_failed_address = s->memory_failed_address = 0;
538 s->cache_maint = 0;
539 s->cache_ptag = s->cache_ltag = 0;
540 s->cache_bmask = 0;
541
542 s->memory_refresh_rate = 0x18186;
543 s->nvram_protect = 7;
544 for (i = 0; i < 15; i++) {
545 s->rem_speed[i] = 7;
546 }
547 s->imr_jazz = 0x10; /* XXX: required by firmware, but why? */
548 s->isr_jazz = 0;
549
550 s->itr = 0;
551
552 qemu_irq_lower(s->timer_irq);
553 qemu_irq_lower(s->jazz_bus_irq);
554 }
555
556 static int rc4030_post_load(void *opaque, int version_id)
557 {
558 rc4030State *s = opaque;
559
560 set_next_tick(s);
561 update_jazz_irq(s);
562
563 return 0;
564 }
565
566 static const VMStateDescription vmstate_rc4030 = {
567 .name = "rc4030",
568 .version_id = 3,
569 .post_load = rc4030_post_load,
570 .fields = (VMStateField []) {
571 VMSTATE_UINT32(config, rc4030State),
572 VMSTATE_UINT32(invalid_address_register, rc4030State),
573 VMSTATE_UINT32_2DARRAY(dma_regs, rc4030State, 8, 4),
574 VMSTATE_UINT32(dma_tl_base, rc4030State),
575 VMSTATE_UINT32(dma_tl_limit, rc4030State),
576 VMSTATE_UINT32(cache_maint, rc4030State),
577 VMSTATE_UINT32(remote_failed_address, rc4030State),
578 VMSTATE_UINT32(memory_failed_address, rc4030State),
579 VMSTATE_UINT32(cache_ptag, rc4030State),
580 VMSTATE_UINT32(cache_ltag, rc4030State),
581 VMSTATE_UINT32(cache_bmask, rc4030State),
582 VMSTATE_UINT32(memory_refresh_rate, rc4030State),
583 VMSTATE_UINT32(nvram_protect, rc4030State),
584 VMSTATE_UINT32_ARRAY(rem_speed, rc4030State, 16),
585 VMSTATE_UINT32(imr_jazz, rc4030State),
586 VMSTATE_UINT32(isr_jazz, rc4030State),
587 VMSTATE_UINT32(itr, rc4030State),
588 VMSTATE_END_OF_LIST()
589 }
590 };
591
592 static void rc4030_do_dma(void *opaque, int n, uint8_t *buf, int len, int is_write)
593 {
594 rc4030State *s = opaque;
595 hwaddr dma_addr;
596 int dev_to_mem;
597
598 s->dma_regs[n][DMA_REG_ENABLE] &=
599 ~(DMA_FLAG_TC_INTR | DMA_FLAG_MEM_INTR | DMA_FLAG_ADDR_INTR);
600
601 /* Check DMA channel consistency */
602 dev_to_mem = (s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_MEM_TO_DEV) ? 0 : 1;
603 if (!(s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_ENABLE) ||
604 (is_write != dev_to_mem)) {
605 s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_MEM_INTR;
606 s->nmi_interrupt |= 1 << n;
607 return;
608 }
609
610 /* Get start address and len */
611 if (len > s->dma_regs[n][DMA_REG_COUNT]) {
612 len = s->dma_regs[n][DMA_REG_COUNT];
613 }
614 dma_addr = s->dma_regs[n][DMA_REG_ADDRESS];
615
616 /* Read/write data at right place */
617 address_space_rw(&s->dma_as, dma_addr, MEMTXATTRS_UNSPECIFIED,
618 buf, len, is_write);
619
620 s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_TC_INTR;
621 s->dma_regs[n][DMA_REG_COUNT] -= len;
622 }
623
624 struct rc4030DMAState {
625 void *opaque;
626 int n;
627 };
628
629 void rc4030_dma_read(void *dma, uint8_t *buf, int len)
630 {
631 rc4030_dma s = dma;
632 rc4030_do_dma(s->opaque, s->n, buf, len, 0);
633 }
634
635 void rc4030_dma_write(void *dma, uint8_t *buf, int len)
636 {
637 rc4030_dma s = dma;
638 rc4030_do_dma(s->opaque, s->n, buf, len, 1);
639 }
640
641 static rc4030_dma *rc4030_allocate_dmas(void *opaque, int n)
642 {
643 rc4030_dma *s;
644 struct rc4030DMAState *p;
645 int i;
646
647 s = (rc4030_dma *)g_malloc0(sizeof(rc4030_dma) * n);
648 p = (struct rc4030DMAState *)g_malloc0(sizeof(struct rc4030DMAState) * n);
649 for (i = 0; i < n; i++) {
650 p->opaque = opaque;
651 p->n = i;
652 s[i] = p;
653 p++;
654 }
655 return s;
656 }
657
658 static void rc4030_initfn(Object *obj)
659 {
660 DeviceState *dev = DEVICE(obj);
661 rc4030State *s = RC4030(obj);
662 SysBusDevice *sysbus = SYS_BUS_DEVICE(obj);
663
664 qdev_init_gpio_in(dev, rc4030_irq_jazz_request, 16);
665
666 sysbus_init_irq(sysbus, &s->timer_irq);
667 sysbus_init_irq(sysbus, &s->jazz_bus_irq);
668
669 sysbus_init_mmio(sysbus, &s->iomem_chipset);
670 sysbus_init_mmio(sysbus, &s->iomem_jazzio);
671 }
672
673 static void rc4030_realize(DeviceState *dev, Error **errp)
674 {
675 rc4030State *s = RC4030(dev);
676 Object *o = OBJECT(dev);
677
678 s->periodic_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
679 rc4030_periodic_timer, s);
680
681 memory_region_init_io(&s->iomem_chipset, NULL, &rc4030_ops, s,
682 "rc4030.chipset", 0x300);
683 memory_region_init_io(&s->iomem_jazzio, NULL, &jazzio_ops, s,
684 "rc4030.jazzio", 0x00001000);
685
686 memory_region_init_iommu(&s->dma_mr, sizeof(s->dma_mr),
687 TYPE_RC4030_IOMMU_MEMORY_REGION,
688 o, "rc4030.dma", 4 * GiB);
689 address_space_init(&s->dma_as, MEMORY_REGION(&s->dma_mr), "rc4030-dma");
690 }
691
692 static void rc4030_unrealize(DeviceState *dev, Error **errp)
693 {
694 rc4030State *s = RC4030(dev);
695
696 timer_free(s->periodic_timer);
697
698 address_space_destroy(&s->dma_as);
699 object_unparent(OBJECT(&s->dma_mr));
700 }
701
702 static void rc4030_class_init(ObjectClass *klass, void *class_data)
703 {
704 DeviceClass *dc = DEVICE_CLASS(klass);
705
706 dc->realize = rc4030_realize;
707 dc->unrealize = rc4030_unrealize;
708 dc->reset = rc4030_reset;
709 dc->vmsd = &vmstate_rc4030;
710 }
711
712 static const TypeInfo rc4030_info = {
713 .name = TYPE_RC4030,
714 .parent = TYPE_SYS_BUS_DEVICE,
715 .instance_size = sizeof(rc4030State),
716 .instance_init = rc4030_initfn,
717 .class_init = rc4030_class_init,
718 };
719
720 static void rc4030_iommu_memory_region_class_init(ObjectClass *klass,
721 void *data)
722 {
723 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
724
725 imrc->translate = rc4030_dma_translate;
726 }
727
728 static const TypeInfo rc4030_iommu_memory_region_info = {
729 .parent = TYPE_IOMMU_MEMORY_REGION,
730 .name = TYPE_RC4030_IOMMU_MEMORY_REGION,
731 .class_init = rc4030_iommu_memory_region_class_init,
732 };
733
734 static void rc4030_register_types(void)
735 {
736 type_register_static(&rc4030_info);
737 type_register_static(&rc4030_iommu_memory_region_info);
738 }
739
740 type_init(rc4030_register_types)
741
742 DeviceState *rc4030_init(rc4030_dma **dmas, IOMMUMemoryRegion **dma_mr)
743 {
744 DeviceState *dev;
745
746 dev = qdev_create(NULL, TYPE_RC4030);
747 qdev_init_nofail(dev);
748
749 *dmas = rc4030_allocate_dmas(dev, 4);
750 *dma_mr = &RC4030(dev)->dma_mr;
751 return dev;
752 }