2 * Q35 chipset based pc system emulator
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2009, 2010
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
10 * This is based on pc.c, but heavily modified.
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
31 #include "hw/loader.h"
32 #include "sysemu/arch_init.h"
33 #include "hw/i2c/smbus.h"
34 #include "hw/boards.h"
35 #include "hw/timer/mc146818rtc.h"
36 #include "hw/xen/xen.h"
37 #include "sysemu/kvm.h"
38 #include "hw/kvm/clock.h"
39 #include "hw/pci-host/q35.h"
40 #include "exec/address-spaces.h"
41 #include "hw/i386/ich9.h"
42 #include "hw/smbios/smbios.h"
43 #include "hw/ide/pci.h"
44 #include "hw/ide/ahci.h"
46 #include "qemu/error-report.h"
47 #include "migration/migration.h"
49 /* ICH9 AHCI has 6 ports */
50 #define MAX_SATA_PORTS 6
52 /* PC hardware initialisation */
53 static void pc_q35_init(MachineState
*machine
)
55 PCMachineState
*pcms
= PC_MACHINE(machine
);
56 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
61 BusState
*idebus
[MAX_SATA_PORTS
];
63 MemoryRegion
*pci_memory
;
64 MemoryRegion
*rom_memory
;
65 MemoryRegion
*ram_memory
;
71 ICH9LPCState
*ich9_lpc
;
73 PcGuestInfo
*guest_info
;
75 DriveInfo
*hd
[MAX_SATA_PORTS
];
76 MachineClass
*mc
= MACHINE_GET_CLASS(machine
);
78 /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory
79 * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping
80 * also known as MMCFG).
81 * If it doesn't, we need to split it in chunks below and above 4G.
82 * In any case, try to make sure that guest addresses aligned at
83 * 1G boundaries get mapped to host addresses aligned at 1G boundaries.
84 * For old machine types, use whatever split we used historically to avoid
87 if (machine
->ram_size
>= 0xb0000000) {
88 lowmem
= pcmc
->gigabyte_align
? 0x80000000 : 0xb0000000;
93 /* Handle the machine opt max-ram-below-4g. It is basically doing
94 * min(qemu limit, user limit).
96 if (lowmem
> pcms
->max_ram_below_4g
) {
97 lowmem
= pcms
->max_ram_below_4g
;
98 if (machine
->ram_size
- lowmem
> lowmem
&&
99 lowmem
& ((1ULL << 30) - 1)) {
100 error_report("Warning: Large machine and max_ram_below_4g(%"PRIu64
101 ") not a multiple of 1G; possible bad performance.",
102 pcms
->max_ram_below_4g
);
106 if (machine
->ram_size
>= lowmem
) {
107 pcms
->above_4g_mem_size
= machine
->ram_size
- lowmem
;
108 pcms
->below_4g_mem_size
= lowmem
;
110 pcms
->above_4g_mem_size
= 0;
111 pcms
->below_4g_mem_size
= machine
->ram_size
;
114 if (xen_enabled() && xen_hvm_init(pcms
, &ram_memory
) != 0) {
115 fprintf(stderr
, "xen hardware virtual machine initialisation failed\n");
120 pc_acpi_init("q35-acpi-dsdt.aml");
125 if (pcmc
->pci_enabled
) {
126 pci_memory
= g_new(MemoryRegion
, 1);
127 memory_region_init(pci_memory
, NULL
, "pci", UINT64_MAX
);
128 rom_memory
= pci_memory
;
131 rom_memory
= get_system_memory();
134 guest_info
= pc_guest_info_init(pcms
);
135 guest_info
->isapc_ram_fw
= false;
136 guest_info
->has_acpi_build
= pcmc
->has_acpi_build
;
137 guest_info
->has_reserved_memory
= pcmc
->has_reserved_memory
;
138 guest_info
->rsdp_in_ram
= pcmc
->rsdp_in_ram
;
140 /* Migration was not supported in 2.0 for Q35, so do not bother
141 * with this hack (see hw/i386/acpi-build.c).
143 guest_info
->legacy_acpi_table_size
= 0;
145 if (pcmc
->smbios_defaults
) {
146 /* These values are guest ABI, do not change */
147 smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)",
148 mc
->name
, pcmc
->smbios_legacy_mode
,
149 pcmc
->smbios_uuid_encoded
,
150 SMBIOS_ENTRY_POINT_21
);
153 /* allocate ram and load rom/bios */
154 if (!xen_enabled()) {
155 pc_memory_init(pcms
, get_system_memory(),
156 rom_memory
, &ram_memory
, guest_info
);
160 gsi_state
= g_malloc0(sizeof(*gsi_state
));
161 if (kvm_irqchip_in_kernel()) {
162 kvm_pc_setup_irq_routing(pcmc
->pci_enabled
);
163 gsi
= qemu_allocate_irqs(kvm_pc_gsi_handler
, gsi_state
,
166 gsi
= qemu_allocate_irqs(gsi_handler
, gsi_state
, GSI_NUM_PINS
);
169 /* create pci host bus */
170 q35_host
= Q35_HOST_DEVICE(qdev_create(NULL
, TYPE_Q35_HOST_DEVICE
));
172 object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host
), NULL
);
173 q35_host
->mch
.ram_memory
= ram_memory
;
174 q35_host
->mch
.pci_address_space
= pci_memory
;
175 q35_host
->mch
.system_memory
= get_system_memory();
176 q35_host
->mch
.address_space_io
= get_system_io();
177 q35_host
->mch
.below_4g_mem_size
= pcms
->below_4g_mem_size
;
178 q35_host
->mch
.above_4g_mem_size
= pcms
->above_4g_mem_size
;
179 q35_host
->mch
.guest_info
= guest_info
;
181 qdev_init_nofail(DEVICE(q35_host
));
182 phb
= PCI_HOST_BRIDGE(q35_host
);
185 lpc
= pci_create_simple_multifunction(host_bus
, PCI_DEVFN(ICH9_LPC_DEV
,
186 ICH9_LPC_FUNC
), true,
187 TYPE_ICH9_LPC_DEVICE
);
189 object_property_add_link(OBJECT(machine
), PC_MACHINE_ACPI_DEVICE_PROP
,
190 TYPE_HOTPLUG_HANDLER
,
191 (Object
**)&pcms
->acpi_dev
,
192 object_property_allow_set_link
,
193 OBJ_PROP_LINK_UNREF_ON_RELEASE
, &error_abort
);
194 object_property_set_link(OBJECT(machine
), OBJECT(lpc
),
195 PC_MACHINE_ACPI_DEVICE_PROP
, &error_abort
);
197 ich9_lpc
= ICH9_LPC_DEVICE(lpc
);
199 ich9_lpc
->ioapic
= gsi_state
->ioapic_irq
;
200 pci_bus_irqs(host_bus
, ich9_lpc_set_irq
, ich9_lpc_map_irq
, ich9_lpc
,
202 pci_bus_set_route_irq_fn(host_bus
, ich9_route_intx_pin_to_irq
);
203 isa_bus
= ich9_lpc
->isa_bus
;
206 isa_bus_irqs(isa_bus
, gsi
);
208 if (kvm_irqchip_in_kernel()) {
209 i8259
= kvm_i8259_init(isa_bus
);
210 } else if (xen_enabled()) {
211 i8259
= xen_interrupt_controller_init();
213 i8259
= i8259_init(isa_bus
, pc_allocate_cpu_irq());
216 for (i
= 0; i
< ISA_NUM_IRQS
; i
++) {
217 gsi_state
->i8259_irq
[i
] = i8259
[i
];
219 if (pcmc
->pci_enabled
) {
220 ioapic_init_gsi(gsi_state
, "q35");
223 pc_register_ferr_irq(gsi
[13]);
225 assert(pcms
->vmport
!= ON_OFF_AUTO__MAX
);
226 if (pcms
->vmport
== ON_OFF_AUTO_AUTO
) {
227 pcms
->vmport
= xen_enabled() ? ON_OFF_AUTO_OFF
: ON_OFF_AUTO_ON
;
230 /* init basic PC hardware */
231 pc_basic_device_init(isa_bus
, gsi
, &rtc_state
, !mc
->no_floppy
,
232 (pcms
->vmport
!= ON_OFF_AUTO_ON
), 0xff0104);
234 /* connect pm stuff to lpc */
235 ich9_lpc_pm_init(lpc
, pc_machine_is_smm_enabled(pcms
), !mc
->no_tco
);
237 /* ahci and SATA device, for q35 1 ahci controller is built-in */
238 ahci
= pci_create_simple_multifunction(host_bus
,
239 PCI_DEVFN(ICH9_SATA1_DEV
,
242 idebus
[0] = qdev_get_child_bus(&ahci
->qdev
, "ide.0");
243 idebus
[1] = qdev_get_child_bus(&ahci
->qdev
, "ide.1");
244 g_assert(MAX_SATA_PORTS
== ICH_AHCI(ahci
)->ahci
.ports
);
245 ide_drive_get(hd
, ICH_AHCI(ahci
)->ahci
.ports
);
246 ahci_ide_create_devs(ahci
, hd
);
249 /* Should we create 6 UHCI according to ich9 spec? */
250 ehci_create_ich9_with_companions(host_bus
, 0x1d);
253 /* TODO: Populate SPD eeprom data. */
254 smbus_eeprom_init(ich9_smb_init(host_bus
,
255 PCI_DEVFN(ICH9_SMB_DEV
, ICH9_SMB_FUNC
),
259 pc_cmos_init(pcms
, idebus
[0], idebus
[1], rtc_state
);
261 /* the rest devices to which pci devfn is automatically assigned */
262 pc_vga_init(isa_bus
, host_bus
);
263 pc_nic_init(isa_bus
, host_bus
);
264 if (pcmc
->pci_enabled
) {
265 pc_pci_device_init(host_bus
);
269 /* Looking for a pc_compat_2_4() function? It doesn't exist.
270 * pc_compat_*() functions that run on machine-init time and
271 * change global QEMU state are deprecated. Please don't create
272 * one, and implement any pc-*-2.4 (and newer) compat code in
273 * HW_COMPAT_*, PC_COMPAT_*, or * pc_*_machine_options().
276 static void pc_compat_2_3(MachineState
*machine
)
278 PCMachineState
*pcms
= PC_MACHINE(machine
);
279 savevm_skip_section_footers();
281 pcms
->smm
= ON_OFF_AUTO_OFF
;
283 global_state_set_optional();
284 savevm_skip_configuration();
287 static void pc_compat_2_2(MachineState
*machine
)
289 pc_compat_2_3(machine
);
290 machine
->suppress_vmdesc
= true;
293 static void pc_compat_2_1(MachineState
*machine
)
295 pc_compat_2_2(machine
);
296 x86_cpu_change_kvm_default("svm", NULL
);
299 static void pc_compat_2_0(MachineState
*machine
)
301 pc_compat_2_1(machine
);
304 static void pc_compat_1_7(MachineState
*machine
)
306 pc_compat_2_0(machine
);
307 option_rom_has_mr
= true;
308 x86_cpu_change_kvm_default("x2apic", NULL
);
311 static void pc_compat_1_6(MachineState
*machine
)
313 pc_compat_1_7(machine
);
314 rom_file_has_mr
= false;
317 static void pc_compat_1_5(MachineState
*machine
)
319 pc_compat_1_6(machine
);
322 static void pc_compat_1_4(MachineState
*machine
)
324 pc_compat_1_5(machine
);
327 #define DEFINE_Q35_MACHINE(suffix, name, compatfn, optionfn) \
328 static void pc_init_##suffix(MachineState *machine) \
330 void (*compat)(MachineState *m) = (compatfn); \
334 pc_q35_init(machine); \
336 DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn)
339 static void pc_q35_machine_options(MachineClass
*m
)
341 m
->family
= "pc_q35";
342 m
->desc
= "Standard PC (Q35 + ICH9, 2009)";
343 m
->hot_add_cpu
= pc_hot_add_cpu
;
344 m
->units_per_default_bus
= 1;
345 m
->default_machine_opts
= "firmware=bios-256k.bin";
346 m
->default_display
= "std";
351 static void pc_q35_2_5_machine_options(MachineClass
*m
)
353 pc_q35_machine_options(m
);
357 DEFINE_Q35_MACHINE(v2_5
, "pc-q35-2.5", NULL
,
358 pc_q35_2_5_machine_options
);
360 static void pc_q35_2_4_machine_options(MachineClass
*m
)
362 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(m
);
363 pc_q35_2_5_machine_options(m
);
364 m
->hw_version
= "2.4.0";
366 pcmc
->broken_reserved_end
= true;
367 SET_MACHINE_COMPAT(m
, PC_COMPAT_2_4
);
370 DEFINE_Q35_MACHINE(v2_4
, "pc-q35-2.4", NULL
,
371 pc_q35_2_4_machine_options
);
374 static void pc_q35_2_3_machine_options(MachineClass
*m
)
376 pc_q35_2_4_machine_options(m
);
377 m
->hw_version
= "2.3.0";
381 SET_MACHINE_COMPAT(m
, PC_COMPAT_2_3
);
384 DEFINE_Q35_MACHINE(v2_3
, "pc-q35-2.3", pc_compat_2_3
,
385 pc_q35_2_3_machine_options
);
388 static void pc_q35_2_2_machine_options(MachineClass
*m
)
390 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(m
);
391 pc_q35_2_3_machine_options(m
);
392 m
->hw_version
= "2.2.0";
393 SET_MACHINE_COMPAT(m
, PC_COMPAT_2_2
);
394 pcmc
->rsdp_in_ram
= false;
397 DEFINE_Q35_MACHINE(v2_2
, "pc-q35-2.2", pc_compat_2_2
,
398 pc_q35_2_2_machine_options
);
401 static void pc_q35_2_1_machine_options(MachineClass
*m
)
403 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(m
);
404 pc_q35_2_2_machine_options(m
);
405 m
->hw_version
= "2.1.0";
406 m
->default_display
= NULL
;
407 SET_MACHINE_COMPAT(m
, PC_COMPAT_2_1
);
408 pcmc
->smbios_uuid_encoded
= false;
409 pcmc
->enforce_aligned_dimm
= false;
412 DEFINE_Q35_MACHINE(v2_1
, "pc-q35-2.1", pc_compat_2_1
,
413 pc_q35_2_1_machine_options
);
416 static void pc_q35_2_0_machine_options(MachineClass
*m
)
418 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(m
);
419 pc_q35_2_1_machine_options(m
);
420 m
->hw_version
= "2.0.0";
421 SET_MACHINE_COMPAT(m
, PC_COMPAT_2_0
);
422 pcmc
->has_reserved_memory
= false;
423 pcmc
->smbios_legacy_mode
= true;
424 pcmc
->acpi_data_size
= 0x10000;
427 DEFINE_Q35_MACHINE(v2_0
, "pc-q35-2.0", pc_compat_2_0
,
428 pc_q35_2_0_machine_options
);
431 static void pc_q35_1_7_machine_options(MachineClass
*m
)
433 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(m
);
434 pc_q35_2_0_machine_options(m
);
435 m
->hw_version
= "1.7.0";
436 m
->default_machine_opts
= NULL
;
437 SET_MACHINE_COMPAT(m
, PC_COMPAT_1_7
);
438 pcmc
->smbios_defaults
= false;
439 pcmc
->gigabyte_align
= false;
442 DEFINE_Q35_MACHINE(v1_7
, "pc-q35-1.7", pc_compat_1_7
,
443 pc_q35_1_7_machine_options
);
446 static void pc_q35_1_6_machine_options(MachineClass
*m
)
448 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(m
);
449 pc_q35_machine_options(m
);
450 m
->hw_version
= "1.6.0";
451 SET_MACHINE_COMPAT(m
, PC_COMPAT_1_6
);
452 pcmc
->has_acpi_build
= false;
455 DEFINE_Q35_MACHINE(v1_6
, "pc-q35-1.6", pc_compat_1_6
,
456 pc_q35_1_6_machine_options
);
459 static void pc_q35_1_5_machine_options(MachineClass
*m
)
461 pc_q35_1_6_machine_options(m
);
462 m
->hw_version
= "1.5.0";
463 SET_MACHINE_COMPAT(m
, PC_COMPAT_1_5
);
466 DEFINE_Q35_MACHINE(v1_5
, "pc-q35-1.5", pc_compat_1_5
,
467 pc_q35_1_5_machine_options
);
470 static void pc_q35_1_4_machine_options(MachineClass
*m
)
472 pc_q35_1_5_machine_options(m
);
473 m
->hw_version
= "1.4.0";
474 m
->hot_add_cpu
= NULL
;
475 SET_MACHINE_COMPAT(m
, PC_COMPAT_1_4
);
478 DEFINE_Q35_MACHINE(v1_4
, "pc-q35-1.4", pc_compat_1_4
,
479 pc_q35_1_4_machine_options
);