]> git.proxmox.com Git - mirror_qemu.git/blob - hw/isa/lpc_ich9.c
ich9: call ich9_lpc_update_pic for disabled pirqs
[mirror_qemu.git] / hw / isa / lpc_ich9.c
1 /*
2 * QEMU ICH9 Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5 * Copyright (c) 2009, 2010, 2011
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9 *
10 * This is based on piix.c, but heavily modified.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
29 */
30 #include "qemu/osdep.h"
31 #include "qemu-common.h"
32 #include "cpu.h"
33 #include "hw/hw.h"
34 #include "qapi/visitor.h"
35 #include "qemu/range.h"
36 #include "hw/isa/isa.h"
37 #include "hw/sysbus.h"
38 #include "hw/i386/pc.h"
39 #include "hw/isa/apm.h"
40 #include "hw/i386/ioapic.h"
41 #include "hw/pci/pci.h"
42 #include "hw/pci/pcie_host.h"
43 #include "hw/pci/pci_bridge.h"
44 #include "hw/i386/ich9.h"
45 #include "hw/acpi/acpi.h"
46 #include "hw/acpi/ich9.h"
47 #include "hw/pci/pci_bus.h"
48 #include "exec/address-spaces.h"
49 #include "sysemu/sysemu.h"
50 #include "qom/cpu.h"
51
52 static int ich9_lpc_sci_irq(ICH9LPCState *lpc);
53
54 /*****************************************************************************/
55 /* ICH9 LPC PCI to ISA bridge */
56
57 static void ich9_lpc_reset(DeviceState *qdev);
58
59 /* chipset configuration register
60 * to access chipset configuration registers, pci_[sg]et_{byte, word, long}
61 * are used.
62 * Although it's not pci configuration space, it's little endian as Intel.
63 */
64
65 static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir)
66 {
67 int intx;
68 for (intx = 0; intx < PCI_NUM_PINS; intx++) {
69 irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK;
70 }
71 }
72
73 static void ich9_cc_update(ICH9LPCState *lpc)
74 {
75 int slot;
76 int pci_intx;
77
78 const int reg_offsets[] = {
79 ICH9_CC_D25IR,
80 ICH9_CC_D26IR,
81 ICH9_CC_D27IR,
82 ICH9_CC_D28IR,
83 ICH9_CC_D29IR,
84 ICH9_CC_D30IR,
85 ICH9_CC_D31IR,
86 };
87 const int *offset;
88
89 /* D{25 - 31}IR, but D30IR is read only to 0. */
90 for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) {
91 if (slot == 30) {
92 continue;
93 }
94 ich9_cc_update_ir(lpc->irr[slot],
95 pci_get_word(lpc->chip_config + *offset));
96 }
97
98 /*
99 * D30: DMI2PCI bridge
100 * It is arbitrarily decided how INTx lines of PCI devices behind
101 * the bridge are connected to pirq lines. Our choice is PIRQ[E-H].
102 * INT[A-D] are connected to PIRQ[E-H]
103 */
104 for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) {
105 lpc->irr[30][pci_intx] = pci_intx + 4;
106 }
107 }
108
109 static void ich9_cc_init(ICH9LPCState *lpc)
110 {
111 int slot;
112 int intx;
113
114 /* the default irq routing is arbitrary as long as it matches with
115 * acpi irq routing table.
116 * The one that is incompatible with piix_pci(= bochs) one is
117 * intentionally chosen to let the users know that the different
118 * board is used.
119 *
120 * int[A-D] -> pirq[E-F]
121 * avoid pirq A-D because they are used for pci express port
122 */
123 for (slot = 0; slot < PCI_SLOT_MAX; slot++) {
124 for (intx = 0; intx < PCI_NUM_PINS; intx++) {
125 lpc->irr[slot][intx] = (slot + intx) % 4 + 4;
126 }
127 }
128 ich9_cc_update(lpc);
129 }
130
131 static void ich9_cc_reset(ICH9LPCState *lpc)
132 {
133 uint8_t *c = lpc->chip_config;
134
135 memset(lpc->chip_config, 0, sizeof(lpc->chip_config));
136
137 pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT);
138 pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT);
139 pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT);
140 pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT);
141 pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT);
142 pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT);
143 pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT);
144 pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT);
145
146 ich9_cc_update(lpc);
147 }
148
149 static void ich9_cc_addr_len(uint64_t *addr, unsigned *len)
150 {
151 *addr &= ICH9_CC_ADDR_MASK;
152 if (*addr + *len >= ICH9_CC_SIZE) {
153 *len = ICH9_CC_SIZE - *addr;
154 }
155 }
156
157 /* val: little endian */
158 static void ich9_cc_write(void *opaque, hwaddr addr,
159 uint64_t val, unsigned len)
160 {
161 ICH9LPCState *lpc = (ICH9LPCState *)opaque;
162
163 ich9_cc_addr_len(&addr, &len);
164 memcpy(lpc->chip_config + addr, &val, len);
165 pci_bus_fire_intx_routing_notifier(lpc->d.bus);
166 ich9_cc_update(lpc);
167 }
168
169 /* return value: little endian */
170 static uint64_t ich9_cc_read(void *opaque, hwaddr addr,
171 unsigned len)
172 {
173 ICH9LPCState *lpc = (ICH9LPCState *)opaque;
174
175 uint32_t val = 0;
176 ich9_cc_addr_len(&addr, &len);
177 memcpy(&val, lpc->chip_config + addr, len);
178 return val;
179 }
180
181 /* IRQ routing */
182 /* */
183 static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis)
184 {
185 *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK;
186 *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN;
187 }
188
189 static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num,
190 int *pic_irq, int *pic_dis)
191 {
192 switch (pirq_num) {
193 case 0 ... 3: /* A-D */
194 ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num],
195 pic_irq, pic_dis);
196 return;
197 case 4 ... 7: /* E-H */
198 ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)],
199 pic_irq, pic_dis);
200 return;
201 default:
202 break;
203 }
204 abort();
205 }
206
207 /* pic_irq: i8254 irq 0-15 */
208 static void ich9_lpc_update_pic(ICH9LPCState *lpc, int pic_irq)
209 {
210 int i, pic_level;
211
212 /* The pic level is the logical OR of all the PCI irqs mapped to it */
213 pic_level = 0;
214 for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) {
215 int tmp_irq;
216 int tmp_dis;
217 ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis);
218 if (!tmp_dis && pic_irq == tmp_irq) {
219 pic_level |= pci_bus_get_irq_level(lpc->d.bus, i);
220 }
221 }
222 if (pic_irq == ich9_lpc_sci_irq(lpc)) {
223 pic_level |= lpc->sci_level;
224 }
225
226 qemu_set_irq(lpc->pic[pic_irq], pic_level);
227 }
228
229 /* pirq: pirq[A-H] 0-7*/
230 static void ich9_lpc_update_by_pirq(ICH9LPCState *lpc, int pirq)
231 {
232 int pic_irq;
233 int pic_dis;
234
235 ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis);
236 assert(pic_irq < ICH9_LPC_PIC_NUM_PINS);
237
238 ich9_lpc_update_pic(lpc, pic_irq);
239 }
240
241 /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */
242 static int ich9_pirq_to_gsi(int pirq)
243 {
244 return pirq + ICH9_LPC_PIC_NUM_PINS;
245 }
246
247 static int ich9_gsi_to_pirq(int gsi)
248 {
249 return gsi - ICH9_LPC_PIC_NUM_PINS;
250 }
251
252 static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi)
253 {
254 int level = 0;
255
256 if (gsi >= ICH9_LPC_PIC_NUM_PINS) {
257 level |= pci_bus_get_irq_level(lpc->d.bus, ich9_gsi_to_pirq(gsi));
258 }
259 if (gsi == ich9_lpc_sci_irq(lpc)) {
260 level |= lpc->sci_level;
261 }
262
263 qemu_set_irq(lpc->ioapic[gsi], level);
264 }
265
266 void ich9_lpc_set_irq(void *opaque, int pirq, int level)
267 {
268 ICH9LPCState *lpc = opaque;
269
270 assert(0 <= pirq);
271 assert(pirq < ICH9_LPC_NB_PIRQS);
272
273 ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq));
274 ich9_lpc_update_by_pirq(lpc, pirq);
275 }
276
277 /* return the pirq number (PIRQ[A-H]:0-7) corresponding to
278 * a given device irq pin.
279 */
280 int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx)
281 {
282 BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
283 PCIBus *pci_bus = PCI_BUS(bus);
284 PCIDevice *lpc_pdev =
285 pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)];
286 ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev);
287
288 return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx];
289 }
290
291 PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin)
292 {
293 ICH9LPCState *lpc = opaque;
294 PCIINTxRoute route;
295 int pic_irq;
296 int pic_dis;
297
298 assert(0 <= pirq_pin);
299 assert(pirq_pin < ICH9_LPC_NB_PIRQS);
300
301 route.mode = PCI_INTX_ENABLED;
302 ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis);
303 if (!pic_dis) {
304 if (pic_irq < ICH9_LPC_PIC_NUM_PINS) {
305 route.irq = pic_irq;
306 } else {
307 route.mode = PCI_INTX_DISABLED;
308 route.irq = -1;
309 }
310 } else {
311 route.irq = ich9_pirq_to_gsi(pirq_pin);
312 }
313
314 return route;
315 }
316
317 void ich9_generate_smi(void)
318 {
319 cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
320 }
321
322 void ich9_generate_nmi(void)
323 {
324 cpu_interrupt(first_cpu, CPU_INTERRUPT_NMI);
325 }
326
327 static int ich9_lpc_sci_irq(ICH9LPCState *lpc)
328 {
329 switch (lpc->d.config[ICH9_LPC_ACPI_CTRL] &
330 ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK) {
331 case ICH9_LPC_ACPI_CTRL_9:
332 return 9;
333 case ICH9_LPC_ACPI_CTRL_10:
334 return 10;
335 case ICH9_LPC_ACPI_CTRL_11:
336 return 11;
337 case ICH9_LPC_ACPI_CTRL_20:
338 return 20;
339 case ICH9_LPC_ACPI_CTRL_21:
340 return 21;
341 default:
342 /* reserved */
343 break;
344 }
345 return -1;
346 }
347
348 static void ich9_set_sci(void *opaque, int irq_num, int level)
349 {
350 ICH9LPCState *lpc = opaque;
351 int irq;
352
353 assert(irq_num == 0);
354 level = !!level;
355 if (level == lpc->sci_level) {
356 return;
357 }
358 lpc->sci_level = level;
359
360 irq = ich9_lpc_sci_irq(lpc);
361 if (irq < 0) {
362 return;
363 }
364
365 ich9_lpc_update_apic(lpc, irq);
366 if (irq < ICH9_LPC_PIC_NUM_PINS) {
367 ich9_lpc_update_pic(lpc, irq);
368 }
369 }
370
371 void ich9_lpc_pm_init(PCIDevice *lpc_pci, bool smm_enabled)
372 {
373 ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pci);
374 qemu_irq sci_irq;
375
376 sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0);
377 ich9_pm_init(lpc_pci, &lpc->pm, smm_enabled, sci_irq);
378 ich9_lpc_reset(&lpc->d.qdev);
379 }
380
381 /* APM */
382
383 static void ich9_apm_ctrl_changed(uint32_t val, void *arg)
384 {
385 ICH9LPCState *lpc = arg;
386
387 /* ACPI specs 3.0, 4.7.2.5 */
388 acpi_pm1_cnt_update(&lpc->pm.acpi_regs,
389 val == ICH9_APM_ACPI_ENABLE,
390 val == ICH9_APM_ACPI_DISABLE);
391 if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) {
392 return;
393 }
394
395 /* SMI_EN = PMBASE + 30. SMI control and enable register */
396 if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) {
397 cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI);
398 }
399 }
400
401 /* config:PMBASE */
402 static void
403 ich9_lpc_pmbase_update(ICH9LPCState *lpc)
404 {
405 uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE);
406 pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK;
407
408 ich9_pm_iospace_update(&lpc->pm, pm_io_base);
409 }
410
411 /* config:RCBA */
412 static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old)
413 {
414 uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA);
415
416 if (rcba_old & ICH9_LPC_RCBA_EN) {
417 memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem);
418 }
419 if (rcba & ICH9_LPC_RCBA_EN) {
420 memory_region_add_subregion_overlap(get_system_memory(),
421 rcba & ICH9_LPC_RCBA_BA_MASK,
422 &lpc->rcrb_mem, 1);
423 }
424 }
425
426 /* config:GEN_PMCON* */
427 static void
428 ich9_lpc_pmcon_update(ICH9LPCState *lpc)
429 {
430 uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1);
431 uint16_t wmask;
432
433 if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) {
434 wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1);
435 wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK;
436 pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask);
437 lpc->pm.smi_en_wmask &= ~1;
438 }
439 }
440
441 static int ich9_lpc_post_load(void *opaque, int version_id)
442 {
443 ICH9LPCState *lpc = opaque;
444
445 ich9_lpc_pmbase_update(lpc);
446 ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */);
447 ich9_lpc_pmcon_update(lpc);
448 return 0;
449 }
450
451 static void ich9_lpc_config_write(PCIDevice *d,
452 uint32_t addr, uint32_t val, int len)
453 {
454 ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
455 uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
456
457 pci_default_write_config(d, addr, val, len);
458 if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4)) {
459 ich9_lpc_pmbase_update(lpc);
460 }
461 if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) {
462 ich9_lpc_rcba_update(lpc, rcba_old);
463 }
464 if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) {
465 pci_bus_fire_intx_routing_notifier(lpc->d.bus);
466 }
467 if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) {
468 pci_bus_fire_intx_routing_notifier(lpc->d.bus);
469 }
470 if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) {
471 ich9_lpc_pmcon_update(lpc);
472 }
473 }
474
475 static void ich9_lpc_reset(DeviceState *qdev)
476 {
477 PCIDevice *d = PCI_DEVICE(qdev);
478 ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
479 uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
480 int i;
481
482 for (i = 0; i < 4; i++) {
483 pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i,
484 ICH9_LPC_PIRQ_ROUT_DEFAULT);
485 }
486 for (i = 0; i < 4; i++) {
487 pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i,
488 ICH9_LPC_PIRQ_ROUT_DEFAULT);
489 }
490 pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT);
491
492 pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT);
493 pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT);
494
495 ich9_cc_reset(lpc);
496
497 ich9_lpc_pmbase_update(lpc);
498 ich9_lpc_rcba_update(lpc, rcba_old);
499
500 lpc->sci_level = 0;
501 lpc->rst_cnt = 0;
502 }
503
504 /* root complex register block is mapped into memory space */
505 static const MemoryRegionOps rcrb_mmio_ops = {
506 .read = ich9_cc_read,
507 .write = ich9_cc_write,
508 .endianness = DEVICE_LITTLE_ENDIAN,
509 };
510
511 static void ich9_lpc_machine_ready(Notifier *n, void *opaque)
512 {
513 ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready);
514 MemoryRegion *io_as = pci_address_space_io(&s->d);
515 uint8_t *pci_conf;
516
517 pci_conf = s->d.config;
518 if (memory_region_present(io_as, 0x3f8)) {
519 /* com1 */
520 pci_conf[0x82] |= 0x01;
521 }
522 if (memory_region_present(io_as, 0x2f8)) {
523 /* com2 */
524 pci_conf[0x82] |= 0x02;
525 }
526 if (memory_region_present(io_as, 0x378)) {
527 /* lpt */
528 pci_conf[0x82] |= 0x04;
529 }
530 if (memory_region_present(io_as, 0x3f2)) {
531 /* floppy */
532 pci_conf[0x82] |= 0x08;
533 }
534 }
535
536 /* reset control */
537 static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val,
538 unsigned len)
539 {
540 ICH9LPCState *lpc = opaque;
541
542 if (val & 4) {
543 qemu_system_reset_request();
544 return;
545 }
546 lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */
547 }
548
549 static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len)
550 {
551 ICH9LPCState *lpc = opaque;
552
553 return lpc->rst_cnt;
554 }
555
556 static const MemoryRegionOps ich9_rst_cnt_ops = {
557 .read = ich9_rst_cnt_read,
558 .write = ich9_rst_cnt_write,
559 .endianness = DEVICE_LITTLE_ENDIAN
560 };
561
562 Object *ich9_lpc_find(void)
563 {
564 bool ambig;
565 Object *o = object_resolve_path_type("", TYPE_ICH9_LPC_DEVICE, &ambig);
566
567 if (ambig) {
568 return NULL;
569 }
570 return o;
571 }
572
573 static void ich9_lpc_get_sci_int(Object *obj, Visitor *v, const char *name,
574 void *opaque, Error **errp)
575 {
576 ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj);
577 uint32_t value = ich9_lpc_sci_irq(lpc);
578
579 visit_type_uint32(v, name, &value, errp);
580 }
581
582 static void ich9_lpc_add_properties(ICH9LPCState *lpc)
583 {
584 static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE;
585 static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE;
586
587 object_property_add(OBJECT(lpc), ACPI_PM_PROP_SCI_INT, "uint32",
588 ich9_lpc_get_sci_int,
589 NULL, NULL, NULL, NULL);
590 object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD,
591 &acpi_enable_cmd, NULL);
592 object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD,
593 &acpi_disable_cmd, NULL);
594
595 ich9_pm_add_properties(OBJECT(lpc), &lpc->pm, NULL);
596 }
597
598 static void ich9_lpc_initfn(Object *obj)
599 {
600 ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj);
601
602 ich9_lpc_add_properties(lpc);
603 }
604
605 static void ich9_lpc_realize(PCIDevice *d, Error **errp)
606 {
607 ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
608 ISABus *isa_bus;
609
610 isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(),
611 errp);
612 if (!isa_bus) {
613 return;
614 }
615
616 pci_set_long(d->wmask + ICH9_LPC_PMBASE,
617 ICH9_LPC_PMBASE_BASE_ADDRESS_MASK);
618
619 memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc,
620 "lpc-rcrb-mmio", ICH9_CC_SIZE);
621
622 lpc->isa_bus = isa_bus;
623
624 ich9_cc_init(lpc);
625 apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc);
626
627 lpc->machine_ready.notify = ich9_lpc_machine_ready;
628 qemu_add_machine_init_done_notifier(&lpc->machine_ready);
629
630 memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc,
631 "lpc-reset-control", 1);
632 memory_region_add_subregion_overlap(pci_address_space_io(d),
633 ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem,
634 1);
635 }
636
637 static bool ich9_rst_cnt_needed(void *opaque)
638 {
639 ICH9LPCState *lpc = opaque;
640
641 return (lpc->rst_cnt != 0);
642 }
643
644 static const VMStateDescription vmstate_ich9_rst_cnt = {
645 .name = "ICH9LPC/rst_cnt",
646 .version_id = 1,
647 .minimum_version_id = 1,
648 .needed = ich9_rst_cnt_needed,
649 .fields = (VMStateField[]) {
650 VMSTATE_UINT8(rst_cnt, ICH9LPCState),
651 VMSTATE_END_OF_LIST()
652 }
653 };
654
655 static const VMStateDescription vmstate_ich9_lpc = {
656 .name = "ICH9LPC",
657 .version_id = 1,
658 .minimum_version_id = 1,
659 .post_load = ich9_lpc_post_load,
660 .fields = (VMStateField[]) {
661 VMSTATE_PCI_DEVICE(d, ICH9LPCState),
662 VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState),
663 VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs),
664 VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE),
665 VMSTATE_UINT32(sci_level, ICH9LPCState),
666 VMSTATE_END_OF_LIST()
667 },
668 .subsections = (const VMStateDescription*[]) {
669 &vmstate_ich9_rst_cnt,
670 NULL
671 }
672 };
673
674 static Property ich9_lpc_properties[] = {
675 DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, true),
676 DEFINE_PROP_END_OF_LIST(),
677 };
678
679 static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
680 {
681 ICH9LPCState *s = ICH9_LPC_DEVICE(adev);
682
683 acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev);
684 }
685
686 static void ich9_lpc_class_init(ObjectClass *klass, void *data)
687 {
688 DeviceClass *dc = DEVICE_CLASS(klass);
689 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
690 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
691 AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
692
693 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
694 dc->reset = ich9_lpc_reset;
695 k->realize = ich9_lpc_realize;
696 dc->vmsd = &vmstate_ich9_lpc;
697 dc->props = ich9_lpc_properties;
698 k->config_write = ich9_lpc_config_write;
699 dc->desc = "ICH9 LPC bridge";
700 k->vendor_id = PCI_VENDOR_ID_INTEL;
701 k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8;
702 k->revision = ICH9_A2_LPC_REVISION;
703 k->class_id = PCI_CLASS_BRIDGE_ISA;
704 /*
705 * Reason: part of ICH9 southbridge, needs to be wired up by
706 * pc_q35_init()
707 */
708 dc->cannot_instantiate_with_device_add_yet = true;
709 hc->plug = ich9_pm_device_plug_cb;
710 hc->unplug_request = ich9_pm_device_unplug_request_cb;
711 hc->unplug = ich9_pm_device_unplug_cb;
712 adevc->ospm_status = ich9_pm_ospm_status;
713 adevc->send_event = ich9_send_gpe;
714 adevc->madt_cpu = pc_madt_cpu_entry;
715 }
716
717 static const TypeInfo ich9_lpc_info = {
718 .name = TYPE_ICH9_LPC_DEVICE,
719 .parent = TYPE_PCI_DEVICE,
720 .instance_size = sizeof(struct ICH9LPCState),
721 .instance_init = ich9_lpc_initfn,
722 .class_init = ich9_lpc_class_init,
723 .interfaces = (InterfaceInfo[]) {
724 { TYPE_HOTPLUG_HANDLER },
725 { TYPE_ACPI_DEVICE_IF },
726 { }
727 }
728 };
729
730 static void ich9_lpc_register(void)
731 {
732 type_register_static(&ich9_lpc_info);
733 }
734
735 type_init(ich9_lpc_register);