]> git.proxmox.com Git - qemu.git/blob - hw/mcf5206.c
987687d3f93b8db2d93b88273a1e8204d26c4574
[qemu.git] / hw / mcf5206.c
1 /*
2 * Motorola ColdFire MCF5206 SoC embedded peripheral emulation.
3 *
4 * Copyright (c) 2007 CodeSourcery.
5 *
6 * This code is licensed under the GPL
7 */
8 #include "hw.h"
9 #include "mcf.h"
10 #include "qemu-timer.h"
11 #include "sysemu.h"
12 #include "exec-memory.h"
13
14 /* General purpose timer module. */
15 typedef struct {
16 uint16_t tmr;
17 uint16_t trr;
18 uint16_t tcr;
19 uint16_t ter;
20 ptimer_state *timer;
21 qemu_irq irq;
22 int irq_state;
23 } m5206_timer_state;
24
25 #define TMR_RST 0x01
26 #define TMR_CLK 0x06
27 #define TMR_FRR 0x08
28 #define TMR_ORI 0x10
29 #define TMR_OM 0x20
30 #define TMR_CE 0xc0
31
32 #define TER_CAP 0x01
33 #define TER_REF 0x02
34
35 static void m5206_timer_update(m5206_timer_state *s)
36 {
37 if ((s->tmr & TMR_ORI) != 0 && (s->ter & TER_REF))
38 qemu_irq_raise(s->irq);
39 else
40 qemu_irq_lower(s->irq);
41 }
42
43 static void m5206_timer_reset(m5206_timer_state *s)
44 {
45 s->tmr = 0;
46 s->trr = 0;
47 }
48
49 static void m5206_timer_recalibrate(m5206_timer_state *s)
50 {
51 int prescale;
52 int mode;
53
54 ptimer_stop(s->timer);
55
56 if ((s->tmr & TMR_RST) == 0)
57 return;
58
59 prescale = (s->tmr >> 8) + 1;
60 mode = (s->tmr >> 1) & 3;
61 if (mode == 2)
62 prescale *= 16;
63
64 if (mode == 3 || mode == 0)
65 hw_error("m5206_timer: mode %d not implemented\n", mode);
66 if ((s->tmr & TMR_FRR) == 0)
67 hw_error("m5206_timer: free running mode not implemented\n");
68
69 /* Assume 66MHz system clock. */
70 ptimer_set_freq(s->timer, 66000000 / prescale);
71
72 ptimer_set_limit(s->timer, s->trr, 0);
73
74 ptimer_run(s->timer, 0);
75 }
76
77 static void m5206_timer_trigger(void *opaque)
78 {
79 m5206_timer_state *s = (m5206_timer_state *)opaque;
80 s->ter |= TER_REF;
81 m5206_timer_update(s);
82 }
83
84 static uint32_t m5206_timer_read(m5206_timer_state *s, uint32_t addr)
85 {
86 switch (addr) {
87 case 0:
88 return s->tmr;
89 case 4:
90 return s->trr;
91 case 8:
92 return s->tcr;
93 case 0xc:
94 return s->trr - ptimer_get_count(s->timer);
95 case 0x11:
96 return s->ter;
97 default:
98 return 0;
99 }
100 }
101
102 static void m5206_timer_write(m5206_timer_state *s, uint32_t addr, uint32_t val)
103 {
104 switch (addr) {
105 case 0:
106 if ((s->tmr & TMR_RST) != 0 && (val & TMR_RST) == 0) {
107 m5206_timer_reset(s);
108 }
109 s->tmr = val;
110 m5206_timer_recalibrate(s);
111 break;
112 case 4:
113 s->trr = val;
114 m5206_timer_recalibrate(s);
115 break;
116 case 8:
117 s->tcr = val;
118 break;
119 case 0xc:
120 ptimer_set_count(s->timer, val);
121 break;
122 case 0x11:
123 s->ter &= ~val;
124 break;
125 default:
126 break;
127 }
128 m5206_timer_update(s);
129 }
130
131 static m5206_timer_state *m5206_timer_init(qemu_irq irq)
132 {
133 m5206_timer_state *s;
134 QEMUBH *bh;
135
136 s = (m5206_timer_state *)g_malloc0(sizeof(m5206_timer_state));
137 bh = qemu_bh_new(m5206_timer_trigger, s);
138 s->timer = ptimer_init(bh);
139 s->irq = irq;
140 m5206_timer_reset(s);
141 return s;
142 }
143
144 /* System Integration Module. */
145
146 typedef struct {
147 CPUState *env;
148 MemoryRegion iomem;
149 m5206_timer_state *timer[2];
150 void *uart[2];
151 uint8_t scr;
152 uint8_t icr[14];
153 uint16_t imr; /* 1 == interrupt is masked. */
154 uint16_t ipr;
155 uint8_t rsr;
156 uint8_t swivr;
157 uint8_t par;
158 /* Include the UART vector registers here. */
159 uint8_t uivr[2];
160 } m5206_mbar_state;
161
162 /* Interrupt controller. */
163
164 static int m5206_find_pending_irq(m5206_mbar_state *s)
165 {
166 int level;
167 int vector;
168 uint16_t active;
169 int i;
170
171 level = 0;
172 vector = 0;
173 active = s->ipr & ~s->imr;
174 if (!active)
175 return 0;
176
177 for (i = 1; i < 14; i++) {
178 if (active & (1 << i)) {
179 if ((s->icr[i] & 0x1f) > level) {
180 level = s->icr[i] & 0x1f;
181 vector = i;
182 }
183 }
184 }
185
186 if (level < 4)
187 vector = 0;
188
189 return vector;
190 }
191
192 static void m5206_mbar_update(m5206_mbar_state *s)
193 {
194 int irq;
195 int vector;
196 int level;
197
198 irq = m5206_find_pending_irq(s);
199 if (irq) {
200 int tmp;
201 tmp = s->icr[irq];
202 level = (tmp >> 2) & 7;
203 if (tmp & 0x80) {
204 /* Autovector. */
205 vector = 24 + level;
206 } else {
207 switch (irq) {
208 case 8: /* SWT */
209 vector = s->swivr;
210 break;
211 case 12: /* UART1 */
212 vector = s->uivr[0];
213 break;
214 case 13: /* UART2 */
215 vector = s->uivr[1];
216 break;
217 default:
218 /* Unknown vector. */
219 fprintf(stderr, "Unhandled vector for IRQ %d\n", irq);
220 vector = 0xf;
221 break;
222 }
223 }
224 } else {
225 level = 0;
226 vector = 0;
227 }
228 m68k_set_irq_level(s->env, level, vector);
229 }
230
231 static void m5206_mbar_set_irq(void *opaque, int irq, int level)
232 {
233 m5206_mbar_state *s = (m5206_mbar_state *)opaque;
234 if (level) {
235 s->ipr |= 1 << irq;
236 } else {
237 s->ipr &= ~(1 << irq);
238 }
239 m5206_mbar_update(s);
240 }
241
242 /* System Integration Module. */
243
244 static void m5206_mbar_reset(m5206_mbar_state *s)
245 {
246 s->scr = 0xc0;
247 s->icr[1] = 0x04;
248 s->icr[2] = 0x08;
249 s->icr[3] = 0x0c;
250 s->icr[4] = 0x10;
251 s->icr[5] = 0x14;
252 s->icr[6] = 0x18;
253 s->icr[7] = 0x1c;
254 s->icr[8] = 0x1c;
255 s->icr[9] = 0x80;
256 s->icr[10] = 0x80;
257 s->icr[11] = 0x80;
258 s->icr[12] = 0x00;
259 s->icr[13] = 0x00;
260 s->imr = 0x3ffe;
261 s->rsr = 0x80;
262 s->swivr = 0x0f;
263 s->par = 0;
264 }
265
266 static uint32_t m5206_mbar_read(m5206_mbar_state *s, uint32_t offset)
267 {
268 if (offset >= 0x100 && offset < 0x120) {
269 return m5206_timer_read(s->timer[0], offset - 0x100);
270 } else if (offset >= 0x120 && offset < 0x140) {
271 return m5206_timer_read(s->timer[1], offset - 0x120);
272 } else if (offset >= 0x140 && offset < 0x160) {
273 return mcf_uart_read(s->uart[0], offset - 0x140);
274 } else if (offset >= 0x180 && offset < 0x1a0) {
275 return mcf_uart_read(s->uart[1], offset - 0x180);
276 }
277 switch (offset) {
278 case 0x03: return s->scr;
279 case 0x14 ... 0x20: return s->icr[offset - 0x13];
280 case 0x36: return s->imr;
281 case 0x3a: return s->ipr;
282 case 0x40: return s->rsr;
283 case 0x41: return 0;
284 case 0x42: return s->swivr;
285 case 0x50:
286 /* DRAM mask register. */
287 /* FIXME: currently hardcoded to 128Mb. */
288 {
289 uint32_t mask = ~0;
290 while (mask > ram_size)
291 mask >>= 1;
292 return mask & 0x0ffe0000;
293 }
294 case 0x5c: return 1; /* DRAM bank 1 empty. */
295 case 0xcb: return s->par;
296 case 0x170: return s->uivr[0];
297 case 0x1b0: return s->uivr[1];
298 }
299 hw_error("Bad MBAR read offset 0x%x", (int)offset);
300 return 0;
301 }
302
303 static void m5206_mbar_write(m5206_mbar_state *s, uint32_t offset,
304 uint32_t value)
305 {
306 if (offset >= 0x100 && offset < 0x120) {
307 m5206_timer_write(s->timer[0], offset - 0x100, value);
308 return;
309 } else if (offset >= 0x120 && offset < 0x140) {
310 m5206_timer_write(s->timer[1], offset - 0x120, value);
311 return;
312 } else if (offset >= 0x140 && offset < 0x160) {
313 mcf_uart_write(s->uart[0], offset - 0x140, value);
314 return;
315 } else if (offset >= 0x180 && offset < 0x1a0) {
316 mcf_uart_write(s->uart[1], offset - 0x180, value);
317 return;
318 }
319 switch (offset) {
320 case 0x03:
321 s->scr = value;
322 break;
323 case 0x14 ... 0x20:
324 s->icr[offset - 0x13] = value;
325 m5206_mbar_update(s);
326 break;
327 case 0x36:
328 s->imr = value;
329 m5206_mbar_update(s);
330 break;
331 case 0x40:
332 s->rsr &= ~value;
333 break;
334 case 0x41:
335 /* TODO: implement watchdog. */
336 break;
337 case 0x42:
338 s->swivr = value;
339 break;
340 case 0xcb:
341 s->par = value;
342 break;
343 case 0x170:
344 s->uivr[0] = value;
345 break;
346 case 0x178: case 0x17c: case 0x1c8: case 0x1bc:
347 /* Not implemented: UART Output port bits. */
348 break;
349 case 0x1b0:
350 s->uivr[1] = value;
351 break;
352 default:
353 hw_error("Bad MBAR write offset 0x%x", (int)offset);
354 break;
355 }
356 }
357
358 /* Internal peripherals use a variety of register widths.
359 This lookup table allows a single routine to handle all of them. */
360 static const int m5206_mbar_width[] =
361 {
362 /* 000-040 */ 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2, 2, 2,
363 /* 040-080 */ 1, 2, 2, 2, 4, 1, 2, 4, 1, 2, 4, 2, 2, 4, 2, 2,
364 /* 080-0c0 */ 4, 2, 2, 4, 2, 2, 4, 2, 2, 4, 2, 2, 4, 2, 2, 4,
365 /* 0c0-100 */ 2, 2, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
366 /* 100-140 */ 2, 2, 2, 2, 1, 0, 0, 0, 2, 2, 2, 2, 1, 0, 0, 0,
367 /* 140-180 */ 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
368 /* 180-1c0 */ 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
369 /* 1c0-200 */ 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
370 };
371
372 static uint32_t m5206_mbar_readw(void *opaque, target_phys_addr_t offset);
373 static uint32_t m5206_mbar_readl(void *opaque, target_phys_addr_t offset);
374
375 static uint32_t m5206_mbar_readb(void *opaque, target_phys_addr_t offset)
376 {
377 m5206_mbar_state *s = (m5206_mbar_state *)opaque;
378 offset &= 0x3ff;
379 if (offset > 0x200) {
380 hw_error("Bad MBAR read offset 0x%x", (int)offset);
381 }
382 if (m5206_mbar_width[offset >> 2] > 1) {
383 uint16_t val;
384 val = m5206_mbar_readw(opaque, offset & ~1);
385 if ((offset & 1) == 0) {
386 val >>= 8;
387 }
388 return val & 0xff;
389 }
390 return m5206_mbar_read(s, offset);
391 }
392
393 static uint32_t m5206_mbar_readw(void *opaque, target_phys_addr_t offset)
394 {
395 m5206_mbar_state *s = (m5206_mbar_state *)opaque;
396 int width;
397 offset &= 0x3ff;
398 if (offset > 0x200) {
399 hw_error("Bad MBAR read offset 0x%x", (int)offset);
400 }
401 width = m5206_mbar_width[offset >> 2];
402 if (width > 2) {
403 uint32_t val;
404 val = m5206_mbar_readl(opaque, offset & ~3);
405 if ((offset & 3) == 0)
406 val >>= 16;
407 return val & 0xffff;
408 } else if (width < 2) {
409 uint16_t val;
410 val = m5206_mbar_readb(opaque, offset) << 8;
411 val |= m5206_mbar_readb(opaque, offset + 1);
412 return val;
413 }
414 return m5206_mbar_read(s, offset);
415 }
416
417 static uint32_t m5206_mbar_readl(void *opaque, target_phys_addr_t offset)
418 {
419 m5206_mbar_state *s = (m5206_mbar_state *)opaque;
420 int width;
421 offset &= 0x3ff;
422 if (offset > 0x200) {
423 hw_error("Bad MBAR read offset 0x%x", (int)offset);
424 }
425 width = m5206_mbar_width[offset >> 2];
426 if (width < 4) {
427 uint32_t val;
428 val = m5206_mbar_readw(opaque, offset) << 16;
429 val |= m5206_mbar_readw(opaque, offset + 2);
430 return val;
431 }
432 return m5206_mbar_read(s, offset);
433 }
434
435 static void m5206_mbar_writew(void *opaque, target_phys_addr_t offset,
436 uint32_t value);
437 static void m5206_mbar_writel(void *opaque, target_phys_addr_t offset,
438 uint32_t value);
439
440 static void m5206_mbar_writeb(void *opaque, target_phys_addr_t offset,
441 uint32_t value)
442 {
443 m5206_mbar_state *s = (m5206_mbar_state *)opaque;
444 int width;
445 offset &= 0x3ff;
446 if (offset > 0x200) {
447 hw_error("Bad MBAR write offset 0x%x", (int)offset);
448 }
449 width = m5206_mbar_width[offset >> 2];
450 if (width > 1) {
451 uint32_t tmp;
452 tmp = m5206_mbar_readw(opaque, offset & ~1);
453 if (offset & 1) {
454 tmp = (tmp & 0xff00) | value;
455 } else {
456 tmp = (tmp & 0x00ff) | (value << 8);
457 }
458 m5206_mbar_writew(opaque, offset & ~1, tmp);
459 return;
460 }
461 m5206_mbar_write(s, offset, value);
462 }
463
464 static void m5206_mbar_writew(void *opaque, target_phys_addr_t offset,
465 uint32_t value)
466 {
467 m5206_mbar_state *s = (m5206_mbar_state *)opaque;
468 int width;
469 offset &= 0x3ff;
470 if (offset > 0x200) {
471 hw_error("Bad MBAR write offset 0x%x", (int)offset);
472 }
473 width = m5206_mbar_width[offset >> 2];
474 if (width > 2) {
475 uint32_t tmp;
476 tmp = m5206_mbar_readl(opaque, offset & ~3);
477 if (offset & 3) {
478 tmp = (tmp & 0xffff0000) | value;
479 } else {
480 tmp = (tmp & 0x0000ffff) | (value << 16);
481 }
482 m5206_mbar_writel(opaque, offset & ~3, tmp);
483 return;
484 } else if (width < 2) {
485 m5206_mbar_writeb(opaque, offset, value >> 8);
486 m5206_mbar_writeb(opaque, offset + 1, value & 0xff);
487 return;
488 }
489 m5206_mbar_write(s, offset, value);
490 }
491
492 static void m5206_mbar_writel(void *opaque, target_phys_addr_t offset,
493 uint32_t value)
494 {
495 m5206_mbar_state *s = (m5206_mbar_state *)opaque;
496 int width;
497 offset &= 0x3ff;
498 if (offset > 0x200) {
499 hw_error("Bad MBAR write offset 0x%x", (int)offset);
500 }
501 width = m5206_mbar_width[offset >> 2];
502 if (width < 4) {
503 m5206_mbar_writew(opaque, offset, value >> 16);
504 m5206_mbar_writew(opaque, offset + 2, value & 0xffff);
505 return;
506 }
507 m5206_mbar_write(s, offset, value);
508 }
509
510 static const MemoryRegionOps m5206_mbar_ops = {
511 .old_mmio = {
512 .read = {
513 m5206_mbar_readb,
514 m5206_mbar_readw,
515 m5206_mbar_readl,
516 },
517 .write = {
518 m5206_mbar_writeb,
519 m5206_mbar_writew,
520 m5206_mbar_writel,
521 },
522 },
523 .endianness = DEVICE_NATIVE_ENDIAN,
524 };
525
526 qemu_irq *mcf5206_init(MemoryRegion *sysmem, uint32_t base, CPUState *env)
527 {
528 m5206_mbar_state *s;
529 qemu_irq *pic;
530
531 s = (m5206_mbar_state *)g_malloc0(sizeof(m5206_mbar_state));
532
533 memory_region_init_io(&s->iomem, &m5206_mbar_ops, s,
534 "mbar", 0x00001000);
535 memory_region_add_subregion(sysmem, base, &s->iomem);
536
537 pic = qemu_allocate_irqs(m5206_mbar_set_irq, s, 14);
538 s->timer[0] = m5206_timer_init(pic[9]);
539 s->timer[1] = m5206_timer_init(pic[10]);
540 s->uart[0] = mcf_uart_init(pic[12], serial_hds[0]);
541 s->uart[1] = mcf_uart_init(pic[13], serial_hds[1]);
542 s->env = env;
543
544 m5206_mbar_reset(s);
545 return pic;
546 }