]> git.proxmox.com Git - mirror_qemu.git/blob - hw/mips/mips_malta.c
Merge remote-tracking branch 'remotes/mjt/tags/pull-trivial-patches-2015-04-30' into...
[mirror_qemu.git] / hw / mips / mips_malta.c
1 /*
2 * QEMU Malta board support
3 *
4 * Copyright (c) 2006 Aurelien Jarno
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25 #include "hw/hw.h"
26 #include "hw/i386/pc.h"
27 #include "hw/char/serial.h"
28 #include "hw/block/fdc.h"
29 #include "net/net.h"
30 #include "hw/boards.h"
31 #include "hw/i2c/smbus.h"
32 #include "sysemu/block-backend.h"
33 #include "hw/block/flash.h"
34 #include "hw/mips/mips.h"
35 #include "hw/mips/cpudevs.h"
36 #include "hw/pci/pci.h"
37 #include "sysemu/char.h"
38 #include "sysemu/sysemu.h"
39 #include "sysemu/arch_init.h"
40 #include "qemu/log.h"
41 #include "hw/mips/bios.h"
42 #include "hw/ide.h"
43 #include "hw/loader.h"
44 #include "elf.h"
45 #include "hw/timer/mc146818rtc.h"
46 #include "hw/timer/i8254.h"
47 #include "sysemu/block-backend.h"
48 #include "sysemu/blockdev.h"
49 #include "exec/address-spaces.h"
50 #include "hw/sysbus.h" /* SysBusDevice */
51 #include "qemu/host-utils.h"
52 #include "sysemu/qtest.h"
53 #include "qemu/error-report.h"
54 #include "hw/empty_slot.h"
55 #include "sysemu/kvm.h"
56
57 //#define DEBUG_BOARD_INIT
58
59 #define ENVP_ADDR 0x80002000l
60 #define ENVP_NB_ENTRIES 16
61 #define ENVP_ENTRY_SIZE 256
62
63 /* Hardware addresses */
64 #define FLASH_ADDRESS 0x1e000000ULL
65 #define FPGA_ADDRESS 0x1f000000ULL
66 #define RESET_ADDRESS 0x1fc00000ULL
67
68 #define FLASH_SIZE 0x400000
69
70 #define MAX_IDE_BUS 2
71
72 typedef struct {
73 MemoryRegion iomem;
74 MemoryRegion iomem_lo; /* 0 - 0x900 */
75 MemoryRegion iomem_hi; /* 0xa00 - 0x100000 */
76 uint32_t leds;
77 uint32_t brk;
78 uint32_t gpout;
79 uint32_t i2cin;
80 uint32_t i2coe;
81 uint32_t i2cout;
82 uint32_t i2csel;
83 CharDriverState *display;
84 char display_text[9];
85 SerialState *uart;
86 } MaltaFPGAState;
87
88 #define TYPE_MIPS_MALTA "mips-malta"
89 #define MIPS_MALTA(obj) OBJECT_CHECK(MaltaState, (obj), TYPE_MIPS_MALTA)
90
91 typedef struct {
92 SysBusDevice parent_obj;
93
94 qemu_irq *i8259;
95 } MaltaState;
96
97 static ISADevice *pit;
98
99 static struct _loaderparams {
100 int ram_size;
101 const char *kernel_filename;
102 const char *kernel_cmdline;
103 const char *initrd_filename;
104 } loaderparams;
105
106 /* Malta FPGA */
107 static void malta_fpga_update_display(void *opaque)
108 {
109 char leds_text[9];
110 int i;
111 MaltaFPGAState *s = opaque;
112
113 for (i = 7 ; i >= 0 ; i--) {
114 if (s->leds & (1 << i))
115 leds_text[i] = '#';
116 else
117 leds_text[i] = ' ';
118 }
119 leds_text[8] = '\0';
120
121 qemu_chr_fe_printf(s->display, "\e[H\n\n|\e[32m%-8.8s\e[00m|\r\n", leds_text);
122 qemu_chr_fe_printf(s->display, "\n\n\n\n|\e[31m%-8.8s\e[00m|", s->display_text);
123 }
124
125 /*
126 * EEPROM 24C01 / 24C02 emulation.
127 *
128 * Emulation for serial EEPROMs:
129 * 24C01 - 1024 bit (128 x 8)
130 * 24C02 - 2048 bit (256 x 8)
131 *
132 * Typical device names include Microchip 24C02SC or SGS Thomson ST24C02.
133 */
134
135 //~ #define DEBUG
136
137 #if defined(DEBUG)
138 # define logout(fmt, ...) fprintf(stderr, "MALTA\t%-24s" fmt, __func__, ## __VA_ARGS__)
139 #else
140 # define logout(fmt, ...) ((void)0)
141 #endif
142
143 struct _eeprom24c0x_t {
144 uint8_t tick;
145 uint8_t address;
146 uint8_t command;
147 uint8_t ack;
148 uint8_t scl;
149 uint8_t sda;
150 uint8_t data;
151 //~ uint16_t size;
152 uint8_t contents[256];
153 };
154
155 typedef struct _eeprom24c0x_t eeprom24c0x_t;
156
157 static eeprom24c0x_t spd_eeprom = {
158 .contents = {
159 /* 00000000: */ 0x80,0x08,0xFF,0x0D,0x0A,0xFF,0x40,0x00,
160 /* 00000008: */ 0x01,0x75,0x54,0x00,0x82,0x08,0x00,0x01,
161 /* 00000010: */ 0x8F,0x04,0x02,0x01,0x01,0x00,0x00,0x00,
162 /* 00000018: */ 0x00,0x00,0x00,0x14,0x0F,0x14,0x2D,0xFF,
163 /* 00000020: */ 0x15,0x08,0x15,0x08,0x00,0x00,0x00,0x00,
164 /* 00000028: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
165 /* 00000030: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
166 /* 00000038: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x12,0xD0,
167 /* 00000040: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
168 /* 00000048: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
169 /* 00000050: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
170 /* 00000058: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
171 /* 00000060: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
172 /* 00000068: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
173 /* 00000070: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
174 /* 00000078: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x64,0xF4,
175 },
176 };
177
178 static void generate_eeprom_spd(uint8_t *eeprom, ram_addr_t ram_size)
179 {
180 enum { SDR = 0x4, DDR2 = 0x8 } type;
181 uint8_t *spd = spd_eeprom.contents;
182 uint8_t nbanks = 0;
183 uint16_t density = 0;
184 int i;
185
186 /* work in terms of MB */
187 ram_size >>= 20;
188
189 while ((ram_size >= 4) && (nbanks <= 2)) {
190 int sz_log2 = MIN(31 - clz32(ram_size), 14);
191 nbanks++;
192 density |= 1 << (sz_log2 - 2);
193 ram_size -= 1 << sz_log2;
194 }
195
196 /* split to 2 banks if possible */
197 if ((nbanks == 1) && (density > 1)) {
198 nbanks++;
199 density >>= 1;
200 }
201
202 if (density & 0xff00) {
203 density = (density & 0xe0) | ((density >> 8) & 0x1f);
204 type = DDR2;
205 } else if (!(density & 0x1f)) {
206 type = DDR2;
207 } else {
208 type = SDR;
209 }
210
211 if (ram_size) {
212 fprintf(stderr, "Warning: SPD cannot represent final %dMB"
213 " of SDRAM\n", (int)ram_size);
214 }
215
216 /* fill in SPD memory information */
217 spd[2] = type;
218 spd[5] = nbanks;
219 spd[31] = density;
220
221 /* checksum */
222 spd[63] = 0;
223 for (i = 0; i < 63; i++) {
224 spd[63] += spd[i];
225 }
226
227 /* copy for SMBUS */
228 memcpy(eeprom, spd, sizeof(spd_eeprom.contents));
229 }
230
231 static void generate_eeprom_serial(uint8_t *eeprom)
232 {
233 int i, pos = 0;
234 uint8_t mac[6] = { 0x00 };
235 uint8_t sn[5] = { 0x01, 0x23, 0x45, 0x67, 0x89 };
236
237 /* version */
238 eeprom[pos++] = 0x01;
239
240 /* count */
241 eeprom[pos++] = 0x02;
242
243 /* MAC address */
244 eeprom[pos++] = 0x01; /* MAC */
245 eeprom[pos++] = 0x06; /* length */
246 memcpy(&eeprom[pos], mac, sizeof(mac));
247 pos += sizeof(mac);
248
249 /* serial number */
250 eeprom[pos++] = 0x02; /* serial */
251 eeprom[pos++] = 0x05; /* length */
252 memcpy(&eeprom[pos], sn, sizeof(sn));
253 pos += sizeof(sn);
254
255 /* checksum */
256 eeprom[pos] = 0;
257 for (i = 0; i < pos; i++) {
258 eeprom[pos] += eeprom[i];
259 }
260 }
261
262 static uint8_t eeprom24c0x_read(eeprom24c0x_t *eeprom)
263 {
264 logout("%u: scl = %u, sda = %u, data = 0x%02x\n",
265 eeprom->tick, eeprom->scl, eeprom->sda, eeprom->data);
266 return eeprom->sda;
267 }
268
269 static void eeprom24c0x_write(eeprom24c0x_t *eeprom, int scl, int sda)
270 {
271 if (eeprom->scl && scl && (eeprom->sda != sda)) {
272 logout("%u: scl = %u->%u, sda = %u->%u i2c %s\n",
273 eeprom->tick, eeprom->scl, scl, eeprom->sda, sda,
274 sda ? "stop" : "start");
275 if (!sda) {
276 eeprom->tick = 1;
277 eeprom->command = 0;
278 }
279 } else if (eeprom->tick == 0 && !eeprom->ack) {
280 /* Waiting for start. */
281 logout("%u: scl = %u->%u, sda = %u->%u wait for i2c start\n",
282 eeprom->tick, eeprom->scl, scl, eeprom->sda, sda);
283 } else if (!eeprom->scl && scl) {
284 logout("%u: scl = %u->%u, sda = %u->%u trigger bit\n",
285 eeprom->tick, eeprom->scl, scl, eeprom->sda, sda);
286 if (eeprom->ack) {
287 logout("\ti2c ack bit = 0\n");
288 sda = 0;
289 eeprom->ack = 0;
290 } else if (eeprom->sda == sda) {
291 uint8_t bit = (sda != 0);
292 logout("\ti2c bit = %d\n", bit);
293 if (eeprom->tick < 9) {
294 eeprom->command <<= 1;
295 eeprom->command += bit;
296 eeprom->tick++;
297 if (eeprom->tick == 9) {
298 logout("\tcommand 0x%04x, %s\n", eeprom->command,
299 bit ? "read" : "write");
300 eeprom->ack = 1;
301 }
302 } else if (eeprom->tick < 17) {
303 if (eeprom->command & 1) {
304 sda = ((eeprom->data & 0x80) != 0);
305 }
306 eeprom->address <<= 1;
307 eeprom->address += bit;
308 eeprom->tick++;
309 eeprom->data <<= 1;
310 if (eeprom->tick == 17) {
311 eeprom->data = eeprom->contents[eeprom->address];
312 logout("\taddress 0x%04x, data 0x%02x\n",
313 eeprom->address, eeprom->data);
314 eeprom->ack = 1;
315 eeprom->tick = 0;
316 }
317 } else if (eeprom->tick >= 17) {
318 sda = 0;
319 }
320 } else {
321 logout("\tsda changed with raising scl\n");
322 }
323 } else {
324 logout("%u: scl = %u->%u, sda = %u->%u\n", eeprom->tick, eeprom->scl,
325 scl, eeprom->sda, sda);
326 }
327 eeprom->scl = scl;
328 eeprom->sda = sda;
329 }
330
331 static uint64_t malta_fpga_read(void *opaque, hwaddr addr,
332 unsigned size)
333 {
334 MaltaFPGAState *s = opaque;
335 uint32_t val = 0;
336 uint32_t saddr;
337
338 saddr = (addr & 0xfffff);
339
340 switch (saddr) {
341
342 /* SWITCH Register */
343 case 0x00200:
344 val = 0x00000000; /* All switches closed */
345 break;
346
347 /* STATUS Register */
348 case 0x00208:
349 #ifdef TARGET_WORDS_BIGENDIAN
350 val = 0x00000012;
351 #else
352 val = 0x00000010;
353 #endif
354 break;
355
356 /* JMPRS Register */
357 case 0x00210:
358 val = 0x00;
359 break;
360
361 /* LEDBAR Register */
362 case 0x00408:
363 val = s->leds;
364 break;
365
366 /* BRKRES Register */
367 case 0x00508:
368 val = s->brk;
369 break;
370
371 /* UART Registers are handled directly by the serial device */
372
373 /* GPOUT Register */
374 case 0x00a00:
375 val = s->gpout;
376 break;
377
378 /* XXX: implement a real I2C controller */
379
380 /* GPINP Register */
381 case 0x00a08:
382 /* IN = OUT until a real I2C control is implemented */
383 if (s->i2csel)
384 val = s->i2cout;
385 else
386 val = 0x00;
387 break;
388
389 /* I2CINP Register */
390 case 0x00b00:
391 val = ((s->i2cin & ~1) | eeprom24c0x_read(&spd_eeprom));
392 break;
393
394 /* I2COE Register */
395 case 0x00b08:
396 val = s->i2coe;
397 break;
398
399 /* I2COUT Register */
400 case 0x00b10:
401 val = s->i2cout;
402 break;
403
404 /* I2CSEL Register */
405 case 0x00b18:
406 val = s->i2csel;
407 break;
408
409 default:
410 #if 0
411 printf ("malta_fpga_read: Bad register offset 0x" TARGET_FMT_lx "\n",
412 addr);
413 #endif
414 break;
415 }
416 return val;
417 }
418
419 static void malta_fpga_write(void *opaque, hwaddr addr,
420 uint64_t val, unsigned size)
421 {
422 MaltaFPGAState *s = opaque;
423 uint32_t saddr;
424
425 saddr = (addr & 0xfffff);
426
427 switch (saddr) {
428
429 /* SWITCH Register */
430 case 0x00200:
431 break;
432
433 /* JMPRS Register */
434 case 0x00210:
435 break;
436
437 /* LEDBAR Register */
438 case 0x00408:
439 s->leds = val & 0xff;
440 malta_fpga_update_display(s);
441 break;
442
443 /* ASCIIWORD Register */
444 case 0x00410:
445 snprintf(s->display_text, 9, "%08X", (uint32_t)val);
446 malta_fpga_update_display(s);
447 break;
448
449 /* ASCIIPOS0 to ASCIIPOS7 Registers */
450 case 0x00418:
451 case 0x00420:
452 case 0x00428:
453 case 0x00430:
454 case 0x00438:
455 case 0x00440:
456 case 0x00448:
457 case 0x00450:
458 s->display_text[(saddr - 0x00418) >> 3] = (char) val;
459 malta_fpga_update_display(s);
460 break;
461
462 /* SOFTRES Register */
463 case 0x00500:
464 if (val == 0x42)
465 qemu_system_reset_request ();
466 break;
467
468 /* BRKRES Register */
469 case 0x00508:
470 s->brk = val & 0xff;
471 break;
472
473 /* UART Registers are handled directly by the serial device */
474
475 /* GPOUT Register */
476 case 0x00a00:
477 s->gpout = val & 0xff;
478 break;
479
480 /* I2COE Register */
481 case 0x00b08:
482 s->i2coe = val & 0x03;
483 break;
484
485 /* I2COUT Register */
486 case 0x00b10:
487 eeprom24c0x_write(&spd_eeprom, val & 0x02, val & 0x01);
488 s->i2cout = val;
489 break;
490
491 /* I2CSEL Register */
492 case 0x00b18:
493 s->i2csel = val & 0x01;
494 break;
495
496 default:
497 #if 0
498 printf ("malta_fpga_write: Bad register offset 0x" TARGET_FMT_lx "\n",
499 addr);
500 #endif
501 break;
502 }
503 }
504
505 static const MemoryRegionOps malta_fpga_ops = {
506 .read = malta_fpga_read,
507 .write = malta_fpga_write,
508 .endianness = DEVICE_NATIVE_ENDIAN,
509 };
510
511 static void malta_fpga_reset(void *opaque)
512 {
513 MaltaFPGAState *s = opaque;
514
515 s->leds = 0x00;
516 s->brk = 0x0a;
517 s->gpout = 0x00;
518 s->i2cin = 0x3;
519 s->i2coe = 0x0;
520 s->i2cout = 0x3;
521 s->i2csel = 0x1;
522
523 s->display_text[8] = '\0';
524 snprintf(s->display_text, 9, " ");
525 }
526
527 static void malta_fpga_led_init(CharDriverState *chr)
528 {
529 qemu_chr_fe_printf(chr, "\e[HMalta LEDBAR\r\n");
530 qemu_chr_fe_printf(chr, "+--------+\r\n");
531 qemu_chr_fe_printf(chr, "+ +\r\n");
532 qemu_chr_fe_printf(chr, "+--------+\r\n");
533 qemu_chr_fe_printf(chr, "\n");
534 qemu_chr_fe_printf(chr, "Malta ASCII\r\n");
535 qemu_chr_fe_printf(chr, "+--------+\r\n");
536 qemu_chr_fe_printf(chr, "+ +\r\n");
537 qemu_chr_fe_printf(chr, "+--------+\r\n");
538 }
539
540 static MaltaFPGAState *malta_fpga_init(MemoryRegion *address_space,
541 hwaddr base, qemu_irq uart_irq, CharDriverState *uart_chr)
542 {
543 MaltaFPGAState *s;
544
545 s = (MaltaFPGAState *)g_malloc0(sizeof(MaltaFPGAState));
546
547 memory_region_init_io(&s->iomem, NULL, &malta_fpga_ops, s,
548 "malta-fpga", 0x100000);
549 memory_region_init_alias(&s->iomem_lo, NULL, "malta-fpga",
550 &s->iomem, 0, 0x900);
551 memory_region_init_alias(&s->iomem_hi, NULL, "malta-fpga",
552 &s->iomem, 0xa00, 0x10000-0xa00);
553
554 memory_region_add_subregion(address_space, base, &s->iomem_lo);
555 memory_region_add_subregion(address_space, base + 0xa00, &s->iomem_hi);
556
557 s->display = qemu_chr_new("fpga", "vc:320x200", malta_fpga_led_init);
558
559 s->uart = serial_mm_init(address_space, base + 0x900, 3, uart_irq,
560 230400, uart_chr, DEVICE_NATIVE_ENDIAN);
561
562 malta_fpga_reset(s);
563 qemu_register_reset(malta_fpga_reset, s);
564
565 return s;
566 }
567
568 /* Network support */
569 static void network_init(PCIBus *pci_bus)
570 {
571 int i;
572
573 for(i = 0; i < nb_nics; i++) {
574 NICInfo *nd = &nd_table[i];
575 const char *default_devaddr = NULL;
576
577 if (i == 0 && (!nd->model || strcmp(nd->model, "pcnet") == 0))
578 /* The malta board has a PCNet card using PCI SLOT 11 */
579 default_devaddr = "0b";
580
581 pci_nic_init_nofail(nd, pci_bus, "pcnet", default_devaddr);
582 }
583 }
584
585 /* ROM and pseudo bootloader
586
587 The following code implements a very very simple bootloader. It first
588 loads the registers a0 to a3 to the values expected by the OS, and
589 then jump at the kernel address.
590
591 The bootloader should pass the locations of the kernel arguments and
592 environment variables tables. Those tables contain the 32-bit address
593 of NULL terminated strings. The environment variables table should be
594 terminated by a NULL address.
595
596 For a simpler implementation, the number of kernel arguments is fixed
597 to two (the name of the kernel and the command line), and the two
598 tables are actually the same one.
599
600 The registers a0 to a3 should contain the following values:
601 a0 - number of kernel arguments
602 a1 - 32-bit address of the kernel arguments table
603 a2 - 32-bit address of the environment variables table
604 a3 - RAM size in bytes
605 */
606
607 static void write_bootloader (CPUMIPSState *env, uint8_t *base,
608 int64_t run_addr, int64_t kernel_entry)
609 {
610 uint32_t *p;
611
612 /* Small bootloader */
613 p = (uint32_t *)base;
614
615 stl_p(p++, 0x08000000 | /* j 0x1fc00580 */
616 ((run_addr + 0x580) & 0x0fffffff) >> 2);
617 stl_p(p++, 0x00000000); /* nop */
618
619 /* YAMON service vector */
620 stl_p(base + 0x500, run_addr + 0x0580); /* start: */
621 stl_p(base + 0x504, run_addr + 0x083c); /* print_count: */
622 stl_p(base + 0x520, run_addr + 0x0580); /* start: */
623 stl_p(base + 0x52c, run_addr + 0x0800); /* flush_cache: */
624 stl_p(base + 0x534, run_addr + 0x0808); /* print: */
625 stl_p(base + 0x538, run_addr + 0x0800); /* reg_cpu_isr: */
626 stl_p(base + 0x53c, run_addr + 0x0800); /* unred_cpu_isr: */
627 stl_p(base + 0x540, run_addr + 0x0800); /* reg_ic_isr: */
628 stl_p(base + 0x544, run_addr + 0x0800); /* unred_ic_isr: */
629 stl_p(base + 0x548, run_addr + 0x0800); /* reg_esr: */
630 stl_p(base + 0x54c, run_addr + 0x0800); /* unreg_esr: */
631 stl_p(base + 0x550, run_addr + 0x0800); /* getchar: */
632 stl_p(base + 0x554, run_addr + 0x0800); /* syscon_read: */
633
634
635 /* Second part of the bootloader */
636 p = (uint32_t *) (base + 0x580);
637 stl_p(p++, 0x24040002); /* addiu a0, zero, 2 */
638 stl_p(p++, 0x3c1d0000 | (((ENVP_ADDR - 64) >> 16) & 0xffff)); /* lui sp, high(ENVP_ADDR) */
639 stl_p(p++, 0x37bd0000 | ((ENVP_ADDR - 64) & 0xffff)); /* ori sp, sp, low(ENVP_ADDR) */
640 stl_p(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff)); /* lui a1, high(ENVP_ADDR) */
641 stl_p(p++, 0x34a50000 | (ENVP_ADDR & 0xffff)); /* ori a1, a1, low(ENVP_ADDR) */
642 stl_p(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
643 stl_p(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff)); /* ori a2, a2, low(ENVP_ADDR + 8) */
644 stl_p(p++, 0x3c070000 | (loaderparams.ram_size >> 16)); /* lui a3, high(ram_size) */
645 stl_p(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff)); /* ori a3, a3, low(ram_size) */
646
647 /* Load BAR registers as done by YAMON */
648 stl_p(p++, 0x3c09b400); /* lui t1, 0xb400 */
649
650 #ifdef TARGET_WORDS_BIGENDIAN
651 stl_p(p++, 0x3c08df00); /* lui t0, 0xdf00 */
652 #else
653 stl_p(p++, 0x340800df); /* ori t0, r0, 0x00df */
654 #endif
655 stl_p(p++, 0xad280068); /* sw t0, 0x0068(t1) */
656
657 stl_p(p++, 0x3c09bbe0); /* lui t1, 0xbbe0 */
658
659 #ifdef TARGET_WORDS_BIGENDIAN
660 stl_p(p++, 0x3c08c000); /* lui t0, 0xc000 */
661 #else
662 stl_p(p++, 0x340800c0); /* ori t0, r0, 0x00c0 */
663 #endif
664 stl_p(p++, 0xad280048); /* sw t0, 0x0048(t1) */
665 #ifdef TARGET_WORDS_BIGENDIAN
666 stl_p(p++, 0x3c084000); /* lui t0, 0x4000 */
667 #else
668 stl_p(p++, 0x34080040); /* ori t0, r0, 0x0040 */
669 #endif
670 stl_p(p++, 0xad280050); /* sw t0, 0x0050(t1) */
671
672 #ifdef TARGET_WORDS_BIGENDIAN
673 stl_p(p++, 0x3c088000); /* lui t0, 0x8000 */
674 #else
675 stl_p(p++, 0x34080080); /* ori t0, r0, 0x0080 */
676 #endif
677 stl_p(p++, 0xad280058); /* sw t0, 0x0058(t1) */
678 #ifdef TARGET_WORDS_BIGENDIAN
679 stl_p(p++, 0x3c083f00); /* lui t0, 0x3f00 */
680 #else
681 stl_p(p++, 0x3408003f); /* ori t0, r0, 0x003f */
682 #endif
683 stl_p(p++, 0xad280060); /* sw t0, 0x0060(t1) */
684
685 #ifdef TARGET_WORDS_BIGENDIAN
686 stl_p(p++, 0x3c08c100); /* lui t0, 0xc100 */
687 #else
688 stl_p(p++, 0x340800c1); /* ori t0, r0, 0x00c1 */
689 #endif
690 stl_p(p++, 0xad280080); /* sw t0, 0x0080(t1) */
691 #ifdef TARGET_WORDS_BIGENDIAN
692 stl_p(p++, 0x3c085e00); /* lui t0, 0x5e00 */
693 #else
694 stl_p(p++, 0x3408005e); /* ori t0, r0, 0x005e */
695 #endif
696 stl_p(p++, 0xad280088); /* sw t0, 0x0088(t1) */
697
698 /* Jump to kernel code */
699 stl_p(p++, 0x3c1f0000 | ((kernel_entry >> 16) & 0xffff)); /* lui ra, high(kernel_entry) */
700 stl_p(p++, 0x37ff0000 | (kernel_entry & 0xffff)); /* ori ra, ra, low(kernel_entry) */
701 stl_p(p++, 0x03e00009); /* jalr ra */
702 stl_p(p++, 0x00000000); /* nop */
703
704 /* YAMON subroutines */
705 p = (uint32_t *) (base + 0x800);
706 stl_p(p++, 0x03e00009); /* jalr ra */
707 stl_p(p++, 0x24020000); /* li v0,0 */
708 /* 808 YAMON print */
709 stl_p(p++, 0x03e06821); /* move t5,ra */
710 stl_p(p++, 0x00805821); /* move t3,a0 */
711 stl_p(p++, 0x00a05021); /* move t2,a1 */
712 stl_p(p++, 0x91440000); /* lbu a0,0(t2) */
713 stl_p(p++, 0x254a0001); /* addiu t2,t2,1 */
714 stl_p(p++, 0x10800005); /* beqz a0,834 */
715 stl_p(p++, 0x00000000); /* nop */
716 stl_p(p++, 0x0ff0021c); /* jal 870 */
717 stl_p(p++, 0x00000000); /* nop */
718 stl_p(p++, 0x08000205); /* j 814 */
719 stl_p(p++, 0x00000000); /* nop */
720 stl_p(p++, 0x01a00009); /* jalr t5 */
721 stl_p(p++, 0x01602021); /* move a0,t3 */
722 /* 0x83c YAMON print_count */
723 stl_p(p++, 0x03e06821); /* move t5,ra */
724 stl_p(p++, 0x00805821); /* move t3,a0 */
725 stl_p(p++, 0x00a05021); /* move t2,a1 */
726 stl_p(p++, 0x00c06021); /* move t4,a2 */
727 stl_p(p++, 0x91440000); /* lbu a0,0(t2) */
728 stl_p(p++, 0x0ff0021c); /* jal 870 */
729 stl_p(p++, 0x00000000); /* nop */
730 stl_p(p++, 0x254a0001); /* addiu t2,t2,1 */
731 stl_p(p++, 0x258cffff); /* addiu t4,t4,-1 */
732 stl_p(p++, 0x1580fffa); /* bnez t4,84c */
733 stl_p(p++, 0x00000000); /* nop */
734 stl_p(p++, 0x01a00009); /* jalr t5 */
735 stl_p(p++, 0x01602021); /* move a0,t3 */
736 /* 0x870 */
737 stl_p(p++, 0x3c08b800); /* lui t0,0xb400 */
738 stl_p(p++, 0x350803f8); /* ori t0,t0,0x3f8 */
739 stl_p(p++, 0x91090005); /* lbu t1,5(t0) */
740 stl_p(p++, 0x00000000); /* nop */
741 stl_p(p++, 0x31290040); /* andi t1,t1,0x40 */
742 stl_p(p++, 0x1120fffc); /* beqz t1,878 <outch+0x8> */
743 stl_p(p++, 0x00000000); /* nop */
744 stl_p(p++, 0x03e00009); /* jalr ra */
745 stl_p(p++, 0xa1040000); /* sb a0,0(t0) */
746
747 }
748
749 static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index,
750 const char *string, ...)
751 {
752 va_list ap;
753 int32_t table_addr;
754
755 if (index >= ENVP_NB_ENTRIES)
756 return;
757
758 if (string == NULL) {
759 prom_buf[index] = 0;
760 return;
761 }
762
763 table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
764 prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
765
766 va_start(ap, string);
767 vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
768 va_end(ap);
769 }
770
771 /* Kernel */
772 static int64_t load_kernel (void)
773 {
774 int64_t kernel_entry, kernel_high;
775 long initrd_size;
776 ram_addr_t initrd_offset;
777 int big_endian;
778 uint32_t *prom_buf;
779 long prom_size;
780 int prom_index = 0;
781 uint64_t (*xlate_to_kseg0) (void *opaque, uint64_t addr);
782
783 #ifdef TARGET_WORDS_BIGENDIAN
784 big_endian = 1;
785 #else
786 big_endian = 0;
787 #endif
788
789 if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL,
790 (uint64_t *)&kernel_entry, NULL, (uint64_t *)&kernel_high,
791 big_endian, ELF_MACHINE, 1) < 0) {
792 fprintf(stderr, "qemu: could not load kernel '%s'\n",
793 loaderparams.kernel_filename);
794 exit(1);
795 }
796
797 /* Sanity check where the kernel has been linked */
798 if (kvm_enabled()) {
799 if (kernel_entry & 0x80000000ll) {
800 error_report("KVM guest kernels must be linked in useg. "
801 "Did you forget to enable CONFIG_KVM_GUEST?");
802 exit(1);
803 }
804
805 xlate_to_kseg0 = cpu_mips_kvm_um_phys_to_kseg0;
806 } else {
807 if (!(kernel_entry & 0x80000000ll)) {
808 error_report("KVM guest kernels aren't supported with TCG. "
809 "Did you unintentionally enable CONFIG_KVM_GUEST?");
810 exit(1);
811 }
812
813 xlate_to_kseg0 = cpu_mips_phys_to_kseg0;
814 }
815
816 /* load initrd */
817 initrd_size = 0;
818 initrd_offset = 0;
819 if (loaderparams.initrd_filename) {
820 initrd_size = get_image_size (loaderparams.initrd_filename);
821 if (initrd_size > 0) {
822 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
823 if (initrd_offset + initrd_size > ram_size) {
824 fprintf(stderr,
825 "qemu: memory too small for initial ram disk '%s'\n",
826 loaderparams.initrd_filename);
827 exit(1);
828 }
829 initrd_size = load_image_targphys(loaderparams.initrd_filename,
830 initrd_offset,
831 ram_size - initrd_offset);
832 }
833 if (initrd_size == (target_ulong) -1) {
834 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
835 loaderparams.initrd_filename);
836 exit(1);
837 }
838 }
839
840 /* Setup prom parameters. */
841 prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
842 prom_buf = g_malloc(prom_size);
843
844 prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_filename);
845 if (initrd_size > 0) {
846 prom_set(prom_buf, prom_index++, "rd_start=0x%" PRIx64 " rd_size=%li %s",
847 xlate_to_kseg0(NULL, initrd_offset), initrd_size,
848 loaderparams.kernel_cmdline);
849 } else {
850 prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_cmdline);
851 }
852
853 prom_set(prom_buf, prom_index++, "memsize");
854 prom_set(prom_buf, prom_index++, "%i",
855 MIN(loaderparams.ram_size, 256 << 20));
856
857 prom_set(prom_buf, prom_index++, "modetty0");
858 prom_set(prom_buf, prom_index++, "38400n8r");
859 prom_set(prom_buf, prom_index++, NULL);
860
861 rom_add_blob_fixed("prom", prom_buf, prom_size,
862 cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
863
864 g_free(prom_buf);
865 return kernel_entry;
866 }
867
868 static void malta_mips_config(MIPSCPU *cpu)
869 {
870 CPUMIPSState *env = &cpu->env;
871 CPUState *cs = CPU(cpu);
872
873 env->mvp->CP0_MVPConf0 |= ((smp_cpus - 1) << CP0MVPC0_PVPE) |
874 ((smp_cpus * cs->nr_threads - 1) << CP0MVPC0_PTC);
875 }
876
877 static void main_cpu_reset(void *opaque)
878 {
879 MIPSCPU *cpu = opaque;
880 CPUMIPSState *env = &cpu->env;
881
882 cpu_reset(CPU(cpu));
883
884 /* The bootloader does not need to be rewritten as it is located in a
885 read only location. The kernel location and the arguments table
886 location does not change. */
887 if (loaderparams.kernel_filename) {
888 env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
889 }
890
891 malta_mips_config(cpu);
892
893 if (kvm_enabled()) {
894 /* Start running from the bootloader we wrote to end of RAM */
895 env->active_tc.PC = 0x40000000 + loaderparams.ram_size;
896 }
897 }
898
899 static void cpu_request_exit(void *opaque, int irq, int level)
900 {
901 CPUState *cpu = current_cpu;
902
903 if (cpu && level) {
904 cpu_exit(cpu);
905 }
906 }
907
908 static
909 void mips_malta_init(MachineState *machine)
910 {
911 ram_addr_t ram_size = machine->ram_size;
912 ram_addr_t ram_low_size;
913 const char *cpu_model = machine->cpu_model;
914 const char *kernel_filename = machine->kernel_filename;
915 const char *kernel_cmdline = machine->kernel_cmdline;
916 const char *initrd_filename = machine->initrd_filename;
917 char *filename;
918 pflash_t *fl;
919 MemoryRegion *system_memory = get_system_memory();
920 MemoryRegion *ram_high = g_new(MemoryRegion, 1);
921 MemoryRegion *ram_low_preio = g_new(MemoryRegion, 1);
922 MemoryRegion *ram_low_postio;
923 MemoryRegion *bios, *bios_copy = g_new(MemoryRegion, 1);
924 target_long bios_size = FLASH_SIZE;
925 const size_t smbus_eeprom_size = 8 * 256;
926 uint8_t *smbus_eeprom_buf = g_malloc0(smbus_eeprom_size);
927 int64_t kernel_entry, bootloader_run_addr;
928 PCIBus *pci_bus;
929 ISABus *isa_bus;
930 MIPSCPU *cpu;
931 CPUMIPSState *env;
932 qemu_irq *isa_irq;
933 qemu_irq *cpu_exit_irq;
934 int piix4_devfn;
935 I2CBus *smbus;
936 int i;
937 DriveInfo *dinfo;
938 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
939 DriveInfo *fd[MAX_FD];
940 int fl_idx = 0;
941 int fl_sectors = bios_size >> 16;
942 int be;
943
944 DeviceState *dev = qdev_create(NULL, TYPE_MIPS_MALTA);
945 MaltaState *s = MIPS_MALTA(dev);
946
947 /* The whole address space decoded by the GT-64120A doesn't generate
948 exception when accessing invalid memory. Create an empty slot to
949 emulate this feature. */
950 empty_slot_init(0, 0x20000000);
951
952 qdev_init_nofail(dev);
953
954 /* Make sure the first 3 serial ports are associated with a device. */
955 for(i = 0; i < 3; i++) {
956 if (!serial_hds[i]) {
957 char label[32];
958 snprintf(label, sizeof(label), "serial%d", i);
959 serial_hds[i] = qemu_chr_new(label, "null", NULL);
960 }
961 }
962
963 /* init CPUs */
964 if (cpu_model == NULL) {
965 #ifdef TARGET_MIPS64
966 cpu_model = "20Kc";
967 #else
968 cpu_model = "24Kf";
969 #endif
970 }
971
972 for (i = 0; i < smp_cpus; i++) {
973 cpu = cpu_mips_init(cpu_model);
974 if (cpu == NULL) {
975 fprintf(stderr, "Unable to find CPU definition\n");
976 exit(1);
977 }
978 env = &cpu->env;
979
980 /* Init internal devices */
981 cpu_mips_irq_init_cpu(env);
982 cpu_mips_clock_init(env);
983 qemu_register_reset(main_cpu_reset, cpu);
984 }
985 cpu = MIPS_CPU(first_cpu);
986 env = &cpu->env;
987
988 /* allocate RAM */
989 if (ram_size > (2048u << 20)) {
990 fprintf(stderr,
991 "qemu: Too much memory for this machine: %d MB, maximum 2048 MB\n",
992 ((unsigned int)ram_size / (1 << 20)));
993 exit(1);
994 }
995
996 /* register RAM at high address where it is undisturbed by IO */
997 memory_region_allocate_system_memory(ram_high, NULL, "mips_malta.ram",
998 ram_size);
999 memory_region_add_subregion(system_memory, 0x80000000, ram_high);
1000
1001 /* alias for pre IO hole access */
1002 memory_region_init_alias(ram_low_preio, NULL, "mips_malta_low_preio.ram",
1003 ram_high, 0, MIN(ram_size, (256 << 20)));
1004 memory_region_add_subregion(system_memory, 0, ram_low_preio);
1005
1006 /* alias for post IO hole access, if there is enough RAM */
1007 if (ram_size > (512 << 20)) {
1008 ram_low_postio = g_new(MemoryRegion, 1);
1009 memory_region_init_alias(ram_low_postio, NULL,
1010 "mips_malta_low_postio.ram",
1011 ram_high, 512 << 20,
1012 ram_size - (512 << 20));
1013 memory_region_add_subregion(system_memory, 512 << 20, ram_low_postio);
1014 }
1015
1016 /* generate SPD EEPROM data */
1017 generate_eeprom_spd(&smbus_eeprom_buf[0 * 256], ram_size);
1018 generate_eeprom_serial(&smbus_eeprom_buf[6 * 256]);
1019
1020 #ifdef TARGET_WORDS_BIGENDIAN
1021 be = 1;
1022 #else
1023 be = 0;
1024 #endif
1025 /* FPGA */
1026 /* The CBUS UART is attached to the MIPS CPU INT2 pin, ie interrupt 4 */
1027 malta_fpga_init(system_memory, FPGA_ADDRESS, env->irq[4], serial_hds[2]);
1028
1029 /* Load firmware in flash / BIOS. */
1030 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
1031 #ifdef DEBUG_BOARD_INIT
1032 if (dinfo) {
1033 printf("Register parallel flash %d size " TARGET_FMT_lx " at "
1034 "addr %08llx '%s' %x\n",
1035 fl_idx, bios_size, FLASH_ADDRESS,
1036 blk_name(dinfo->bdrv), fl_sectors);
1037 }
1038 #endif
1039 fl = pflash_cfi01_register(FLASH_ADDRESS, NULL, "mips_malta.bios",
1040 BIOS_SIZE,
1041 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
1042 65536, fl_sectors,
1043 4, 0x0000, 0x0000, 0x0000, 0x0000, be);
1044 bios = pflash_cfi01_get_memory(fl);
1045 fl_idx++;
1046 if (kernel_filename) {
1047 ram_low_size = MIN(ram_size, 256 << 20);
1048 /* For KVM we reserve 1MB of RAM for running bootloader */
1049 if (kvm_enabled()) {
1050 ram_low_size -= 0x100000;
1051 bootloader_run_addr = 0x40000000 + ram_low_size;
1052 } else {
1053 bootloader_run_addr = 0xbfc00000;
1054 }
1055
1056 /* Write a small bootloader to the flash location. */
1057 loaderparams.ram_size = ram_low_size;
1058 loaderparams.kernel_filename = kernel_filename;
1059 loaderparams.kernel_cmdline = kernel_cmdline;
1060 loaderparams.initrd_filename = initrd_filename;
1061 kernel_entry = load_kernel();
1062
1063 write_bootloader(env, memory_region_get_ram_ptr(bios),
1064 bootloader_run_addr, kernel_entry);
1065 if (kvm_enabled()) {
1066 /* Write the bootloader code @ the end of RAM, 1MB reserved */
1067 write_bootloader(env, memory_region_get_ram_ptr(ram_low_preio) +
1068 ram_low_size,
1069 bootloader_run_addr, kernel_entry);
1070 }
1071 } else {
1072 /* The flash region isn't executable from a KVM guest */
1073 if (kvm_enabled()) {
1074 error_report("KVM enabled but no -kernel argument was specified. "
1075 "Booting from flash is not supported with KVM.");
1076 exit(1);
1077 }
1078 /* Load firmware from flash. */
1079 if (!dinfo) {
1080 /* Load a BIOS image. */
1081 if (bios_name == NULL) {
1082 bios_name = BIOS_FILENAME;
1083 }
1084 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1085 if (filename) {
1086 bios_size = load_image_targphys(filename, FLASH_ADDRESS,
1087 BIOS_SIZE);
1088 g_free(filename);
1089 } else {
1090 bios_size = -1;
1091 }
1092 if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
1093 !kernel_filename && !qtest_enabled()) {
1094 error_report("Could not load MIPS bios '%s', and no "
1095 "-kernel argument was specified", bios_name);
1096 exit(1);
1097 }
1098 }
1099 /* In little endian mode the 32bit words in the bios are swapped,
1100 a neat trick which allows bi-endian firmware. */
1101 #ifndef TARGET_WORDS_BIGENDIAN
1102 {
1103 uint32_t *end, *addr = rom_ptr(FLASH_ADDRESS);
1104 if (!addr) {
1105 addr = memory_region_get_ram_ptr(bios);
1106 }
1107 end = (void *)addr + MIN(bios_size, 0x3e0000);
1108 while (addr < end) {
1109 bswap32s(addr);
1110 addr++;
1111 }
1112 }
1113 #endif
1114 }
1115
1116 /*
1117 * Map the BIOS at a 2nd physical location, as on the real board.
1118 * Copy it so that we can patch in the MIPS revision, which cannot be
1119 * handled by an overlapping region as the resulting ROM code subpage
1120 * regions are not executable.
1121 */
1122 memory_region_init_ram(bios_copy, NULL, "bios.1fc", BIOS_SIZE,
1123 &error_abort);
1124 if (!rom_copy(memory_region_get_ram_ptr(bios_copy),
1125 FLASH_ADDRESS, BIOS_SIZE)) {
1126 memcpy(memory_region_get_ram_ptr(bios_copy),
1127 memory_region_get_ram_ptr(bios), BIOS_SIZE);
1128 }
1129 memory_region_set_readonly(bios_copy, true);
1130 memory_region_add_subregion(system_memory, RESET_ADDRESS, bios_copy);
1131
1132 /* Board ID = 0x420 (Malta Board with CoreLV) */
1133 stl_p(memory_region_get_ram_ptr(bios_copy) + 0x10, 0x00000420);
1134
1135 /* Init internal devices */
1136 cpu_mips_irq_init_cpu(env);
1137 cpu_mips_clock_init(env);
1138
1139 /*
1140 * We have a circular dependency problem: pci_bus depends on isa_irq,
1141 * isa_irq is provided by i8259, i8259 depends on ISA, ISA depends
1142 * on piix4, and piix4 depends on pci_bus. To stop the cycle we have
1143 * qemu_irq_proxy() adds an extra bit of indirection, allowing us
1144 * to resolve the isa_irq -> i8259 dependency after i8259 is initialized.
1145 */
1146 isa_irq = qemu_irq_proxy(&s->i8259, 16);
1147
1148 /* Northbridge */
1149 pci_bus = gt64120_register(isa_irq);
1150
1151 /* Southbridge */
1152 ide_drive_get(hd, ARRAY_SIZE(hd));
1153
1154 piix4_devfn = piix4_init(pci_bus, &isa_bus, 80);
1155
1156 /* Interrupt controller */
1157 /* The 8259 is attached to the MIPS CPU INT0 pin, ie interrupt 2 */
1158 s->i8259 = i8259_init(isa_bus, env->irq[2]);
1159
1160 isa_bus_irqs(isa_bus, s->i8259);
1161 pci_piix4_ide_init(pci_bus, hd, piix4_devfn + 1);
1162 pci_create_simple(pci_bus, piix4_devfn + 2, "piix4-usb-uhci");
1163 smbus = piix4_pm_init(pci_bus, piix4_devfn + 3, 0x1100,
1164 isa_get_irq(NULL, 9), NULL, 0, NULL, NULL);
1165 smbus_eeprom_init(smbus, 8, smbus_eeprom_buf, smbus_eeprom_size);
1166 g_free(smbus_eeprom_buf);
1167 pit = pit_init(isa_bus, 0x40, 0, NULL);
1168 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1169 DMA_init(0, cpu_exit_irq);
1170
1171 /* Super I/O */
1172 isa_create_simple(isa_bus, "i8042");
1173
1174 rtc_init(isa_bus, 2000, NULL);
1175 serial_hds_isa_init(isa_bus, 2);
1176 parallel_hds_isa_init(isa_bus, 1);
1177
1178 for(i = 0; i < MAX_FD; i++) {
1179 fd[i] = drive_get(IF_FLOPPY, 0, i);
1180 }
1181 fdctrl_init_isa(isa_bus, fd);
1182
1183 /* Network card */
1184 network_init(pci_bus);
1185
1186 /* Optional PCI video card */
1187 pci_vga_init(pci_bus);
1188 }
1189
1190 static int mips_malta_sysbus_device_init(SysBusDevice *sysbusdev)
1191 {
1192 return 0;
1193 }
1194
1195 static void mips_malta_class_init(ObjectClass *klass, void *data)
1196 {
1197 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1198
1199 k->init = mips_malta_sysbus_device_init;
1200 }
1201
1202 static const TypeInfo mips_malta_device = {
1203 .name = TYPE_MIPS_MALTA,
1204 .parent = TYPE_SYS_BUS_DEVICE,
1205 .instance_size = sizeof(MaltaState),
1206 .class_init = mips_malta_class_init,
1207 };
1208
1209 static QEMUMachine mips_malta_machine = {
1210 .name = "malta",
1211 .desc = "MIPS Malta Core LV",
1212 .init = mips_malta_init,
1213 .max_cpus = 16,
1214 .is_default = 1,
1215 };
1216
1217 static void mips_malta_register_types(void)
1218 {
1219 type_register_static(&mips_malta_device);
1220 }
1221
1222 static void mips_malta_machine_init(void)
1223 {
1224 qemu_register_machine(&mips_malta_machine);
1225 }
1226
1227 type_init(mips_malta_register_types)
1228 machine_init(mips_malta_machine_init);