]> git.proxmox.com Git - mirror_qemu.git/blob - hw/pci/pcie.c
pci: show id info when pci BDF conflict
[mirror_qemu.git] / hw / pci / pcie.c
1 /*
2 * pcie.c
3 *
4 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
5 * VA Linux Systems Japan K.K.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
19 */
20
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "hw/pci/pci_bridge.h"
24 #include "hw/pci/pcie.h"
25 #include "hw/pci/msix.h"
26 #include "hw/pci/msi.h"
27 #include "hw/pci/pci_bus.h"
28 #include "hw/pci/pcie_regs.h"
29 #include "hw/pci/pcie_port.h"
30 #include "qemu/range.h"
31
32 //#define DEBUG_PCIE
33 #ifdef DEBUG_PCIE
34 # define PCIE_DPRINTF(fmt, ...) \
35 fprintf(stderr, "%s:%d " fmt, __func__, __LINE__, ## __VA_ARGS__)
36 #else
37 # define PCIE_DPRINTF(fmt, ...) do {} while (0)
38 #endif
39 #define PCIE_DEV_PRINTF(dev, fmt, ...) \
40 PCIE_DPRINTF("%s:%x "fmt, (dev)->name, (dev)->devfn, ## __VA_ARGS__)
41
42
43 /***************************************************************************
44 * pci express capability helper functions
45 */
46
47 static void
48 pcie_cap_v1_fill(PCIDevice *dev, uint8_t port, uint8_t type, uint8_t version)
49 {
50 uint8_t *exp_cap = dev->config + dev->exp.exp_cap;
51 uint8_t *cmask = dev->cmask + dev->exp.exp_cap;
52
53 /* capability register
54 interrupt message number defaults to 0 */
55 pci_set_word(exp_cap + PCI_EXP_FLAGS,
56 ((type << PCI_EXP_FLAGS_TYPE_SHIFT) & PCI_EXP_FLAGS_TYPE) |
57 version);
58
59 /* device capability register
60 * table 7-12:
61 * roll based error reporting bit must be set by all
62 * Functions conforming to the ECN, PCI Express Base
63 * Specification, Revision 1.1., or subsequent PCI Express Base
64 * Specification revisions.
65 */
66 pci_set_long(exp_cap + PCI_EXP_DEVCAP, PCI_EXP_DEVCAP_RBER);
67
68 pci_set_long(exp_cap + PCI_EXP_LNKCAP,
69 (port << PCI_EXP_LNKCAP_PN_SHIFT) |
70 PCI_EXP_LNKCAP_ASPMS_0S |
71 QEMU_PCI_EXP_LNKCAP_MLW(QEMU_PCI_EXP_LNK_X1) |
72 QEMU_PCI_EXP_LNKCAP_MLS(QEMU_PCI_EXP_LNK_2_5GT));
73
74 pci_set_word(exp_cap + PCI_EXP_LNKSTA,
75 QEMU_PCI_EXP_LNKSTA_NLW(QEMU_PCI_EXP_LNK_X1) |
76 QEMU_PCI_EXP_LNKSTA_CLS(QEMU_PCI_EXP_LNK_2_5GT));
77
78 /* We changed link status bits over time, and changing them across
79 * migrations is generally fine as hardware changes them too.
80 * Let's not bother checking.
81 */
82 pci_set_word(cmask + PCI_EXP_LNKSTA, 0);
83 }
84
85 static void pcie_cap_fill_slot_lnk(PCIDevice *dev)
86 {
87 PCIESlot *s = (PCIESlot *)object_dynamic_cast(OBJECT(dev), TYPE_PCIE_SLOT);
88 uint8_t *exp_cap = dev->config + dev->exp.exp_cap;
89
90 /* Skip anything that isn't a PCIESlot */
91 if (!s) {
92 return;
93 }
94
95 /* Clear and fill LNKCAP from what was configured above */
96 pci_long_test_and_clear_mask(exp_cap + PCI_EXP_LNKCAP,
97 PCI_EXP_LNKCAP_MLW | PCI_EXP_LNKCAP_SLS);
98 pci_long_test_and_set_mask(exp_cap + PCI_EXP_LNKCAP,
99 QEMU_PCI_EXP_LNKCAP_MLW(s->width) |
100 QEMU_PCI_EXP_LNKCAP_MLS(s->speed));
101
102 /*
103 * Link bandwidth notification is required for all root ports and
104 * downstream ports supporting links wider than x1 or multiple link
105 * speeds.
106 */
107 if (s->width > QEMU_PCI_EXP_LNK_X1 ||
108 s->speed > QEMU_PCI_EXP_LNK_2_5GT) {
109 pci_long_test_and_set_mask(exp_cap + PCI_EXP_LNKCAP,
110 PCI_EXP_LNKCAP_LBNC);
111 }
112
113 if (s->speed > QEMU_PCI_EXP_LNK_2_5GT) {
114 /*
115 * Hot-plug capable downstream ports and downstream ports supporting
116 * link speeds greater than 5GT/s must hardwire PCI_EXP_LNKCAP_DLLLARC
117 * to 1b. PCI_EXP_LNKCAP_DLLLARC implies PCI_EXP_LNKSTA_DLLLA, which
118 * we also hardwire to 1b here. 2.5GT/s hot-plug slots should also
119 * technically implement this, but it's not done here for compatibility.
120 */
121 pci_long_test_and_set_mask(exp_cap + PCI_EXP_LNKCAP,
122 PCI_EXP_LNKCAP_DLLLARC);
123 /* the PCI_EXP_LNKSTA_DLLLA will be set in the hotplug function */
124
125 /*
126 * Target Link Speed defaults to the highest link speed supported by
127 * the component. 2.5GT/s devices are permitted to hardwire to zero.
128 */
129 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_LNKCTL2,
130 PCI_EXP_LNKCTL2_TLS);
131 pci_word_test_and_set_mask(exp_cap + PCI_EXP_LNKCTL2,
132 QEMU_PCI_EXP_LNKCAP_MLS(s->speed) &
133 PCI_EXP_LNKCTL2_TLS);
134 }
135
136 /*
137 * 2.5 & 5.0GT/s can be fully described by LNKCAP, but 8.0GT/s is
138 * actually a reference to the highest bit supported in this register.
139 * We assume the device supports all link speeds.
140 */
141 if (s->speed > QEMU_PCI_EXP_LNK_5GT) {
142 pci_long_test_and_clear_mask(exp_cap + PCI_EXP_LNKCAP2, ~0U);
143 pci_long_test_and_set_mask(exp_cap + PCI_EXP_LNKCAP2,
144 PCI_EXP_LNKCAP2_SLS_2_5GB |
145 PCI_EXP_LNKCAP2_SLS_5_0GB |
146 PCI_EXP_LNKCAP2_SLS_8_0GB);
147 if (s->speed > QEMU_PCI_EXP_LNK_8GT) {
148 pci_long_test_and_set_mask(exp_cap + PCI_EXP_LNKCAP2,
149 PCI_EXP_LNKCAP2_SLS_16_0GB);
150 }
151 }
152 }
153
154 int pcie_cap_init(PCIDevice *dev, uint8_t offset,
155 uint8_t type, uint8_t port,
156 Error **errp)
157 {
158 /* PCIe cap v2 init */
159 int pos;
160 uint8_t *exp_cap;
161
162 assert(pci_is_express(dev));
163
164 pos = pci_add_capability(dev, PCI_CAP_ID_EXP, offset,
165 PCI_EXP_VER2_SIZEOF, errp);
166 if (pos < 0) {
167 return pos;
168 }
169 dev->exp.exp_cap = pos;
170 exp_cap = dev->config + pos;
171
172 /* Filling values common with v1 */
173 pcie_cap_v1_fill(dev, port, type, PCI_EXP_FLAGS_VER2);
174
175 /* Fill link speed and width options */
176 pcie_cap_fill_slot_lnk(dev);
177
178 /* Filling v2 specific values */
179 pci_set_long(exp_cap + PCI_EXP_DEVCAP2,
180 PCI_EXP_DEVCAP2_EFF | PCI_EXP_DEVCAP2_EETLPP);
181
182 pci_set_word(dev->wmask + pos + PCI_EXP_DEVCTL2, PCI_EXP_DEVCTL2_EETLPPB);
183
184 if (dev->cap_present & QEMU_PCIE_EXTCAP_INIT) {
185 /* read-only to behave like a 'NULL' Extended Capability Header */
186 pci_set_long(dev->wmask + PCI_CONFIG_SPACE_SIZE, 0);
187 }
188
189 return pos;
190 }
191
192 int pcie_cap_v1_init(PCIDevice *dev, uint8_t offset, uint8_t type,
193 uint8_t port)
194 {
195 /* PCIe cap v1 init */
196 int pos;
197 Error *local_err = NULL;
198
199 assert(pci_is_express(dev));
200
201 pos = pci_add_capability(dev, PCI_CAP_ID_EXP, offset,
202 PCI_EXP_VER1_SIZEOF, &local_err);
203 if (pos < 0) {
204 error_report_err(local_err);
205 return pos;
206 }
207 dev->exp.exp_cap = pos;
208
209 pcie_cap_v1_fill(dev, port, type, PCI_EXP_FLAGS_VER1);
210
211 return pos;
212 }
213
214 static int
215 pcie_endpoint_cap_common_init(PCIDevice *dev, uint8_t offset, uint8_t cap_size)
216 {
217 uint8_t type = PCI_EXP_TYPE_ENDPOINT;
218 Error *local_err = NULL;
219 int ret;
220
221 /*
222 * Windows guests will report Code 10, device cannot start, if
223 * a regular Endpoint type is exposed on a root complex. These
224 * should instead be Root Complex Integrated Endpoints.
225 */
226 if (pci_bus_is_express(pci_get_bus(dev))
227 && pci_bus_is_root(pci_get_bus(dev))) {
228 type = PCI_EXP_TYPE_RC_END;
229 }
230
231 if (cap_size == PCI_EXP_VER1_SIZEOF) {
232 return pcie_cap_v1_init(dev, offset, type, 0);
233 } else {
234 ret = pcie_cap_init(dev, offset, type, 0, &local_err);
235
236 if (ret < 0) {
237 error_report_err(local_err);
238 }
239
240 return ret;
241 }
242 }
243
244 int pcie_endpoint_cap_init(PCIDevice *dev, uint8_t offset)
245 {
246 return pcie_endpoint_cap_common_init(dev, offset, PCI_EXP_VER2_SIZEOF);
247 }
248
249 int pcie_endpoint_cap_v1_init(PCIDevice *dev, uint8_t offset)
250 {
251 return pcie_endpoint_cap_common_init(dev, offset, PCI_EXP_VER1_SIZEOF);
252 }
253
254 void pcie_cap_exit(PCIDevice *dev)
255 {
256 pci_del_capability(dev, PCI_CAP_ID_EXP, PCI_EXP_VER2_SIZEOF);
257 }
258
259 void pcie_cap_v1_exit(PCIDevice *dev)
260 {
261 pci_del_capability(dev, PCI_CAP_ID_EXP, PCI_EXP_VER1_SIZEOF);
262 }
263
264 uint8_t pcie_cap_get_type(const PCIDevice *dev)
265 {
266 uint32_t pos = dev->exp.exp_cap;
267 assert(pos > 0);
268 return (pci_get_word(dev->config + pos + PCI_EXP_FLAGS) &
269 PCI_EXP_FLAGS_TYPE) >> PCI_EXP_FLAGS_TYPE_SHIFT;
270 }
271
272 /* MSI/MSI-X */
273 /* pci express interrupt message number */
274 /* 7.8.2 PCI Express Capabilities Register: Interrupt Message Number */
275 void pcie_cap_flags_set_vector(PCIDevice *dev, uint8_t vector)
276 {
277 uint8_t *exp_cap = dev->config + dev->exp.exp_cap;
278 assert(vector < 32);
279 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_FLAGS, PCI_EXP_FLAGS_IRQ);
280 pci_word_test_and_set_mask(exp_cap + PCI_EXP_FLAGS,
281 vector << PCI_EXP_FLAGS_IRQ_SHIFT);
282 }
283
284 uint8_t pcie_cap_flags_get_vector(PCIDevice *dev)
285 {
286 return (pci_get_word(dev->config + dev->exp.exp_cap + PCI_EXP_FLAGS) &
287 PCI_EXP_FLAGS_IRQ) >> PCI_EXP_FLAGS_IRQ_SHIFT;
288 }
289
290 void pcie_cap_deverr_init(PCIDevice *dev)
291 {
292 uint32_t pos = dev->exp.exp_cap;
293 pci_long_test_and_set_mask(dev->config + pos + PCI_EXP_DEVCAP,
294 PCI_EXP_DEVCAP_RBER);
295 pci_long_test_and_set_mask(dev->wmask + pos + PCI_EXP_DEVCTL,
296 PCI_EXP_DEVCTL_CERE | PCI_EXP_DEVCTL_NFERE |
297 PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE);
298 pci_long_test_and_set_mask(dev->w1cmask + pos + PCI_EXP_DEVSTA,
299 PCI_EXP_DEVSTA_CED | PCI_EXP_DEVSTA_NFED |
300 PCI_EXP_DEVSTA_FED | PCI_EXP_DEVSTA_URD);
301 }
302
303 void pcie_cap_deverr_reset(PCIDevice *dev)
304 {
305 uint8_t *devctl = dev->config + dev->exp.exp_cap + PCI_EXP_DEVCTL;
306 pci_long_test_and_clear_mask(devctl,
307 PCI_EXP_DEVCTL_CERE | PCI_EXP_DEVCTL_NFERE |
308 PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE);
309 }
310
311 void pcie_cap_lnkctl_init(PCIDevice *dev)
312 {
313 uint32_t pos = dev->exp.exp_cap;
314 pci_long_test_and_set_mask(dev->wmask + pos + PCI_EXP_LNKCTL,
315 PCI_EXP_LNKCTL_CCC | PCI_EXP_LNKCTL_ES);
316 }
317
318 void pcie_cap_lnkctl_reset(PCIDevice *dev)
319 {
320 uint8_t *lnkctl = dev->config + dev->exp.exp_cap + PCI_EXP_LNKCTL;
321 pci_long_test_and_clear_mask(lnkctl,
322 PCI_EXP_LNKCTL_CCC | PCI_EXP_LNKCTL_ES);
323 }
324
325 static void hotplug_event_update_event_status(PCIDevice *dev)
326 {
327 uint32_t pos = dev->exp.exp_cap;
328 uint8_t *exp_cap = dev->config + pos;
329 uint16_t sltctl = pci_get_word(exp_cap + PCI_EXP_SLTCTL);
330 uint16_t sltsta = pci_get_word(exp_cap + PCI_EXP_SLTSTA);
331
332 dev->exp.hpev_notified = (sltctl & PCI_EXP_SLTCTL_HPIE) &&
333 (sltsta & sltctl & PCI_EXP_HP_EV_SUPPORTED);
334 }
335
336 static void hotplug_event_notify(PCIDevice *dev)
337 {
338 bool prev = dev->exp.hpev_notified;
339
340 hotplug_event_update_event_status(dev);
341
342 if (prev == dev->exp.hpev_notified) {
343 return;
344 }
345
346 /* Note: the logic above does not take into account whether interrupts
347 * are masked. The result is that interrupt will be sent when it is
348 * subsequently unmasked. This appears to be legal: Section 6.7.3.4:
349 * The Port may optionally send an MSI when there are hot-plug events that
350 * occur while interrupt generation is disabled, and interrupt generation is
351 * subsequently enabled. */
352 if (msix_enabled(dev)) {
353 msix_notify(dev, pcie_cap_flags_get_vector(dev));
354 } else if (msi_enabled(dev)) {
355 msi_notify(dev, pcie_cap_flags_get_vector(dev));
356 } else {
357 pci_set_irq(dev, dev->exp.hpev_notified);
358 }
359 }
360
361 static void hotplug_event_clear(PCIDevice *dev)
362 {
363 hotplug_event_update_event_status(dev);
364 if (!msix_enabled(dev) && !msi_enabled(dev) && !dev->exp.hpev_notified) {
365 pci_irq_deassert(dev);
366 }
367 }
368
369 static void pcie_set_power_device(PCIBus *bus, PCIDevice *dev, void *opaque)
370 {
371 bool *power = opaque;
372
373 pci_set_power(dev, *power);
374 }
375
376 static void pcie_cap_update_power(PCIDevice *hotplug_dev)
377 {
378 uint8_t *exp_cap = hotplug_dev->config + hotplug_dev->exp.exp_cap;
379 PCIBus *sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(hotplug_dev));
380 uint32_t sltcap = pci_get_long(exp_cap + PCI_EXP_SLTCAP);
381 uint16_t sltctl = pci_get_word(exp_cap + PCI_EXP_SLTCTL);
382 bool power = true;
383
384 if (sltcap & PCI_EXP_SLTCAP_PCP) {
385 power = (sltctl & PCI_EXP_SLTCTL_PCC) == PCI_EXP_SLTCTL_PWR_ON;
386 }
387
388 pci_for_each_device(sec_bus, pci_bus_num(sec_bus),
389 pcie_set_power_device, &power);
390 }
391
392 /*
393 * A PCI Express Hot-Plug Event has occurred, so update slot status register
394 * and notify OS of the event if necessary.
395 *
396 * 6.7.3 PCI Express Hot-Plug Events
397 * 6.7.3.4 Software Notification of Hot-Plug Events
398 */
399 static void pcie_cap_slot_event(PCIDevice *dev, PCIExpressHotPlugEvent event)
400 {
401 /* Minor optimization: if nothing changed - no event is needed. */
402 if (pci_word_test_and_set_mask(dev->config + dev->exp.exp_cap +
403 PCI_EXP_SLTSTA, event) == event) {
404 return;
405 }
406 hotplug_event_notify(dev);
407 }
408
409 static void pcie_cap_slot_plug_common(PCIDevice *hotplug_dev, DeviceState *dev,
410 Error **errp)
411 {
412 uint8_t *exp_cap = hotplug_dev->config + hotplug_dev->exp.exp_cap;
413 uint16_t sltsta = pci_get_word(exp_cap + PCI_EXP_SLTSTA);
414
415 PCIE_DEV_PRINTF(PCI_DEVICE(dev), "hotplug state: 0x%x\n", sltsta);
416 if (sltsta & PCI_EXP_SLTSTA_EIS) {
417 /* the slot is electromechanically locked.
418 * This error is propagated up to qdev and then to HMP/QMP.
419 */
420 error_setg_errno(errp, EBUSY, "slot is electromechanically locked");
421 }
422 }
423
424 void pcie_cap_slot_pre_plug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
425 Error **errp)
426 {
427 PCIDevice *hotplug_pdev = PCI_DEVICE(hotplug_dev);
428 uint8_t *exp_cap = hotplug_pdev->config + hotplug_pdev->exp.exp_cap;
429 uint32_t sltcap = pci_get_word(exp_cap + PCI_EXP_SLTCAP);
430
431 /* Check if hot-plug is disabled on the slot */
432 if (dev->hotplugged && (sltcap & PCI_EXP_SLTCAP_HPC) == 0) {
433 error_setg(errp, "Hot-plug failed: unsupported by the port device '%s'",
434 DEVICE(hotplug_pdev)->id);
435 return;
436 }
437
438 pcie_cap_slot_plug_common(PCI_DEVICE(hotplug_dev), dev, errp);
439 }
440
441 void pcie_cap_slot_plug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
442 Error **errp)
443 {
444 PCIDevice *hotplug_pdev = PCI_DEVICE(hotplug_dev);
445 uint8_t *exp_cap = hotplug_pdev->config + hotplug_pdev->exp.exp_cap;
446 PCIDevice *pci_dev = PCI_DEVICE(dev);
447 uint32_t lnkcap = pci_get_long(exp_cap + PCI_EXP_LNKCAP);
448
449 if (pci_is_vf(pci_dev)) {
450 /* Virtual function cannot be physically disconnected */
451 return;
452 }
453
454 /* Don't send event when device is enabled during qemu machine creation:
455 * it is present on boot, no hotplug event is necessary. We do send an
456 * event when the device is disabled later. */
457 if (!dev->hotplugged) {
458 pci_word_test_and_set_mask(exp_cap + PCI_EXP_SLTSTA,
459 PCI_EXP_SLTSTA_PDS);
460 if (pci_dev->cap_present & QEMU_PCIE_LNKSTA_DLLLA ||
461 (lnkcap & PCI_EXP_LNKCAP_DLLLARC)) {
462 pci_word_test_and_set_mask(exp_cap + PCI_EXP_LNKSTA,
463 PCI_EXP_LNKSTA_DLLLA);
464 }
465 pcie_cap_update_power(hotplug_pdev);
466 return;
467 }
468
469 /* To enable multifunction hot-plug, we just ensure the function
470 * 0 added last. When function 0 is added, we set the sltsta and
471 * inform OS via event notification.
472 */
473 if (pci_get_function_0(pci_dev)) {
474 pci_word_test_and_set_mask(exp_cap + PCI_EXP_SLTSTA,
475 PCI_EXP_SLTSTA_PDS);
476 if (pci_dev->cap_present & QEMU_PCIE_LNKSTA_DLLLA ||
477 (lnkcap & PCI_EXP_LNKCAP_DLLLARC)) {
478 pci_word_test_and_set_mask(exp_cap + PCI_EXP_LNKSTA,
479 PCI_EXP_LNKSTA_DLLLA);
480 }
481 pcie_cap_slot_event(hotplug_pdev,
482 PCI_EXP_HP_EV_PDC | PCI_EXP_HP_EV_ABP);
483 pcie_cap_update_power(hotplug_pdev);
484 }
485 }
486
487 void pcie_cap_slot_unplug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
488 Error **errp)
489 {
490 qdev_unrealize(dev);
491 }
492
493 static void pcie_unplug_device(PCIBus *bus, PCIDevice *dev, void *opaque)
494 {
495 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(DEVICE(dev));
496
497 if (dev->partially_hotplugged) {
498 dev->qdev.pending_deleted_event = false;
499 return;
500 }
501 hotplug_handler_unplug(hotplug_ctrl, DEVICE(dev), &error_abort);
502 object_unparent(OBJECT(dev));
503 }
504
505 static void pcie_cap_slot_do_unplug(PCIDevice *dev)
506 {
507 PCIBus *sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(dev));
508 uint8_t *exp_cap = dev->config + dev->exp.exp_cap;
509 uint32_t lnkcap = pci_get_long(exp_cap + PCI_EXP_LNKCAP);
510
511 pci_for_each_device_under_bus(sec_bus, pcie_unplug_device, NULL);
512
513 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_SLTSTA,
514 PCI_EXP_SLTSTA_PDS);
515 if (dev->cap_present & QEMU_PCIE_LNKSTA_DLLLA ||
516 (lnkcap & PCI_EXP_LNKCAP_DLLLARC)) {
517 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_LNKSTA,
518 PCI_EXP_LNKSTA_DLLLA);
519 }
520 pci_word_test_and_set_mask(exp_cap + PCI_EXP_SLTSTA,
521 PCI_EXP_SLTSTA_PDC);
522 }
523
524 void pcie_cap_slot_unplug_request_cb(HotplugHandler *hotplug_dev,
525 DeviceState *dev, Error **errp)
526 {
527 Error *local_err = NULL;
528 PCIDevice *pci_dev = PCI_DEVICE(dev);
529 PCIBus *bus = pci_get_bus(pci_dev);
530 PCIDevice *hotplug_pdev = PCI_DEVICE(hotplug_dev);
531 uint8_t *exp_cap = hotplug_pdev->config + hotplug_pdev->exp.exp_cap;
532 uint32_t sltcap = pci_get_word(exp_cap + PCI_EXP_SLTCAP);
533 uint16_t sltctl = pci_get_word(exp_cap + PCI_EXP_SLTCTL);
534
535 /* Check if hot-unplug is disabled on the slot */
536 if ((sltcap & PCI_EXP_SLTCAP_HPC) == 0) {
537 error_setg(errp, "Hot-unplug failed: "
538 "unsupported by the port device '%s'",
539 DEVICE(hotplug_pdev)->id);
540 return;
541 }
542
543 pcie_cap_slot_plug_common(hotplug_pdev, dev, &local_err);
544 if (local_err) {
545 error_propagate(errp, local_err);
546 return;
547 }
548
549 if ((sltctl & PCI_EXP_SLTCTL_PIC) == PCI_EXP_SLTCTL_PWR_IND_BLINK) {
550 error_setg(errp, "Hot-unplug failed: "
551 "guest is busy (power indicator blinking)");
552 return;
553 }
554
555 dev->pending_deleted_event = true;
556 dev->pending_deleted_expires_ms =
557 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 5000; /* 5 secs */
558
559 /* In case user cancel the operation of multi-function hot-add,
560 * remove the function that is unexposed to guest individually,
561 * without interaction with guest.
562 */
563 if (pci_dev->devfn &&
564 !bus->devices[0]) {
565 pcie_unplug_device(bus, pci_dev, NULL);
566
567 return;
568 }
569
570 if (((sltctl & PCI_EXP_SLTCTL_PIC) == PCI_EXP_SLTCTL_PWR_IND_OFF) &&
571 ((sltctl & PCI_EXP_SLTCTL_PCC) == PCI_EXP_SLTCTL_PWR_OFF)) {
572 /* slot is powered off -> unplug without round-trip to the guest */
573 pcie_cap_slot_do_unplug(hotplug_pdev);
574 hotplug_event_notify(hotplug_pdev);
575 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_SLTSTA,
576 PCI_EXP_SLTSTA_ABP);
577 return;
578 }
579
580 pcie_cap_slot_push_attention_button(hotplug_pdev);
581 }
582
583 /* pci express slot for pci express root/downstream port
584 PCI express capability slot registers */
585 void pcie_cap_slot_init(PCIDevice *dev, PCIESlot *s)
586 {
587 uint32_t pos = dev->exp.exp_cap;
588
589 pci_word_test_and_set_mask(dev->config + pos + PCI_EXP_FLAGS,
590 PCI_EXP_FLAGS_SLOT);
591
592 pci_long_test_and_clear_mask(dev->config + pos + PCI_EXP_SLTCAP,
593 ~PCI_EXP_SLTCAP_PSN);
594 pci_long_test_and_set_mask(dev->config + pos + PCI_EXP_SLTCAP,
595 (s->slot << PCI_EXP_SLTCAP_PSN_SHIFT) |
596 PCI_EXP_SLTCAP_EIP |
597 PCI_EXP_SLTCAP_PIP |
598 PCI_EXP_SLTCAP_AIP |
599 PCI_EXP_SLTCAP_ABP);
600
601 /*
602 * Enable native hot-plug on all hot-plugged bridges unless
603 * hot-plug is disabled on the slot.
604 */
605 if (s->hotplug &&
606 (s->native_hotplug || DEVICE(dev)->hotplugged)) {
607 pci_long_test_and_set_mask(dev->config + pos + PCI_EXP_SLTCAP,
608 PCI_EXP_SLTCAP_HPS |
609 PCI_EXP_SLTCAP_HPC);
610 }
611
612 if (dev->cap_present & QEMU_PCIE_SLTCAP_PCP) {
613 pci_long_test_and_set_mask(dev->config + pos + PCI_EXP_SLTCAP,
614 PCI_EXP_SLTCAP_PCP);
615 pci_word_test_and_clear_mask(dev->config + pos + PCI_EXP_SLTCTL,
616 PCI_EXP_SLTCTL_PCC);
617 pci_word_test_and_set_mask(dev->wmask + pos + PCI_EXP_SLTCTL,
618 PCI_EXP_SLTCTL_PCC);
619 }
620
621 pci_word_test_and_clear_mask(dev->config + pos + PCI_EXP_SLTCTL,
622 PCI_EXP_SLTCTL_PIC |
623 PCI_EXP_SLTCTL_AIC);
624 pci_word_test_and_set_mask(dev->config + pos + PCI_EXP_SLTCTL,
625 PCI_EXP_SLTCTL_PIC_OFF |
626 PCI_EXP_SLTCTL_AIC_OFF);
627 pci_word_test_and_set_mask(dev->wmask + pos + PCI_EXP_SLTCTL,
628 PCI_EXP_SLTCTL_PIC |
629 PCI_EXP_SLTCTL_AIC |
630 PCI_EXP_SLTCTL_HPIE |
631 PCI_EXP_SLTCTL_CCIE |
632 PCI_EXP_SLTCTL_PDCE |
633 PCI_EXP_SLTCTL_ABPE);
634 /* Although reading PCI_EXP_SLTCTL_EIC returns always 0,
635 * make the bit writable here in order to detect 1b is written.
636 * pcie_cap_slot_write_config() test-and-clear the bit, so
637 * this bit always returns 0 to the guest.
638 */
639 pci_word_test_and_set_mask(dev->wmask + pos + PCI_EXP_SLTCTL,
640 PCI_EXP_SLTCTL_EIC);
641
642 pci_word_test_and_set_mask(dev->w1cmask + pos + PCI_EXP_SLTSTA,
643 PCI_EXP_HP_EV_SUPPORTED);
644
645 dev->exp.hpev_notified = false;
646
647 qbus_set_hotplug_handler(BUS(pci_bridge_get_sec_bus(PCI_BRIDGE(dev))),
648 OBJECT(dev));
649 }
650
651 void pcie_cap_slot_reset(PCIDevice *dev)
652 {
653 uint8_t *exp_cap = dev->config + dev->exp.exp_cap;
654 uint8_t port_type = pcie_cap_get_type(dev);
655
656 assert(port_type == PCI_EXP_TYPE_DOWNSTREAM ||
657 port_type == PCI_EXP_TYPE_ROOT_PORT);
658
659 PCIE_DEV_PRINTF(dev, "reset\n");
660
661 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_SLTCTL,
662 PCI_EXP_SLTCTL_EIC |
663 PCI_EXP_SLTCTL_PIC |
664 PCI_EXP_SLTCTL_AIC |
665 PCI_EXP_SLTCTL_HPIE |
666 PCI_EXP_SLTCTL_CCIE |
667 PCI_EXP_SLTCTL_PDCE |
668 PCI_EXP_SLTCTL_ABPE);
669 pci_word_test_and_set_mask(exp_cap + PCI_EXP_SLTCTL,
670 PCI_EXP_SLTCTL_AIC_OFF);
671
672 if (dev->cap_present & QEMU_PCIE_SLTCAP_PCP) {
673 /* Downstream ports enforce device number 0. */
674 bool populated = pci_bridge_get_sec_bus(PCI_BRIDGE(dev))->devices[0];
675 uint16_t pic;
676
677 if (populated) {
678 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_SLTCTL,
679 PCI_EXP_SLTCTL_PCC);
680 } else {
681 pci_word_test_and_set_mask(exp_cap + PCI_EXP_SLTCTL,
682 PCI_EXP_SLTCTL_PCC);
683 }
684
685 pic = populated ? PCI_EXP_SLTCTL_PIC_ON : PCI_EXP_SLTCTL_PIC_OFF;
686 pci_word_test_and_set_mask(exp_cap + PCI_EXP_SLTCTL, pic);
687 }
688
689 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_SLTSTA,
690 PCI_EXP_SLTSTA_EIS |/* on reset,
691 the lock is released */
692 PCI_EXP_SLTSTA_CC |
693 PCI_EXP_SLTSTA_PDC |
694 PCI_EXP_SLTSTA_ABP);
695
696 pcie_cap_update_power(dev);
697 hotplug_event_update_event_status(dev);
698 }
699
700 void pcie_cap_slot_get(PCIDevice *dev, uint16_t *slt_ctl, uint16_t *slt_sta)
701 {
702 uint32_t pos = dev->exp.exp_cap;
703 uint8_t *exp_cap = dev->config + pos;
704 *slt_ctl = pci_get_word(exp_cap + PCI_EXP_SLTCTL);
705 *slt_sta = pci_get_word(exp_cap + PCI_EXP_SLTSTA);
706 }
707
708 void pcie_cap_slot_write_config(PCIDevice *dev,
709 uint16_t old_slt_ctl, uint16_t old_slt_sta,
710 uint32_t addr, uint32_t val, int len)
711 {
712 uint32_t pos = dev->exp.exp_cap;
713 uint8_t *exp_cap = dev->config + pos;
714 uint16_t sltsta = pci_get_word(exp_cap + PCI_EXP_SLTSTA);
715
716 if (ranges_overlap(addr, len, pos + PCI_EXP_SLTSTA, 2)) {
717 /*
718 * Guests tend to clears all bits during init.
719 * If they clear bits that weren't set this is racy and will lose events:
720 * not a big problem for manual button presses, but a problem for us.
721 * As a work-around, detect this and revert status to what it was
722 * before the write.
723 *
724 * Note: in theory this can be detected as a duplicate button press
725 * which cancels the previous press. Does not seem to happen in
726 * practice as guests seem to only have this bug during init.
727 */
728 #define PCIE_SLOT_EVENTS (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD | \
729 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC | \
730 PCI_EXP_SLTSTA_CC)
731
732 if (val & ~old_slt_sta & PCIE_SLOT_EVENTS) {
733 sltsta = (sltsta & ~PCIE_SLOT_EVENTS) | (old_slt_sta & PCIE_SLOT_EVENTS);
734 pci_set_word(exp_cap + PCI_EXP_SLTSTA, sltsta);
735 }
736 hotplug_event_clear(dev);
737 }
738
739 if (!ranges_overlap(addr, len, pos + PCI_EXP_SLTCTL, 2)) {
740 return;
741 }
742
743 if (pci_word_test_and_clear_mask(exp_cap + PCI_EXP_SLTCTL,
744 PCI_EXP_SLTCTL_EIC)) {
745 sltsta ^= PCI_EXP_SLTSTA_EIS; /* toggle PCI_EXP_SLTSTA_EIS bit */
746 pci_set_word(exp_cap + PCI_EXP_SLTSTA, sltsta);
747 PCIE_DEV_PRINTF(dev, "PCI_EXP_SLTCTL_EIC: "
748 "sltsta -> 0x%02"PRIx16"\n",
749 sltsta);
750 }
751
752 /*
753 * If the slot is populated, power indicator is off and power
754 * controller is off, it is safe to detach the devices.
755 *
756 * Note: don't detach if condition was already true:
757 * this is a work around for guests that overwrite
758 * control of powered off slots before powering them on.
759 */
760 if ((sltsta & PCI_EXP_SLTSTA_PDS) && (val & PCI_EXP_SLTCTL_PCC) &&
761 (val & PCI_EXP_SLTCTL_PIC_OFF) == PCI_EXP_SLTCTL_PIC_OFF &&
762 (!(old_slt_ctl & PCI_EXP_SLTCTL_PCC) ||
763 (old_slt_ctl & PCI_EXP_SLTCTL_PIC_OFF) != PCI_EXP_SLTCTL_PIC_OFF)) {
764 pcie_cap_slot_do_unplug(dev);
765 }
766 pcie_cap_update_power(dev);
767
768 hotplug_event_notify(dev);
769
770 /*
771 * 6.7.3.2 Command Completed Events
772 *
773 * Software issues a command to a hot-plug capable Downstream Port by
774 * issuing a write transaction that targets any portion of the Port’s Slot
775 * Control register. A single write to the Slot Control register is
776 * considered to be a single command, even if the write affects more than
777 * one field in the Slot Control register. In response to this transaction,
778 * the Port must carry out the requested actions and then set the
779 * associated status field for the command completed event. */
780
781 /* Real hardware might take a while to complete requested command because
782 * physical movement would be involved like locking the electromechanical
783 * lock. However in our case, command is completed instantaneously above,
784 * so send a command completion event right now.
785 */
786 pcie_cap_slot_event(dev, PCI_EXP_HP_EV_CCI);
787 }
788
789 int pcie_cap_slot_post_load(void *opaque, int version_id)
790 {
791 PCIDevice *dev = opaque;
792 hotplug_event_update_event_status(dev);
793 pcie_cap_update_power(dev);
794 return 0;
795 }
796
797 void pcie_cap_slot_push_attention_button(PCIDevice *dev)
798 {
799 pcie_cap_slot_event(dev, PCI_EXP_HP_EV_ABP);
800 }
801
802 /* root control/capabilities/status. PME isn't emulated for now */
803 void pcie_cap_root_init(PCIDevice *dev)
804 {
805 pci_set_word(dev->wmask + dev->exp.exp_cap + PCI_EXP_RTCTL,
806 PCI_EXP_RTCTL_SECEE | PCI_EXP_RTCTL_SENFEE |
807 PCI_EXP_RTCTL_SEFEE);
808 }
809
810 void pcie_cap_root_reset(PCIDevice *dev)
811 {
812 pci_set_word(dev->config + dev->exp.exp_cap + PCI_EXP_RTCTL, 0);
813 }
814
815 /* function level reset(FLR) */
816 void pcie_cap_flr_init(PCIDevice *dev)
817 {
818 pci_long_test_and_set_mask(dev->config + dev->exp.exp_cap + PCI_EXP_DEVCAP,
819 PCI_EXP_DEVCAP_FLR);
820
821 /* Although reading BCR_FLR returns always 0,
822 * the bit is made writable here in order to detect the 1b is written
823 * pcie_cap_flr_write_config() test-and-clear the bit, so
824 * this bit always returns 0 to the guest.
825 */
826 pci_word_test_and_set_mask(dev->wmask + dev->exp.exp_cap + PCI_EXP_DEVCTL,
827 PCI_EXP_DEVCTL_BCR_FLR);
828 }
829
830 void pcie_cap_flr_write_config(PCIDevice *dev,
831 uint32_t addr, uint32_t val, int len)
832 {
833 uint8_t *devctl = dev->config + dev->exp.exp_cap + PCI_EXP_DEVCTL;
834 if (pci_get_word(devctl) & PCI_EXP_DEVCTL_BCR_FLR) {
835 /* Clear PCI_EXP_DEVCTL_BCR_FLR after invoking the reset handler
836 so the handler can detect FLR by looking at this bit. */
837 pci_device_reset(dev);
838 pci_word_test_and_clear_mask(devctl, PCI_EXP_DEVCTL_BCR_FLR);
839 }
840 }
841
842 /* Alternative Routing-ID Interpretation (ARI)
843 * forwarding support for root and downstream ports
844 */
845 void pcie_cap_arifwd_init(PCIDevice *dev)
846 {
847 uint32_t pos = dev->exp.exp_cap;
848 pci_long_test_and_set_mask(dev->config + pos + PCI_EXP_DEVCAP2,
849 PCI_EXP_DEVCAP2_ARI);
850 pci_long_test_and_set_mask(dev->wmask + pos + PCI_EXP_DEVCTL2,
851 PCI_EXP_DEVCTL2_ARI);
852 }
853
854 void pcie_cap_arifwd_reset(PCIDevice *dev)
855 {
856 uint8_t *devctl2 = dev->config + dev->exp.exp_cap + PCI_EXP_DEVCTL2;
857 pci_long_test_and_clear_mask(devctl2, PCI_EXP_DEVCTL2_ARI);
858 }
859
860 bool pcie_cap_is_arifwd_enabled(const PCIDevice *dev)
861 {
862 if (!pci_is_express(dev)) {
863 return false;
864 }
865 if (!dev->exp.exp_cap) {
866 return false;
867 }
868
869 return pci_get_long(dev->config + dev->exp.exp_cap + PCI_EXP_DEVCTL2) &
870 PCI_EXP_DEVCTL2_ARI;
871 }
872
873 /**************************************************************************
874 * pci express extended capability list management functions
875 * uint16_t ext_cap_id (16 bit)
876 * uint8_t cap_ver (4 bit)
877 * uint16_t cap_offset (12 bit)
878 * uint16_t ext_cap_size
879 */
880
881 /* Passing a cap_id value > 0xffff will return 0 and put end of list in prev */
882 static uint16_t pcie_find_capability_list(PCIDevice *dev, uint32_t cap_id,
883 uint16_t *prev_p)
884 {
885 uint16_t prev = 0;
886 uint16_t next;
887 uint32_t header = pci_get_long(dev->config + PCI_CONFIG_SPACE_SIZE);
888
889 if (!header) {
890 /* no extended capability */
891 next = 0;
892 goto out;
893 }
894 for (next = PCI_CONFIG_SPACE_SIZE; next;
895 prev = next, next = PCI_EXT_CAP_NEXT(header)) {
896
897 assert(next >= PCI_CONFIG_SPACE_SIZE);
898 assert(next <= PCIE_CONFIG_SPACE_SIZE - 8);
899
900 header = pci_get_long(dev->config + next);
901 if (PCI_EXT_CAP_ID(header) == cap_id) {
902 break;
903 }
904 }
905
906 out:
907 if (prev_p) {
908 *prev_p = prev;
909 }
910 return next;
911 }
912
913 uint16_t pcie_find_capability(PCIDevice *dev, uint16_t cap_id)
914 {
915 return pcie_find_capability_list(dev, cap_id, NULL);
916 }
917
918 static void pcie_ext_cap_set_next(PCIDevice *dev, uint16_t pos, uint16_t next)
919 {
920 uint32_t header = pci_get_long(dev->config + pos);
921 assert(!(next & (PCI_EXT_CAP_ALIGN - 1)));
922 header = (header & ~PCI_EXT_CAP_NEXT_MASK) |
923 ((next << PCI_EXT_CAP_NEXT_SHIFT) & PCI_EXT_CAP_NEXT_MASK);
924 pci_set_long(dev->config + pos, header);
925 }
926
927 /*
928 * Caller must supply valid (offset, size) such that the range wouldn't
929 * overlap with other capability or other registers.
930 * This function doesn't check it.
931 */
932 void pcie_add_capability(PCIDevice *dev,
933 uint16_t cap_id, uint8_t cap_ver,
934 uint16_t offset, uint16_t size)
935 {
936 assert(offset >= PCI_CONFIG_SPACE_SIZE);
937 assert(offset < (uint16_t)(offset + size));
938 assert((uint16_t)(offset + size) <= PCIE_CONFIG_SPACE_SIZE);
939 assert(size >= 8);
940 assert(pci_is_express(dev));
941
942 if (offset != PCI_CONFIG_SPACE_SIZE) {
943 uint16_t prev;
944
945 /*
946 * 0xffffffff is not a valid cap id (it's a 16 bit field). use
947 * internally to find the last capability in the linked list.
948 */
949 pcie_find_capability_list(dev, 0xffffffff, &prev);
950 assert(prev >= PCI_CONFIG_SPACE_SIZE);
951 pcie_ext_cap_set_next(dev, prev, offset);
952 }
953 pci_set_long(dev->config + offset, PCI_EXT_CAP(cap_id, cap_ver, 0));
954
955 /* Make capability read-only by default */
956 memset(dev->wmask + offset, 0, size);
957 memset(dev->w1cmask + offset, 0, size);
958 /* Check capability by default */
959 memset(dev->cmask + offset, 0xFF, size);
960 }
961
962 /*
963 * Sync the PCIe Link Status negotiated speed and width of a bridge with the
964 * downstream device. If downstream device is not present, re-write with the
965 * Link Capability fields. If downstream device reports invalid width or
966 * speed, replace with minimum values (LnkSta fields are RsvdZ on VFs but such
967 * values interfere with PCIe native hotplug detecting new devices). Limit
968 * width and speed to bridge capabilities for compatibility. Use config_read
969 * to access the downstream device since it could be an assigned device with
970 * volatile link information.
971 */
972 void pcie_sync_bridge_lnk(PCIDevice *bridge_dev)
973 {
974 PCIBridge *br = PCI_BRIDGE(bridge_dev);
975 PCIBus *bus = pci_bridge_get_sec_bus(br);
976 PCIDevice *target = bus->devices[0];
977 uint8_t *exp_cap = bridge_dev->config + bridge_dev->exp.exp_cap;
978 uint16_t lnksta, lnkcap = pci_get_word(exp_cap + PCI_EXP_LNKCAP);
979
980 if (!target || !target->exp.exp_cap) {
981 lnksta = lnkcap;
982 } else {
983 lnksta = target->config_read(target,
984 target->exp.exp_cap + PCI_EXP_LNKSTA,
985 sizeof(lnksta));
986
987 if ((lnksta & PCI_EXP_LNKSTA_NLW) > (lnkcap & PCI_EXP_LNKCAP_MLW)) {
988 lnksta &= ~PCI_EXP_LNKSTA_NLW;
989 lnksta |= lnkcap & PCI_EXP_LNKCAP_MLW;
990 } else if (!(lnksta & PCI_EXP_LNKSTA_NLW)) {
991 lnksta |= QEMU_PCI_EXP_LNKSTA_NLW(QEMU_PCI_EXP_LNK_X1);
992 }
993
994 if ((lnksta & PCI_EXP_LNKSTA_CLS) > (lnkcap & PCI_EXP_LNKCAP_SLS)) {
995 lnksta &= ~PCI_EXP_LNKSTA_CLS;
996 lnksta |= lnkcap & PCI_EXP_LNKCAP_SLS;
997 } else if (!(lnksta & PCI_EXP_LNKSTA_CLS)) {
998 lnksta |= QEMU_PCI_EXP_LNKSTA_CLS(QEMU_PCI_EXP_LNK_2_5GT);
999 }
1000 }
1001
1002 pci_word_test_and_clear_mask(exp_cap + PCI_EXP_LNKSTA,
1003 PCI_EXP_LNKSTA_CLS | PCI_EXP_LNKSTA_NLW);
1004 pci_word_test_and_set_mask(exp_cap + PCI_EXP_LNKSTA, lnksta &
1005 (PCI_EXP_LNKSTA_CLS | PCI_EXP_LNKSTA_NLW));
1006 }
1007
1008 /**************************************************************************
1009 * pci express extended capability helper functions
1010 */
1011
1012 /* ARI */
1013 void pcie_ari_init(PCIDevice *dev, uint16_t offset, uint16_t nextfn)
1014 {
1015 pcie_add_capability(dev, PCI_EXT_CAP_ID_ARI, PCI_ARI_VER,
1016 offset, PCI_ARI_SIZEOF);
1017 pci_set_long(dev->config + offset + PCI_ARI_CAP, (nextfn & 0xff) << 8);
1018 }
1019
1020 void pcie_dev_ser_num_init(PCIDevice *dev, uint16_t offset, uint64_t ser_num)
1021 {
1022 static const int pci_dsn_ver = 1;
1023 static const int pci_dsn_cap = 4;
1024
1025 pcie_add_capability(dev, PCI_EXT_CAP_ID_DSN, pci_dsn_ver, offset,
1026 PCI_EXT_CAP_DSN_SIZEOF);
1027 pci_set_quad(dev->config + offset + pci_dsn_cap, ser_num);
1028 }
1029
1030 void pcie_ats_init(PCIDevice *dev, uint16_t offset, bool aligned)
1031 {
1032 pcie_add_capability(dev, PCI_EXT_CAP_ID_ATS, 0x1,
1033 offset, PCI_EXT_CAP_ATS_SIZEOF);
1034
1035 dev->exp.ats_cap = offset;
1036
1037 /* Invalidate Queue Depth 0 */
1038 if (aligned) {
1039 pci_set_word(dev->config + offset + PCI_ATS_CAP,
1040 PCI_ATS_CAP_PAGE_ALIGNED);
1041 }
1042 /* STU 0, Disabled by default */
1043 pci_set_word(dev->config + offset + PCI_ATS_CTRL, 0);
1044
1045 pci_set_word(dev->wmask + dev->exp.ats_cap + PCI_ATS_CTRL, 0x800f);
1046 }
1047
1048 /* ACS (Access Control Services) */
1049 void pcie_acs_init(PCIDevice *dev, uint16_t offset)
1050 {
1051 bool is_downstream = pci_is_express_downstream_port(dev);
1052 uint16_t cap_bits = 0;
1053
1054 /* For endpoints, only multifunction devs may have an ACS capability: */
1055 assert(is_downstream ||
1056 (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) ||
1057 PCI_FUNC(dev->devfn));
1058
1059 pcie_add_capability(dev, PCI_EXT_CAP_ID_ACS, PCI_ACS_VER, offset,
1060 PCI_ACS_SIZEOF);
1061 dev->exp.acs_cap = offset;
1062
1063 if (is_downstream) {
1064 /*
1065 * Downstream ports must implement SV, TB, RR, CR, UF, and DT (with
1066 * caveats on the latter four that we ignore for simplicity).
1067 * Endpoints may also implement a subset of ACS capabilities,
1068 * but these are optional if the endpoint does not support
1069 * peer-to-peer between functions and thus omitted here.
1070 */
1071 cap_bits = PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
1072 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT;
1073 }
1074
1075 pci_set_word(dev->config + offset + PCI_ACS_CAP, cap_bits);
1076 pci_set_word(dev->wmask + offset + PCI_ACS_CTRL, cap_bits);
1077 }
1078
1079 void pcie_acs_reset(PCIDevice *dev)
1080 {
1081 if (dev->exp.acs_cap) {
1082 pci_set_word(dev->config + dev->exp.acs_cap + PCI_ACS_CTRL, 0);
1083 }
1084 }