]> git.proxmox.com Git - mirror_qemu.git/blob - hw/pci.h
pci_host: change the signature of pci_data_{read, write}.
[mirror_qemu.git] / hw / pci.h
1 #ifndef QEMU_PCI_H
2 #define QEMU_PCI_H
3
4 #include "qemu-common.h"
5
6 #include "qdev.h"
7
8 /* PCI includes legacy ISA access. */
9 #include "isa.h"
10
11 /* PCI bus */
12
13 extern target_phys_addr_t pci_mem_base;
14
15 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
16 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
17 #define PCI_FUNC(devfn) ((devfn) & 0x07)
18
19 /* Class, Vendor and Device IDs from Linux's pci_ids.h */
20 #include "pci_ids.h"
21
22 /* QEMU-specific Vendor and Device ID definitions */
23
24 /* IBM (0x1014) */
25 #define PCI_DEVICE_ID_IBM_440GX 0x027f
26 #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
27
28 /* Hitachi (0x1054) */
29 #define PCI_VENDOR_ID_HITACHI 0x1054
30 #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
31
32 /* Apple (0x106b) */
33 #define PCI_DEVICE_ID_APPLE_343S1201 0x0010
34 #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
35 #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
36 #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
37 #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
38
39 /* Realtek (0x10ec) */
40 #define PCI_DEVICE_ID_REALTEK_8029 0x8029
41
42 /* Xilinx (0x10ee) */
43 #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
44
45 /* Marvell (0x11ab) */
46 #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
47
48 /* QEMU/Bochs VGA (0x1234) */
49 #define PCI_VENDOR_ID_QEMU 0x1234
50 #define PCI_DEVICE_ID_QEMU_VGA 0x1111
51
52 /* VMWare (0x15ad) */
53 #define PCI_VENDOR_ID_VMWARE 0x15ad
54 #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
55 #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
56 #define PCI_DEVICE_ID_VMWARE_NET 0x0720
57 #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
58 #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
59
60 /* Intel (0x8086) */
61 #define PCI_DEVICE_ID_INTEL_82551IT 0x1209
62 #define PCI_DEVICE_ID_INTEL_82557 0x1229
63
64 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
65 #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
66 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
67 #define PCI_SUBDEVICE_ID_QEMU 0x1100
68
69 #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
70 #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
71 #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
72 #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
73
74 typedef uint64_t pcibus_t;
75 #define FMT_PCIBUS PRIx64
76
77 typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
78 uint32_t address, uint32_t data, int len);
79 typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
80 uint32_t address, int len);
81 typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
82 pcibus_t addr, pcibus_t size, int type);
83 typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
84
85 typedef struct PCIIORegion {
86 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
87 #define PCI_BAR_UNMAPPED (~(pcibus_t)0)
88 pcibus_t size;
89 uint8_t type;
90 PCIMapIORegionFunc *map_func;
91 } PCIIORegion;
92
93 #define PCI_ROM_SLOT 6
94 #define PCI_NUM_REGIONS 7
95
96 /* Declarations from linux/pci_regs.h */
97 #define PCI_VENDOR_ID 0x00 /* 16 bits */
98 #define PCI_DEVICE_ID 0x02 /* 16 bits */
99 #define PCI_COMMAND 0x04 /* 16 bits */
100 #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
101 #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
102 #define PCI_COMMAND_MASTER 0x4 /* Enable bus master */
103 #define PCI_STATUS 0x06 /* 16 bits */
104 #define PCI_REVISION_ID 0x08 /* 8 bits */
105 #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
106 #define PCI_CLASS_DEVICE 0x0a /* Device class */
107 #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
108 #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
109 #define PCI_HEADER_TYPE 0x0e /* 8 bits */
110 #define PCI_HEADER_TYPE_NORMAL 0
111 #define PCI_HEADER_TYPE_BRIDGE 1
112 #define PCI_HEADER_TYPE_CARDBUS 2
113 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
114 #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
115 #define PCI_BASE_ADDRESS_SPACE_IO 0x01
116 #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
117 #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
118 #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
119 #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
120 #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
121 #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
122 #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
123 #define PCI_SUBSYSTEM_VENDOR_ID 0x2c /* 16 bits */
124 #define PCI_SUBSYSTEM_ID 0x2e /* 16 bits */
125 #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
126 #define PCI_ROM_ADDRESS_ENABLE 0x01
127 #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
128 #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
129 #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
130 #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
131 #define PCI_MIN_GNT 0x3e /* 8 bits */
132 #define PCI_MAX_LAT 0x3f /* 8 bits */
133
134 /* Capability lists */
135 #define PCI_CAP_LIST_ID 0 /* Capability ID */
136 #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
137
138 #define PCI_REVISION 0x08 /* obsolete, use PCI_REVISION_ID */
139 #define PCI_SUBVENDOR_ID 0x2c /* obsolete, use PCI_SUBSYSTEM_VENDOR_ID */
140 #define PCI_SUBDEVICE_ID 0x2e /* obsolete, use PCI_SUBSYSTEM_ID */
141
142 /* Bits in the PCI Status Register (PCI 2.3 spec) */
143 #define PCI_STATUS_RESERVED1 0x007
144 #define PCI_STATUS_INT_STATUS 0x008
145 #define PCI_STATUS_CAP_LIST 0x010
146 #define PCI_STATUS_66MHZ 0x020
147 #define PCI_STATUS_RESERVED2 0x040
148 #define PCI_STATUS_FAST_BACK 0x080
149 #define PCI_STATUS_DEVSEL 0x600
150
151 #define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
152 PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
153 PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
154
155 #define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
156
157 /* Bits in the PCI Command Register (PCI 2.3 spec) */
158 #define PCI_COMMAND_RESERVED 0xf800
159
160 #define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
161
162 /* Size of the standard PCI config header */
163 #define PCI_CONFIG_HEADER_SIZE 0x40
164 /* Size of the standard PCI config space */
165 #define PCI_CONFIG_SPACE_SIZE 0x100
166
167 #define PCI_NUM_PINS 4 /* A-D */
168
169 /* Bits in cap_present field. */
170 enum {
171 QEMU_PCI_CAP_MSIX = 0x1,
172 };
173
174 struct PCIDevice {
175 DeviceState qdev;
176 /* PCI config space */
177 uint8_t config[PCI_CONFIG_SPACE_SIZE];
178
179 /* Used to enable config checks on load. Note that writeable bits are
180 * never checked even if set in cmask. */
181 uint8_t cmask[PCI_CONFIG_SPACE_SIZE];
182
183 /* Used to implement R/W bytes */
184 uint8_t wmask[PCI_CONFIG_SPACE_SIZE];
185
186 /* Used to allocate config space for capabilities. */
187 uint8_t used[PCI_CONFIG_SPACE_SIZE];
188
189 /* the following fields are read only */
190 PCIBus *bus;
191 uint32_t devfn;
192 char name[64];
193 PCIIORegion io_regions[PCI_NUM_REGIONS];
194
195 /* do not access the following fields */
196 PCIConfigReadFunc *config_read;
197 PCIConfigWriteFunc *config_write;
198
199 /* IRQ objects for the INTA-INTD pins. */
200 qemu_irq *irq;
201
202 /* Current IRQ levels. Used internally by the generic PCI code. */
203 int irq_state[PCI_NUM_PINS];
204
205 /* Capability bits */
206 uint32_t cap_present;
207
208 /* Offset of MSI-X capability in config space */
209 uint8_t msix_cap;
210
211 /* MSI-X entries */
212 int msix_entries_nr;
213
214 /* Space to store MSIX table */
215 uint8_t *msix_table_page;
216 /* MMIO index used to map MSIX table and pending bit entries. */
217 int msix_mmio_index;
218 /* Reference-count for entries actually in use by driver. */
219 unsigned *msix_entry_used;
220 /* Region including the MSI-X table */
221 uint32_t msix_bar_size;
222 /* Version id needed for VMState */
223 int32_t version_id;
224 };
225
226 PCIDevice *pci_register_device(PCIBus *bus, const char *name,
227 int instance_size, int devfn,
228 PCIConfigReadFunc *config_read,
229 PCIConfigWriteFunc *config_write);
230
231 void pci_register_bar(PCIDevice *pci_dev, int region_num,
232 pcibus_t size, int type,
233 PCIMapIORegionFunc *map_func);
234
235 int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
236
237 void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
238
239 void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
240
241 uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
242
243
244 uint32_t pci_default_read_config(PCIDevice *d,
245 uint32_t address, int len);
246 void pci_default_write_config(PCIDevice *d,
247 uint32_t address, uint32_t val, int len);
248 void pci_device_save(PCIDevice *s, QEMUFile *f);
249 int pci_device_load(PCIDevice *s, QEMUFile *f);
250
251 typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
252 typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
253 typedef int (*pci_hotplug_fn)(PCIDevice *pci_dev, int state);
254 void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
255 const char *name, int devfn_min);
256 PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
257 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
258 void *irq_opaque, int nirq);
259 void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug);
260 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
261 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
262 void *irq_opaque, int devfn_min, int nirq);
263
264 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
265 const char *default_devaddr);
266 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
267 const char *default_devaddr);
268 void pci_data_write(PCIBus *s, uint32_t addr, uint32_t val, int len);
269 uint32_t pci_data_read(PCIBus *s, uint32_t addr, int len);
270 int pci_bus_num(PCIBus *s);
271 void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
272 PCIBus *pci_find_host_bus(int domain);
273 PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
274 PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
275 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
276
277 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
278 unsigned *slotp);
279
280 void pci_info(Monitor *mon);
281 PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
282 pci_map_irq_fn map_irq, const char *name);
283
284 static inline void
285 pci_set_byte(uint8_t *config, uint8_t val)
286 {
287 *config = val;
288 }
289
290 static inline uint8_t
291 pci_get_byte(uint8_t *config)
292 {
293 return *config;
294 }
295
296 static inline void
297 pci_set_word(uint8_t *config, uint16_t val)
298 {
299 cpu_to_le16wu((uint16_t *)config, val);
300 }
301
302 static inline uint16_t
303 pci_get_word(uint8_t *config)
304 {
305 return le16_to_cpupu((uint16_t *)config);
306 }
307
308 static inline void
309 pci_set_long(uint8_t *config, uint32_t val)
310 {
311 cpu_to_le32wu((uint32_t *)config, val);
312 }
313
314 static inline uint32_t
315 pci_get_long(uint8_t *config)
316 {
317 return le32_to_cpupu((uint32_t *)config);
318 }
319
320 static inline void
321 pci_set_quad(uint8_t *config, uint64_t val)
322 {
323 cpu_to_le64w((uint64_t *)config, val);
324 }
325
326 static inline uint64_t
327 pci_get_quad(uint8_t *config)
328 {
329 return le64_to_cpup((uint64_t *)config);
330 }
331
332 static inline void
333 pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
334 {
335 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
336 }
337
338 static inline void
339 pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
340 {
341 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
342 }
343
344 static inline void
345 pci_config_set_class(uint8_t *pci_config, uint16_t val)
346 {
347 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
348 }
349
350 typedef int (*pci_qdev_initfn)(PCIDevice *dev);
351 typedef struct {
352 DeviceInfo qdev;
353 pci_qdev_initfn init;
354 PCIUnregisterFunc *exit;
355 PCIConfigReadFunc *config_read;
356 PCIConfigWriteFunc *config_write;
357 } PCIDeviceInfo;
358
359 void pci_qdev_register(PCIDeviceInfo *info);
360 void pci_qdev_register_many(PCIDeviceInfo *info);
361
362 PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
363 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
364
365 /* lsi53c895a.c */
366 #define LSI_MAX_DEVS 7
367
368 /* vmware_vga.c */
369 void pci_vmsvga_init(PCIBus *bus);
370
371 /* usb-uhci.c */
372 void usb_uhci_piix3_init(PCIBus *bus, int devfn);
373 void usb_uhci_piix4_init(PCIBus *bus, int devfn);
374
375 /* usb-ohci.c */
376 void usb_ohci_init_pci(struct PCIBus *bus, int devfn);
377
378 /* prep_pci.c */
379 PCIBus *pci_prep_init(qemu_irq *pic);
380
381 /* apb_pci.c */
382 PCIBus *pci_apb_init(target_phys_addr_t special_base,
383 target_phys_addr_t mem_base,
384 qemu_irq *pic, PCIBus **bus2, PCIBus **bus3);
385
386 /* sh_pci.c */
387 PCIBus *sh_pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
388 void *pic, int devfn_min, int nirq);
389
390 #endif