]> git.proxmox.com Git - mirror_qemu.git/blob - hw/piix4.c
piix4: create PIIX4State
[mirror_qemu.git] / hw / piix4.c
1 /*
2 * QEMU PIIX4 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25 #include "hw.h"
26 #include "pc.h"
27 #include "pci.h"
28 #include "isa.h"
29 #include "sysbus.h"
30
31 PCIDevice *piix4_dev;
32
33 typedef struct PIIX4State {
34 PCIDevice dev;
35 } PIIX4State;
36
37 static void piix4_reset(void *opaque)
38 {
39 PIIX4State *d = opaque;
40 uint8_t *pci_conf = d->dev.config;
41
42 pci_conf[0x04] = 0x07; // master, memory and I/O
43 pci_conf[0x05] = 0x00;
44 pci_conf[0x06] = 0x00;
45 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
46 pci_conf[0x4c] = 0x4d;
47 pci_conf[0x4e] = 0x03;
48 pci_conf[0x4f] = 0x00;
49 pci_conf[0x60] = 0x0a; // PCI A -> IRQ 10
50 pci_conf[0x61] = 0x0a; // PCI B -> IRQ 10
51 pci_conf[0x62] = 0x0b; // PCI C -> IRQ 11
52 pci_conf[0x63] = 0x0b; // PCI D -> IRQ 11
53 pci_conf[0x69] = 0x02;
54 pci_conf[0x70] = 0x80;
55 pci_conf[0x76] = 0x0c;
56 pci_conf[0x77] = 0x0c;
57 pci_conf[0x78] = 0x02;
58 pci_conf[0x79] = 0x00;
59 pci_conf[0x80] = 0x00;
60 pci_conf[0x82] = 0x00;
61 pci_conf[0xa0] = 0x08;
62 pci_conf[0xa2] = 0x00;
63 pci_conf[0xa3] = 0x00;
64 pci_conf[0xa4] = 0x00;
65 pci_conf[0xa5] = 0x00;
66 pci_conf[0xa6] = 0x00;
67 pci_conf[0xa7] = 0x00;
68 pci_conf[0xa8] = 0x0f;
69 pci_conf[0xaa] = 0x00;
70 pci_conf[0xab] = 0x00;
71 pci_conf[0xac] = 0x00;
72 pci_conf[0xae] = 0x00;
73 }
74
75 static void piix_save(QEMUFile* f, void *opaque)
76 {
77 PIIX4State *d = opaque;
78 pci_device_save(&d->dev, f);
79 }
80
81 static int piix_load(QEMUFile* f, void *opaque, int version_id)
82 {
83 PIIX4State *d = opaque;
84 if (version_id != 2)
85 return -EINVAL;
86 return pci_device_load(&d->dev, f);
87 }
88
89 static int piix4_initfn(PCIDevice *dev)
90 {
91 PIIX4State *d = DO_UPCAST(PIIX4State, dev, dev);
92 uint8_t *pci_conf;
93
94 isa_bus_new(&d->dev.qdev);
95 register_savevm(&d->dev.qdev, "PIIX4", 0, 2, piix_save, piix_load, d);
96
97 pci_conf = d->dev.config;
98 pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
99 pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371AB_0); // 82371AB/EB/MB PIIX4 PCI-to-ISA bridge
100 pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_ISA);
101
102 piix4_dev = &d->dev;
103 qemu_register_reset(piix4_reset, d);
104 return 0;
105 }
106
107 int piix4_init(PCIBus *bus, int devfn)
108 {
109 PCIDevice *d;
110
111 d = pci_create_simple_multifunction(bus, devfn, true, "PIIX4");
112 return d->devfn;
113 }
114
115 static PCIDeviceInfo piix4_info[] = {
116 {
117 .qdev.name = "PIIX4",
118 .qdev.desc = "ISA bridge",
119 .qdev.size = sizeof(PIIX4State),
120 .qdev.no_user = 1,
121 .no_hotplug = 1,
122 .init = piix4_initfn,
123 },{
124 /* end of list */
125 }
126 };
127
128 static void piix4_register(void)
129 {
130 pci_qdev_register_many(piix4_info);
131 }
132 device_init(piix4_register);