]> git.proxmox.com Git - mirror_qemu.git/blob - hw/ppc_prep.c
vga: rename pci_vga_init() into pci_std_vga_init()
[mirror_qemu.git] / hw / ppc_prep.c
1 /*
2 * QEMU PPC PREP hardware System Emulator
3 *
4 * Copyright (c) 2003-2007 Jocelyn Mayer
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24 #include "hw.h"
25 #include "nvram.h"
26 #include "pc.h"
27 #include "fdc.h"
28 #include "net.h"
29 #include "sysemu.h"
30 #include "isa.h"
31 #include "pci.h"
32 #include "pci_host.h"
33 #include "ppc.h"
34 #include "boards.h"
35 #include "qemu-log.h"
36 #include "ide.h"
37 #include "loader.h"
38 #include "mc146818rtc.h"
39 #include "blockdev.h"
40 #include "arch_init.h"
41 #include "exec-memory.h"
42 #include "vga-pci.h"
43
44 //#define HARD_DEBUG_PPC_IO
45 //#define DEBUG_PPC_IO
46
47 /* SMP is not enabled, for now */
48 #define MAX_CPUS 1
49
50 #define MAX_IDE_BUS 2
51
52 #define BIOS_SIZE (1024 * 1024)
53 #define BIOS_FILENAME "ppc_rom.bin"
54 #define KERNEL_LOAD_ADDR 0x01000000
55 #define INITRD_LOAD_ADDR 0x01800000
56
57 #if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
58 #define DEBUG_PPC_IO
59 #endif
60
61 #if defined (HARD_DEBUG_PPC_IO)
62 #define PPC_IO_DPRINTF(fmt, ...) \
63 do { \
64 if (qemu_loglevel_mask(CPU_LOG_IOPORT)) { \
65 qemu_log("%s: " fmt, __func__ , ## __VA_ARGS__); \
66 } else { \
67 printf("%s : " fmt, __func__ , ## __VA_ARGS__); \
68 } \
69 } while (0)
70 #elif defined (DEBUG_PPC_IO)
71 #define PPC_IO_DPRINTF(fmt, ...) \
72 qemu_log_mask(CPU_LOG_IOPORT, fmt, ## __VA_ARGS__)
73 #else
74 #define PPC_IO_DPRINTF(fmt, ...) do { } while (0)
75 #endif
76
77 /* Constants for devices init */
78 static const int ide_iobase[2] = { 0x1f0, 0x170 };
79 static const int ide_iobase2[2] = { 0x3f6, 0x376 };
80 static const int ide_irq[2] = { 13, 13 };
81
82 #define NE2000_NB_MAX 6
83
84 static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
85 static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
86
87 /* ISA IO ports bridge */
88 #define PPC_IO_BASE 0x80000000
89
90 /* PowerPC control and status registers */
91 #if 0 // Not used
92 static struct {
93 /* IDs */
94 uint32_t veni_devi;
95 uint32_t revi;
96 /* Control and status */
97 uint32_t gcsr;
98 uint32_t xcfr;
99 uint32_t ct32;
100 uint32_t mcsr;
101 /* General purpose registers */
102 uint32_t gprg[6];
103 /* Exceptions */
104 uint32_t feen;
105 uint32_t fest;
106 uint32_t fema;
107 uint32_t fecl;
108 uint32_t eeen;
109 uint32_t eest;
110 uint32_t eecl;
111 uint32_t eeint;
112 uint32_t eemck0;
113 uint32_t eemck1;
114 /* Error diagnostic */
115 } XCSR;
116
117 static void PPC_XCSR_writeb (void *opaque,
118 target_phys_addr_t addr, uint32_t value)
119 {
120 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
121 value);
122 }
123
124 static void PPC_XCSR_writew (void *opaque,
125 target_phys_addr_t addr, uint32_t value)
126 {
127 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
128 value);
129 }
130
131 static void PPC_XCSR_writel (void *opaque,
132 target_phys_addr_t addr, uint32_t value)
133 {
134 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
135 value);
136 }
137
138 static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
139 {
140 uint32_t retval = 0;
141
142 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
143 retval);
144
145 return retval;
146 }
147
148 static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
149 {
150 uint32_t retval = 0;
151
152 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
153 retval);
154
155 return retval;
156 }
157
158 static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
159 {
160 uint32_t retval = 0;
161
162 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
163 retval);
164
165 return retval;
166 }
167
168 static const MemoryRegionOps PPC_XCSR_ops = {
169 .old_mmio = {
170 .read = { PPC_XCSR_readb, PPC_XCSR_readw, PPC_XCSR_readl, },
171 .write = { PPC_XCSR_writeb, PPC_XCSR_writew, PPC_XCSR_writel, },
172 },
173 .endianness = DEVICE_LITTLE_ENDIAN,
174 };
175
176 #endif
177
178 /* Fake super-io ports for PREP platform (Intel 82378ZB) */
179 typedef struct sysctrl_t {
180 qemu_irq reset_irq;
181 M48t59State *nvram;
182 uint8_t state;
183 uint8_t syscontrol;
184 uint8_t fake_io[2];
185 int contiguous_map;
186 int endian;
187 } sysctrl_t;
188
189 enum {
190 STATE_HARDFILE = 0x01,
191 };
192
193 static sysctrl_t *sysctrl;
194
195 static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
196 {
197 sysctrl_t *sysctrl = opaque;
198
199 PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
200 val);
201 sysctrl->fake_io[addr - 0x0398] = val;
202 }
203
204 static uint32_t PREP_io_read (void *opaque, uint32_t addr)
205 {
206 sysctrl_t *sysctrl = opaque;
207
208 PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
209 sysctrl->fake_io[addr - 0x0398]);
210 return sysctrl->fake_io[addr - 0x0398];
211 }
212
213 static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
214 {
215 sysctrl_t *sysctrl = opaque;
216
217 PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n",
218 addr - PPC_IO_BASE, val);
219 switch (addr) {
220 case 0x0092:
221 /* Special port 92 */
222 /* Check soft reset asked */
223 if (val & 0x01) {
224 qemu_irq_raise(sysctrl->reset_irq);
225 } else {
226 qemu_irq_lower(sysctrl->reset_irq);
227 }
228 /* Check LE mode */
229 if (val & 0x02) {
230 sysctrl->endian = 1;
231 } else {
232 sysctrl->endian = 0;
233 }
234 break;
235 case 0x0800:
236 /* Motorola CPU configuration register : read-only */
237 break;
238 case 0x0802:
239 /* Motorola base module feature register : read-only */
240 break;
241 case 0x0803:
242 /* Motorola base module status register : read-only */
243 break;
244 case 0x0808:
245 /* Hardfile light register */
246 if (val & 1)
247 sysctrl->state |= STATE_HARDFILE;
248 else
249 sysctrl->state &= ~STATE_HARDFILE;
250 break;
251 case 0x0810:
252 /* Password protect 1 register */
253 if (sysctrl->nvram != NULL)
254 m48t59_toggle_lock(sysctrl->nvram, 1);
255 break;
256 case 0x0812:
257 /* Password protect 2 register */
258 if (sysctrl->nvram != NULL)
259 m48t59_toggle_lock(sysctrl->nvram, 2);
260 break;
261 case 0x0814:
262 /* L2 invalidate register */
263 // tlb_flush(first_cpu, 1);
264 break;
265 case 0x081C:
266 /* system control register */
267 sysctrl->syscontrol = val & 0x0F;
268 break;
269 case 0x0850:
270 /* I/O map type register */
271 sysctrl->contiguous_map = val & 0x01;
272 break;
273 default:
274 printf("ERROR: unaffected IO port write: %04" PRIx32
275 " => %02" PRIx32"\n", addr, val);
276 break;
277 }
278 }
279
280 static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
281 {
282 sysctrl_t *sysctrl = opaque;
283 uint32_t retval = 0xFF;
284
285 switch (addr) {
286 case 0x0092:
287 /* Special port 92 */
288 retval = 0x00;
289 break;
290 case 0x0800:
291 /* Motorola CPU configuration register */
292 retval = 0xEF; /* MPC750 */
293 break;
294 case 0x0802:
295 /* Motorola Base module feature register */
296 retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
297 break;
298 case 0x0803:
299 /* Motorola base module status register */
300 retval = 0xE0; /* Standard MPC750 */
301 break;
302 case 0x080C:
303 /* Equipment present register:
304 * no L2 cache
305 * no upgrade processor
306 * no cards in PCI slots
307 * SCSI fuse is bad
308 */
309 retval = 0x3C;
310 break;
311 case 0x0810:
312 /* Motorola base module extended feature register */
313 retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
314 break;
315 case 0x0814:
316 /* L2 invalidate: don't care */
317 break;
318 case 0x0818:
319 /* Keylock */
320 retval = 0x00;
321 break;
322 case 0x081C:
323 /* system control register
324 * 7 - 6 / 1 - 0: L2 cache enable
325 */
326 retval = sysctrl->syscontrol;
327 break;
328 case 0x0823:
329 /* */
330 retval = 0x03; /* no L2 cache */
331 break;
332 case 0x0850:
333 /* I/O map type register */
334 retval = sysctrl->contiguous_map;
335 break;
336 default:
337 printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
338 break;
339 }
340 PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n",
341 addr - PPC_IO_BASE, retval);
342
343 return retval;
344 }
345
346 static inline target_phys_addr_t prep_IO_address(sysctrl_t *sysctrl,
347 target_phys_addr_t addr)
348 {
349 if (sysctrl->contiguous_map == 0) {
350 /* 64 KB contiguous space for IOs */
351 addr &= 0xFFFF;
352 } else {
353 /* 8 MB non-contiguous space for IOs */
354 addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
355 }
356
357 return addr;
358 }
359
360 static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
361 uint32_t value)
362 {
363 sysctrl_t *sysctrl = opaque;
364
365 addr = prep_IO_address(sysctrl, addr);
366 cpu_outb(addr, value);
367 }
368
369 static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
370 {
371 sysctrl_t *sysctrl = opaque;
372 uint32_t ret;
373
374 addr = prep_IO_address(sysctrl, addr);
375 ret = cpu_inb(addr);
376
377 return ret;
378 }
379
380 static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
381 uint32_t value)
382 {
383 sysctrl_t *sysctrl = opaque;
384
385 addr = prep_IO_address(sysctrl, addr);
386 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
387 cpu_outw(addr, value);
388 }
389
390 static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
391 {
392 sysctrl_t *sysctrl = opaque;
393 uint32_t ret;
394
395 addr = prep_IO_address(sysctrl, addr);
396 ret = cpu_inw(addr);
397 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
398
399 return ret;
400 }
401
402 static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
403 uint32_t value)
404 {
405 sysctrl_t *sysctrl = opaque;
406
407 addr = prep_IO_address(sysctrl, addr);
408 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
409 cpu_outl(addr, value);
410 }
411
412 static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
413 {
414 sysctrl_t *sysctrl = opaque;
415 uint32_t ret;
416
417 addr = prep_IO_address(sysctrl, addr);
418 ret = cpu_inl(addr);
419 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
420
421 return ret;
422 }
423
424 static const MemoryRegionOps PPC_prep_io_ops = {
425 .old_mmio = {
426 .read = { PPC_prep_io_readb, PPC_prep_io_readw, PPC_prep_io_readl },
427 .write = { PPC_prep_io_writeb, PPC_prep_io_writew, PPC_prep_io_writel },
428 },
429 .endianness = DEVICE_LITTLE_ENDIAN,
430 };
431
432 #define NVRAM_SIZE 0x2000
433
434 static void cpu_request_exit(void *opaque, int irq, int level)
435 {
436 CPUPPCState *env = cpu_single_env;
437
438 if (env && level) {
439 cpu_exit(env);
440 }
441 }
442
443 static void ppc_prep_reset(void *opaque)
444 {
445 PowerPCCPU *cpu = opaque;
446
447 cpu_reset(CPU(cpu));
448 }
449
450 /* PowerPC PREP hardware initialisation */
451 static void ppc_prep_init (ram_addr_t ram_size,
452 const char *boot_device,
453 const char *kernel_filename,
454 const char *kernel_cmdline,
455 const char *initrd_filename,
456 const char *cpu_model)
457 {
458 MemoryRegion *sysmem = get_system_memory();
459 PowerPCCPU *cpu = NULL;
460 CPUPPCState *env = NULL;
461 char *filename;
462 nvram_t nvram;
463 M48t59State *m48t59;
464 MemoryRegion *PPC_io_memory = g_new(MemoryRegion, 1);
465 #if 0
466 MemoryRegion *xcsr = g_new(MemoryRegion, 1);
467 #endif
468 int linux_boot, i, nb_nics1, bios_size;
469 MemoryRegion *ram = g_new(MemoryRegion, 1);
470 MemoryRegion *bios = g_new(MemoryRegion, 1);
471 uint32_t kernel_base, initrd_base;
472 long kernel_size, initrd_size;
473 DeviceState *dev;
474 PCIHostState *pcihost;
475 PCIBus *pci_bus;
476 PCIDevice *pci;
477 ISABus *isa_bus;
478 qemu_irq *cpu_exit_irq;
479 int ppc_boot_device;
480 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
481 DriveInfo *fd[MAX_FD];
482
483 sysctrl = g_malloc0(sizeof(sysctrl_t));
484
485 linux_boot = (kernel_filename != NULL);
486
487 /* init CPUs */
488 if (cpu_model == NULL)
489 cpu_model = "602";
490 for (i = 0; i < smp_cpus; i++) {
491 cpu = cpu_ppc_init(cpu_model);
492 if (cpu == NULL) {
493 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
494 exit(1);
495 }
496 env = &cpu->env;
497
498 if (env->flags & POWERPC_FLAG_RTC_CLK) {
499 /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
500 cpu_ppc_tb_init(env, 7812500UL);
501 } else {
502 /* Set time-base frequency to 100 Mhz */
503 cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
504 }
505 qemu_register_reset(ppc_prep_reset, cpu);
506 }
507
508 /* allocate RAM */
509 memory_region_init_ram(ram, "ppc_prep.ram", ram_size);
510 vmstate_register_ram_global(ram);
511 memory_region_add_subregion(sysmem, 0, ram);
512
513 /* allocate and load BIOS */
514 memory_region_init_ram(bios, "ppc_prep.bios", BIOS_SIZE);
515 memory_region_set_readonly(bios, true);
516 memory_region_add_subregion(sysmem, (uint32_t)(-BIOS_SIZE), bios);
517 vmstate_register_ram_global(bios);
518 if (bios_name == NULL)
519 bios_name = BIOS_FILENAME;
520 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
521 if (filename) {
522 bios_size = get_image_size(filename);
523 } else {
524 bios_size = -1;
525 }
526 if (bios_size > 0 && bios_size <= BIOS_SIZE) {
527 target_phys_addr_t bios_addr;
528 bios_size = (bios_size + 0xfff) & ~0xfff;
529 bios_addr = (uint32_t)(-bios_size);
530 bios_size = load_image_targphys(filename, bios_addr, bios_size);
531 }
532 if (bios_size < 0 || bios_size > BIOS_SIZE) {
533 hw_error("qemu: could not load PPC PREP bios '%s'\n", bios_name);
534 }
535 if (filename) {
536 g_free(filename);
537 }
538
539 if (linux_boot) {
540 kernel_base = KERNEL_LOAD_ADDR;
541 /* now we can load the kernel */
542 kernel_size = load_image_targphys(kernel_filename, kernel_base,
543 ram_size - kernel_base);
544 if (kernel_size < 0) {
545 hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
546 exit(1);
547 }
548 /* load initrd */
549 if (initrd_filename) {
550 initrd_base = INITRD_LOAD_ADDR;
551 initrd_size = load_image_targphys(initrd_filename, initrd_base,
552 ram_size - initrd_base);
553 if (initrd_size < 0) {
554 hw_error("qemu: could not load initial ram disk '%s'\n",
555 initrd_filename);
556 }
557 } else {
558 initrd_base = 0;
559 initrd_size = 0;
560 }
561 ppc_boot_device = 'm';
562 } else {
563 kernel_base = 0;
564 kernel_size = 0;
565 initrd_base = 0;
566 initrd_size = 0;
567 ppc_boot_device = '\0';
568 /* For now, OHW cannot boot from the network. */
569 for (i = 0; boot_device[i] != '\0'; i++) {
570 if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
571 ppc_boot_device = boot_device[i];
572 break;
573 }
574 }
575 if (ppc_boot_device == '\0') {
576 fprintf(stderr, "No valid boot device for Mac99 machine\n");
577 exit(1);
578 }
579 }
580
581 if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
582 hw_error("Only 6xx bus is supported on PREP machine\n");
583 }
584
585 dev = qdev_create(NULL, "raven-pcihost");
586 pcihost = PCI_HOST_BRIDGE(dev);
587 pcihost->address_space = get_system_memory();
588 object_property_add_child(qdev_get_machine(), "raven", OBJECT(dev), NULL);
589 qdev_init_nofail(dev);
590 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
591 if (pci_bus == NULL) {
592 fprintf(stderr, "Couldn't create PCI host controller.\n");
593 exit(1);
594 }
595
596 /* PCI -> ISA bridge */
597 pci = pci_create_simple(pci_bus, PCI_DEVFN(1, 0), "i82378");
598 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
599 qdev_connect_gpio_out(&pci->qdev, 0,
600 first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
601 qdev_connect_gpio_out(&pci->qdev, 1, *cpu_exit_irq);
602 sysbus_connect_irq(&pcihost->busdev, 0, qdev_get_gpio_in(&pci->qdev, 9));
603 sysbus_connect_irq(&pcihost->busdev, 1, qdev_get_gpio_in(&pci->qdev, 11));
604 sysbus_connect_irq(&pcihost->busdev, 2, qdev_get_gpio_in(&pci->qdev, 9));
605 sysbus_connect_irq(&pcihost->busdev, 3, qdev_get_gpio_in(&pci->qdev, 11));
606 isa_bus = DO_UPCAST(ISABus, qbus, qdev_get_child_bus(&pci->qdev, "isa.0"));
607
608 /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
609 memory_region_init_io(PPC_io_memory, &PPC_prep_io_ops, sysctrl,
610 "ppc-io", 0x00800000);
611 memory_region_add_subregion(sysmem, 0x80000000, PPC_io_memory);
612
613 /* init basic PC hardware */
614 pci_std_vga_init(pci_bus);
615
616 if (serial_hds[0])
617 serial_isa_init(isa_bus, 0, serial_hds[0]);
618 nb_nics1 = nb_nics;
619 if (nb_nics1 > NE2000_NB_MAX)
620 nb_nics1 = NE2000_NB_MAX;
621 for(i = 0; i < nb_nics1; i++) {
622 if (nd_table[i].model == NULL) {
623 nd_table[i].model = g_strdup("ne2k_isa");
624 }
625 if (strcmp(nd_table[i].model, "ne2k_isa") == 0) {
626 isa_ne2000_init(isa_bus, ne2000_io[i], ne2000_irq[i],
627 &nd_table[i]);
628 } else {
629 pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
630 }
631 }
632
633 ide_drive_get(hd, MAX_IDE_BUS);
634 for(i = 0; i < MAX_IDE_BUS; i++) {
635 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
636 hd[2 * i],
637 hd[2 * i + 1]);
638 }
639 isa_create_simple(isa_bus, "i8042");
640
641 // SB16_init();
642
643 for(i = 0; i < MAX_FD; i++) {
644 fd[i] = drive_get(IF_FLOPPY, 0, i);
645 }
646 fdctrl_init_isa(isa_bus, fd);
647
648 /* Register fake IO ports for PREP */
649 sysctrl->reset_irq = first_cpu->irq_inputs[PPC6xx_INPUT_HRESET];
650 register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
651 register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
652 /* System control ports */
653 register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
654 register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
655 register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
656 register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
657 /* PowerPC control and status register group */
658 #if 0
659 memory_region_init_io(xcsr, &PPC_XCSR_ops, NULL, "ppc-xcsr", 0x1000);
660 memory_region_add_subregion(sysmem, 0xFEFF0000, xcsr);
661 #endif
662
663 if (usb_enabled) {
664 pci_create_simple(pci_bus, -1, "pci-ohci");
665 }
666
667 m48t59 = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 59);
668 if (m48t59 == NULL)
669 return;
670 sysctrl->nvram = m48t59;
671
672 /* Initialise NVRAM */
673 nvram.opaque = m48t59;
674 nvram.read_fn = &m48t59_read;
675 nvram.write_fn = &m48t59_write;
676 PPC_NVRAM_set_params(&nvram, NVRAM_SIZE, "PREP", ram_size, ppc_boot_device,
677 kernel_base, kernel_size,
678 kernel_cmdline,
679 initrd_base, initrd_size,
680 /* XXX: need an option to load a NVRAM image */
681 0,
682 graphic_width, graphic_height, graphic_depth);
683
684 /* Special port to get debug messages from Open-Firmware */
685 register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
686
687 /* Initialize audio subsystem */
688 audio_init(isa_bus, pci_bus);
689 }
690
691 static QEMUMachine prep_machine = {
692 .name = "prep",
693 .desc = "PowerPC PREP platform",
694 .init = ppc_prep_init,
695 .max_cpus = MAX_CPUS,
696 };
697
698 static void prep_machine_init(void)
699 {
700 qemu_register_machine(&prep_machine);
701 }
702
703 machine_init(prep_machine_init);