]> git.proxmox.com Git - mirror_qemu.git/blob - hw/scsi/megasas.c
Include qemu/module.h where needed, drop it from qemu-common.h
[mirror_qemu.git] / hw / scsi / megasas.c
1 /*
2 * QEMU MegaRAID SAS 8708EM2 Host Bus Adapter emulation
3 * Based on the linux driver code at drivers/scsi/megaraid
4 *
5 * Copyright (c) 2009-2012 Hannes Reinecke, SUSE Labs
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
20
21 #include "qemu/osdep.h"
22 #include "hw/hw.h"
23 #include "hw/pci/pci.h"
24 #include "sysemu/dma.h"
25 #include "sysemu/block-backend.h"
26 #include "hw/pci/msi.h"
27 #include "hw/pci/msix.h"
28 #include "qemu/iov.h"
29 #include "qemu/module.h"
30 #include "hw/scsi/scsi.h"
31 #include "scsi/constants.h"
32 #include "trace.h"
33 #include "qapi/error.h"
34 #include "mfi.h"
35
36 #define MEGASAS_VERSION_GEN1 "1.70"
37 #define MEGASAS_VERSION_GEN2 "1.80"
38 #define MEGASAS_MAX_FRAMES 2048 /* Firmware limit at 65535 */
39 #define MEGASAS_DEFAULT_FRAMES 1000 /* Windows requires this */
40 #define MEGASAS_GEN2_DEFAULT_FRAMES 1008 /* Windows requires this */
41 #define MEGASAS_MAX_SGE 128 /* Firmware limit */
42 #define MEGASAS_DEFAULT_SGE 80
43 #define MEGASAS_MAX_SECTORS 0xFFFF /* No real limit */
44 #define MEGASAS_MAX_ARRAYS 128
45
46 #define MEGASAS_HBA_SERIAL "QEMU123456"
47 #define NAA_LOCALLY_ASSIGNED_ID 0x3ULL
48 #define IEEE_COMPANY_LOCALLY_ASSIGNED 0x525400
49
50 #define MEGASAS_FLAG_USE_JBOD 0
51 #define MEGASAS_MASK_USE_JBOD (1 << MEGASAS_FLAG_USE_JBOD)
52 #define MEGASAS_FLAG_USE_QUEUE64 1
53 #define MEGASAS_MASK_USE_QUEUE64 (1 << MEGASAS_FLAG_USE_QUEUE64)
54
55 static const char *mfi_frame_desc[] = {
56 "MFI init", "LD Read", "LD Write", "LD SCSI", "PD SCSI",
57 "MFI Doorbell", "MFI Abort", "MFI SMP", "MFI Stop"};
58
59 typedef struct MegasasCmd {
60 uint32_t index;
61 uint16_t flags;
62 uint16_t count;
63 uint64_t context;
64
65 hwaddr pa;
66 hwaddr pa_size;
67 uint32_t dcmd_opcode;
68 union mfi_frame *frame;
69 SCSIRequest *req;
70 QEMUSGList qsg;
71 void *iov_buf;
72 size_t iov_size;
73 size_t iov_offset;
74 struct MegasasState *state;
75 } MegasasCmd;
76
77 typedef struct MegasasState {
78 /*< private >*/
79 PCIDevice parent_obj;
80 /*< public >*/
81
82 MemoryRegion mmio_io;
83 MemoryRegion port_io;
84 MemoryRegion queue_io;
85 uint32_t frame_hi;
86
87 int fw_state;
88 uint32_t fw_sge;
89 uint32_t fw_cmds;
90 uint32_t flags;
91 int fw_luns;
92 int intr_mask;
93 int doorbell;
94 int busy;
95 int diag;
96 int adp_reset;
97 OnOffAuto msi;
98 OnOffAuto msix;
99
100 MegasasCmd *event_cmd;
101 int event_locale;
102 int event_class;
103 int event_count;
104 int shutdown_event;
105 int boot_event;
106
107 uint64_t sas_addr;
108 char *hba_serial;
109
110 uint64_t reply_queue_pa;
111 void *reply_queue;
112 int reply_queue_len;
113 int reply_queue_head;
114 int reply_queue_tail;
115 uint64_t consumer_pa;
116 uint64_t producer_pa;
117
118 MegasasCmd frames[MEGASAS_MAX_FRAMES];
119 DECLARE_BITMAP(frame_map, MEGASAS_MAX_FRAMES);
120 SCSIBus bus;
121 } MegasasState;
122
123 typedef struct MegasasBaseClass {
124 PCIDeviceClass parent_class;
125 const char *product_name;
126 const char *product_version;
127 int mmio_bar;
128 int ioport_bar;
129 int osts;
130 } MegasasBaseClass;
131
132 #define TYPE_MEGASAS_BASE "megasas-base"
133 #define TYPE_MEGASAS_GEN1 "megasas"
134 #define TYPE_MEGASAS_GEN2 "megasas-gen2"
135
136 #define MEGASAS(obj) \
137 OBJECT_CHECK(MegasasState, (obj), TYPE_MEGASAS_BASE)
138
139 #define MEGASAS_DEVICE_CLASS(oc) \
140 OBJECT_CLASS_CHECK(MegasasBaseClass, (oc), TYPE_MEGASAS_BASE)
141 #define MEGASAS_DEVICE_GET_CLASS(oc) \
142 OBJECT_GET_CLASS(MegasasBaseClass, (oc), TYPE_MEGASAS_BASE)
143
144 #define MEGASAS_INTR_DISABLED_MASK 0xFFFFFFFF
145
146 static bool megasas_intr_enabled(MegasasState *s)
147 {
148 if ((s->intr_mask & MEGASAS_INTR_DISABLED_MASK) !=
149 MEGASAS_INTR_DISABLED_MASK) {
150 return true;
151 }
152 return false;
153 }
154
155 static bool megasas_use_queue64(MegasasState *s)
156 {
157 return s->flags & MEGASAS_MASK_USE_QUEUE64;
158 }
159
160 static bool megasas_use_msix(MegasasState *s)
161 {
162 return s->msix != ON_OFF_AUTO_OFF;
163 }
164
165 static bool megasas_is_jbod(MegasasState *s)
166 {
167 return s->flags & MEGASAS_MASK_USE_JBOD;
168 }
169
170 static void megasas_frame_set_cmd_status(MegasasState *s,
171 unsigned long frame, uint8_t v)
172 {
173 PCIDevice *pci = &s->parent_obj;
174 stb_pci_dma(pci, frame + offsetof(struct mfi_frame_header, cmd_status), v);
175 }
176
177 static void megasas_frame_set_scsi_status(MegasasState *s,
178 unsigned long frame, uint8_t v)
179 {
180 PCIDevice *pci = &s->parent_obj;
181 stb_pci_dma(pci, frame + offsetof(struct mfi_frame_header, scsi_status), v);
182 }
183
184 /*
185 * Context is considered opaque, but the HBA firmware is running
186 * in little endian mode. So convert it to little endian, too.
187 */
188 static uint64_t megasas_frame_get_context(MegasasState *s,
189 unsigned long frame)
190 {
191 PCIDevice *pci = &s->parent_obj;
192 return ldq_le_pci_dma(pci, frame + offsetof(struct mfi_frame_header, context));
193 }
194
195 static bool megasas_frame_is_ieee_sgl(MegasasCmd *cmd)
196 {
197 return cmd->flags & MFI_FRAME_IEEE_SGL;
198 }
199
200 static bool megasas_frame_is_sgl64(MegasasCmd *cmd)
201 {
202 return cmd->flags & MFI_FRAME_SGL64;
203 }
204
205 static bool megasas_frame_is_sense64(MegasasCmd *cmd)
206 {
207 return cmd->flags & MFI_FRAME_SENSE64;
208 }
209
210 static uint64_t megasas_sgl_get_addr(MegasasCmd *cmd,
211 union mfi_sgl *sgl)
212 {
213 uint64_t addr;
214
215 if (megasas_frame_is_ieee_sgl(cmd)) {
216 addr = le64_to_cpu(sgl->sg_skinny->addr);
217 } else if (megasas_frame_is_sgl64(cmd)) {
218 addr = le64_to_cpu(sgl->sg64->addr);
219 } else {
220 addr = le32_to_cpu(sgl->sg32->addr);
221 }
222 return addr;
223 }
224
225 static uint32_t megasas_sgl_get_len(MegasasCmd *cmd,
226 union mfi_sgl *sgl)
227 {
228 uint32_t len;
229
230 if (megasas_frame_is_ieee_sgl(cmd)) {
231 len = le32_to_cpu(sgl->sg_skinny->len);
232 } else if (megasas_frame_is_sgl64(cmd)) {
233 len = le32_to_cpu(sgl->sg64->len);
234 } else {
235 len = le32_to_cpu(sgl->sg32->len);
236 }
237 return len;
238 }
239
240 static union mfi_sgl *megasas_sgl_next(MegasasCmd *cmd,
241 union mfi_sgl *sgl)
242 {
243 uint8_t *next = (uint8_t *)sgl;
244
245 if (megasas_frame_is_ieee_sgl(cmd)) {
246 next += sizeof(struct mfi_sg_skinny);
247 } else if (megasas_frame_is_sgl64(cmd)) {
248 next += sizeof(struct mfi_sg64);
249 } else {
250 next += sizeof(struct mfi_sg32);
251 }
252
253 if (next >= (uint8_t *)cmd->frame + cmd->pa_size) {
254 return NULL;
255 }
256 return (union mfi_sgl *)next;
257 }
258
259 static void megasas_soft_reset(MegasasState *s);
260
261 static int megasas_map_sgl(MegasasState *s, MegasasCmd *cmd, union mfi_sgl *sgl)
262 {
263 int i;
264 int iov_count = 0;
265 size_t iov_size = 0;
266
267 cmd->flags = le16_to_cpu(cmd->frame->header.flags);
268 iov_count = cmd->frame->header.sge_count;
269 if (iov_count > MEGASAS_MAX_SGE) {
270 trace_megasas_iovec_sgl_overflow(cmd->index, iov_count,
271 MEGASAS_MAX_SGE);
272 return iov_count;
273 }
274 pci_dma_sglist_init(&cmd->qsg, PCI_DEVICE(s), iov_count);
275 for (i = 0; i < iov_count; i++) {
276 dma_addr_t iov_pa, iov_size_p;
277
278 if (!sgl) {
279 trace_megasas_iovec_sgl_underflow(cmd->index, i);
280 goto unmap;
281 }
282 iov_pa = megasas_sgl_get_addr(cmd, sgl);
283 iov_size_p = megasas_sgl_get_len(cmd, sgl);
284 if (!iov_pa || !iov_size_p) {
285 trace_megasas_iovec_sgl_invalid(cmd->index, i,
286 iov_pa, iov_size_p);
287 goto unmap;
288 }
289 qemu_sglist_add(&cmd->qsg, iov_pa, iov_size_p);
290 sgl = megasas_sgl_next(cmd, sgl);
291 iov_size += (size_t)iov_size_p;
292 }
293 if (cmd->iov_size > iov_size) {
294 trace_megasas_iovec_overflow(cmd->index, iov_size, cmd->iov_size);
295 } else if (cmd->iov_size < iov_size) {
296 trace_megasas_iovec_underflow(cmd->index, iov_size, cmd->iov_size);
297 }
298 cmd->iov_offset = 0;
299 return 0;
300 unmap:
301 qemu_sglist_destroy(&cmd->qsg);
302 return iov_count - i;
303 }
304
305 /*
306 * passthrough sense and io sense are at the same offset
307 */
308 static int megasas_build_sense(MegasasCmd *cmd, uint8_t *sense_ptr,
309 uint8_t sense_len)
310 {
311 PCIDevice *pcid = PCI_DEVICE(cmd->state);
312 uint32_t pa_hi = 0, pa_lo;
313 hwaddr pa;
314 int frame_sense_len;
315
316 frame_sense_len = cmd->frame->header.sense_len;
317 if (sense_len > frame_sense_len) {
318 sense_len = frame_sense_len;
319 }
320 if (sense_len) {
321 pa_lo = le32_to_cpu(cmd->frame->pass.sense_addr_lo);
322 if (megasas_frame_is_sense64(cmd)) {
323 pa_hi = le32_to_cpu(cmd->frame->pass.sense_addr_hi);
324 }
325 pa = ((uint64_t) pa_hi << 32) | pa_lo;
326 pci_dma_write(pcid, pa, sense_ptr, sense_len);
327 cmd->frame->header.sense_len = sense_len;
328 }
329 return sense_len;
330 }
331
332 static void megasas_write_sense(MegasasCmd *cmd, SCSISense sense)
333 {
334 uint8_t sense_buf[SCSI_SENSE_BUF_SIZE];
335 uint8_t sense_len = 18;
336
337 memset(sense_buf, 0, sense_len);
338 sense_buf[0] = 0xf0;
339 sense_buf[2] = sense.key;
340 sense_buf[7] = 10;
341 sense_buf[12] = sense.asc;
342 sense_buf[13] = sense.ascq;
343 megasas_build_sense(cmd, sense_buf, sense_len);
344 }
345
346 static void megasas_copy_sense(MegasasCmd *cmd)
347 {
348 uint8_t sense_buf[SCSI_SENSE_BUF_SIZE];
349 uint8_t sense_len;
350
351 sense_len = scsi_req_get_sense(cmd->req, sense_buf,
352 SCSI_SENSE_BUF_SIZE);
353 megasas_build_sense(cmd, sense_buf, sense_len);
354 }
355
356 /*
357 * Format an INQUIRY CDB
358 */
359 static int megasas_setup_inquiry(uint8_t *cdb, int pg, int len)
360 {
361 memset(cdb, 0, 6);
362 cdb[0] = INQUIRY;
363 if (pg > 0) {
364 cdb[1] = 0x1;
365 cdb[2] = pg;
366 }
367 cdb[3] = (len >> 8) & 0xff;
368 cdb[4] = (len & 0xff);
369 return len;
370 }
371
372 /*
373 * Encode lba and len into a READ_16/WRITE_16 CDB
374 */
375 static void megasas_encode_lba(uint8_t *cdb, uint64_t lba,
376 uint32_t len, bool is_write)
377 {
378 memset(cdb, 0x0, 16);
379 if (is_write) {
380 cdb[0] = WRITE_16;
381 } else {
382 cdb[0] = READ_16;
383 }
384 cdb[2] = (lba >> 56) & 0xff;
385 cdb[3] = (lba >> 48) & 0xff;
386 cdb[4] = (lba >> 40) & 0xff;
387 cdb[5] = (lba >> 32) & 0xff;
388 cdb[6] = (lba >> 24) & 0xff;
389 cdb[7] = (lba >> 16) & 0xff;
390 cdb[8] = (lba >> 8) & 0xff;
391 cdb[9] = (lba) & 0xff;
392 cdb[10] = (len >> 24) & 0xff;
393 cdb[11] = (len >> 16) & 0xff;
394 cdb[12] = (len >> 8) & 0xff;
395 cdb[13] = (len) & 0xff;
396 }
397
398 /*
399 * Utility functions
400 */
401 static uint64_t megasas_fw_time(void)
402 {
403 struct tm curtime;
404
405 qemu_get_timedate(&curtime, 0);
406 return ((uint64_t)curtime.tm_sec & 0xff) << 48 |
407 ((uint64_t)curtime.tm_min & 0xff) << 40 |
408 ((uint64_t)curtime.tm_hour & 0xff) << 32 |
409 ((uint64_t)curtime.tm_mday & 0xff) << 24 |
410 ((uint64_t)curtime.tm_mon & 0xff) << 16 |
411 ((uint64_t)(curtime.tm_year + 1900) & 0xffff);
412 }
413
414 /*
415 * Default disk sata address
416 * 0x1221 is the magic number as
417 * present in real hardware,
418 * so use it here, too.
419 */
420 static uint64_t megasas_get_sata_addr(uint16_t id)
421 {
422 uint64_t addr = (0x1221ULL << 48);
423 return addr | ((uint64_t)id << 24);
424 }
425
426 /*
427 * Frame handling
428 */
429 static int megasas_next_index(MegasasState *s, int index, int limit)
430 {
431 index++;
432 if (index == limit) {
433 index = 0;
434 }
435 return index;
436 }
437
438 static MegasasCmd *megasas_lookup_frame(MegasasState *s,
439 hwaddr frame)
440 {
441 MegasasCmd *cmd = NULL;
442 int num = 0, index;
443
444 index = s->reply_queue_head;
445
446 while (num < s->fw_cmds) {
447 if (s->frames[index].pa && s->frames[index].pa == frame) {
448 cmd = &s->frames[index];
449 break;
450 }
451 index = megasas_next_index(s, index, s->fw_cmds);
452 num++;
453 }
454
455 return cmd;
456 }
457
458 static void megasas_unmap_frame(MegasasState *s, MegasasCmd *cmd)
459 {
460 PCIDevice *p = PCI_DEVICE(s);
461
462 if (cmd->pa_size) {
463 pci_dma_unmap(p, cmd->frame, cmd->pa_size, 0, 0);
464 }
465 cmd->frame = NULL;
466 cmd->pa = 0;
467 cmd->pa_size = 0;
468 qemu_sglist_destroy(&cmd->qsg);
469 clear_bit(cmd->index, s->frame_map);
470 }
471
472 /*
473 * This absolutely needs to be locked if
474 * qemu ever goes multithreaded.
475 */
476 static MegasasCmd *megasas_enqueue_frame(MegasasState *s,
477 hwaddr frame, uint64_t context, int count)
478 {
479 PCIDevice *pcid = PCI_DEVICE(s);
480 MegasasCmd *cmd = NULL;
481 int frame_size = MEGASAS_MAX_SGE * sizeof(union mfi_sgl);
482 hwaddr frame_size_p = frame_size;
483 unsigned long index;
484
485 index = 0;
486 while (index < s->fw_cmds) {
487 index = find_next_zero_bit(s->frame_map, s->fw_cmds, index);
488 if (!s->frames[index].pa)
489 break;
490 /* Busy frame found */
491 trace_megasas_qf_mapped(index);
492 }
493 if (index >= s->fw_cmds) {
494 /* All frames busy */
495 trace_megasas_qf_busy(frame);
496 return NULL;
497 }
498 cmd = &s->frames[index];
499 set_bit(index, s->frame_map);
500 trace_megasas_qf_new(index, frame);
501
502 cmd->pa = frame;
503 /* Map all possible frames */
504 cmd->frame = pci_dma_map(pcid, frame, &frame_size_p, 0);
505 if (frame_size_p != frame_size) {
506 trace_megasas_qf_map_failed(cmd->index, (unsigned long)frame);
507 if (cmd->frame) {
508 megasas_unmap_frame(s, cmd);
509 }
510 s->event_count++;
511 return NULL;
512 }
513 cmd->pa_size = frame_size_p;
514 cmd->context = context;
515 if (!megasas_use_queue64(s)) {
516 cmd->context &= (uint64_t)0xFFFFFFFF;
517 }
518 cmd->count = count;
519 cmd->dcmd_opcode = -1;
520 s->busy++;
521
522 if (s->consumer_pa) {
523 s->reply_queue_tail = ldl_le_pci_dma(pcid, s->consumer_pa);
524 }
525 trace_megasas_qf_enqueue(cmd->index, cmd->count, cmd->context,
526 s->reply_queue_head, s->reply_queue_tail, s->busy);
527
528 return cmd;
529 }
530
531 static void megasas_complete_frame(MegasasState *s, uint64_t context)
532 {
533 PCIDevice *pci_dev = PCI_DEVICE(s);
534 int tail, queue_offset;
535
536 /* Decrement busy count */
537 s->busy--;
538 if (s->reply_queue_pa) {
539 /*
540 * Put command on the reply queue.
541 * Context is opaque, but emulation is running in
542 * little endian. So convert it.
543 */
544 if (megasas_use_queue64(s)) {
545 queue_offset = s->reply_queue_head * sizeof(uint64_t);
546 stq_le_pci_dma(pci_dev, s->reply_queue_pa + queue_offset, context);
547 } else {
548 queue_offset = s->reply_queue_head * sizeof(uint32_t);
549 stl_le_pci_dma(pci_dev, s->reply_queue_pa + queue_offset, context);
550 }
551 s->reply_queue_tail = ldl_le_pci_dma(pci_dev, s->consumer_pa);
552 trace_megasas_qf_complete(context, s->reply_queue_head,
553 s->reply_queue_tail, s->busy);
554 }
555
556 if (megasas_intr_enabled(s)) {
557 /* Update reply queue pointer */
558 s->reply_queue_tail = ldl_le_pci_dma(pci_dev, s->consumer_pa);
559 tail = s->reply_queue_head;
560 s->reply_queue_head = megasas_next_index(s, tail, s->fw_cmds);
561 trace_megasas_qf_update(s->reply_queue_head, s->reply_queue_tail,
562 s->busy);
563 stl_le_pci_dma(pci_dev, s->producer_pa, s->reply_queue_head);
564 /* Notify HBA */
565 if (msix_enabled(pci_dev)) {
566 trace_megasas_msix_raise(0);
567 msix_notify(pci_dev, 0);
568 } else if (msi_enabled(pci_dev)) {
569 trace_megasas_msi_raise(0);
570 msi_notify(pci_dev, 0);
571 } else {
572 s->doorbell++;
573 if (s->doorbell == 1) {
574 trace_megasas_irq_raise();
575 pci_irq_assert(pci_dev);
576 }
577 }
578 } else {
579 trace_megasas_qf_complete_noirq(context);
580 }
581 }
582
583 static void megasas_complete_command(MegasasCmd *cmd)
584 {
585 cmd->iov_size = 0;
586 cmd->iov_offset = 0;
587
588 cmd->req->hba_private = NULL;
589 scsi_req_unref(cmd->req);
590 cmd->req = NULL;
591
592 megasas_unmap_frame(cmd->state, cmd);
593 megasas_complete_frame(cmd->state, cmd->context);
594 }
595
596 static void megasas_reset_frames(MegasasState *s)
597 {
598 int i;
599 MegasasCmd *cmd;
600
601 for (i = 0; i < s->fw_cmds; i++) {
602 cmd = &s->frames[i];
603 if (cmd->pa) {
604 megasas_unmap_frame(s, cmd);
605 }
606 }
607 bitmap_zero(s->frame_map, MEGASAS_MAX_FRAMES);
608 }
609
610 static void megasas_abort_command(MegasasCmd *cmd)
611 {
612 /* Never abort internal commands. */
613 if (cmd->dcmd_opcode != -1) {
614 return;
615 }
616 if (cmd->req != NULL) {
617 scsi_req_cancel(cmd->req);
618 }
619 }
620
621 static int megasas_init_firmware(MegasasState *s, MegasasCmd *cmd)
622 {
623 PCIDevice *pcid = PCI_DEVICE(s);
624 uint32_t pa_hi, pa_lo;
625 hwaddr iq_pa, initq_size = sizeof(struct mfi_init_qinfo);
626 struct mfi_init_qinfo *initq = NULL;
627 uint32_t flags;
628 int ret = MFI_STAT_OK;
629
630 if (s->reply_queue_pa) {
631 trace_megasas_initq_mapped(s->reply_queue_pa);
632 goto out;
633 }
634 pa_lo = le32_to_cpu(cmd->frame->init.qinfo_new_addr_lo);
635 pa_hi = le32_to_cpu(cmd->frame->init.qinfo_new_addr_hi);
636 iq_pa = (((uint64_t) pa_hi << 32) | pa_lo);
637 trace_megasas_init_firmware((uint64_t)iq_pa);
638 initq = pci_dma_map(pcid, iq_pa, &initq_size, 0);
639 if (!initq || initq_size != sizeof(*initq)) {
640 trace_megasas_initq_map_failed(cmd->index);
641 s->event_count++;
642 ret = MFI_STAT_MEMORY_NOT_AVAILABLE;
643 goto out;
644 }
645 s->reply_queue_len = le32_to_cpu(initq->rq_entries) & 0xFFFF;
646 if (s->reply_queue_len > s->fw_cmds) {
647 trace_megasas_initq_mismatch(s->reply_queue_len, s->fw_cmds);
648 s->event_count++;
649 ret = MFI_STAT_INVALID_PARAMETER;
650 goto out;
651 }
652 pa_lo = le32_to_cpu(initq->rq_addr_lo);
653 pa_hi = le32_to_cpu(initq->rq_addr_hi);
654 s->reply_queue_pa = ((uint64_t) pa_hi << 32) | pa_lo;
655 pa_lo = le32_to_cpu(initq->ci_addr_lo);
656 pa_hi = le32_to_cpu(initq->ci_addr_hi);
657 s->consumer_pa = ((uint64_t) pa_hi << 32) | pa_lo;
658 pa_lo = le32_to_cpu(initq->pi_addr_lo);
659 pa_hi = le32_to_cpu(initq->pi_addr_hi);
660 s->producer_pa = ((uint64_t) pa_hi << 32) | pa_lo;
661 s->reply_queue_head = ldl_le_pci_dma(pcid, s->producer_pa);
662 s->reply_queue_head %= MEGASAS_MAX_FRAMES;
663 s->reply_queue_tail = ldl_le_pci_dma(pcid, s->consumer_pa);
664 s->reply_queue_tail %= MEGASAS_MAX_FRAMES;
665 flags = le32_to_cpu(initq->flags);
666 if (flags & MFI_QUEUE_FLAG_CONTEXT64) {
667 s->flags |= MEGASAS_MASK_USE_QUEUE64;
668 }
669 trace_megasas_init_queue((unsigned long)s->reply_queue_pa,
670 s->reply_queue_len, s->reply_queue_head,
671 s->reply_queue_tail, flags);
672 megasas_reset_frames(s);
673 s->fw_state = MFI_FWSTATE_OPERATIONAL;
674 out:
675 if (initq) {
676 pci_dma_unmap(pcid, initq, initq_size, 0, 0);
677 }
678 return ret;
679 }
680
681 static int megasas_map_dcmd(MegasasState *s, MegasasCmd *cmd)
682 {
683 dma_addr_t iov_pa, iov_size;
684 int iov_count;
685
686 cmd->flags = le16_to_cpu(cmd->frame->header.flags);
687 iov_count = cmd->frame->header.sge_count;
688 if (!iov_count) {
689 trace_megasas_dcmd_zero_sge(cmd->index);
690 cmd->iov_size = 0;
691 return 0;
692 } else if (iov_count > 1) {
693 trace_megasas_dcmd_invalid_sge(cmd->index, iov_count);
694 cmd->iov_size = 0;
695 return -EINVAL;
696 }
697 iov_pa = megasas_sgl_get_addr(cmd, &cmd->frame->dcmd.sgl);
698 iov_size = megasas_sgl_get_len(cmd, &cmd->frame->dcmd.sgl);
699 pci_dma_sglist_init(&cmd->qsg, PCI_DEVICE(s), 1);
700 qemu_sglist_add(&cmd->qsg, iov_pa, iov_size);
701 cmd->iov_size = iov_size;
702 return 0;
703 }
704
705 static void megasas_finish_dcmd(MegasasCmd *cmd, uint32_t iov_size)
706 {
707 trace_megasas_finish_dcmd(cmd->index, iov_size);
708
709 if (iov_size > cmd->iov_size) {
710 if (megasas_frame_is_ieee_sgl(cmd)) {
711 cmd->frame->dcmd.sgl.sg_skinny->len = cpu_to_le32(iov_size);
712 } else if (megasas_frame_is_sgl64(cmd)) {
713 cmd->frame->dcmd.sgl.sg64->len = cpu_to_le32(iov_size);
714 } else {
715 cmd->frame->dcmd.sgl.sg32->len = cpu_to_le32(iov_size);
716 }
717 }
718 }
719
720 static int megasas_ctrl_get_info(MegasasState *s, MegasasCmd *cmd)
721 {
722 PCIDevice *pci_dev = PCI_DEVICE(s);
723 PCIDeviceClass *pci_class = PCI_DEVICE_GET_CLASS(pci_dev);
724 MegasasBaseClass *base_class = MEGASAS_DEVICE_GET_CLASS(s);
725 struct mfi_ctrl_info info;
726 size_t dcmd_size = sizeof(info);
727 BusChild *kid;
728 int num_pd_disks = 0;
729
730 memset(&info, 0x0, dcmd_size);
731 if (cmd->iov_size < dcmd_size) {
732 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
733 dcmd_size);
734 return MFI_STAT_INVALID_PARAMETER;
735 }
736
737 info.pci.vendor = cpu_to_le16(pci_class->vendor_id);
738 info.pci.device = cpu_to_le16(pci_class->device_id);
739 info.pci.subvendor = cpu_to_le16(pci_class->subsystem_vendor_id);
740 info.pci.subdevice = cpu_to_le16(pci_class->subsystem_id);
741
742 /*
743 * For some reason the firmware supports
744 * only up to 8 device ports.
745 * Despite supporting a far larger number
746 * of devices for the physical devices.
747 * So just display the first 8 devices
748 * in the device port list, independent
749 * of how many logical devices are actually
750 * present.
751 */
752 info.host.type = MFI_INFO_HOST_PCIE;
753 info.device.type = MFI_INFO_DEV_SAS3G;
754 info.device.port_count = 8;
755 QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
756 SCSIDevice *sdev = SCSI_DEVICE(kid->child);
757 uint16_t pd_id;
758
759 if (num_pd_disks < 8) {
760 pd_id = ((sdev->id & 0xFF) << 8) | (sdev->lun & 0xFF);
761 info.device.port_addr[num_pd_disks] =
762 cpu_to_le64(megasas_get_sata_addr(pd_id));
763 }
764 num_pd_disks++;
765 }
766
767 memcpy(info.product_name, base_class->product_name, 24);
768 snprintf(info.serial_number, 32, "%s", s->hba_serial);
769 snprintf(info.package_version, 0x60, "%s-QEMU", qemu_hw_version());
770 memcpy(info.image_component[0].name, "APP", 3);
771 snprintf(info.image_component[0].version, 10, "%s-QEMU",
772 base_class->product_version);
773 memcpy(info.image_component[0].build_date, "Apr 1 2014", 11);
774 memcpy(info.image_component[0].build_time, "12:34:56", 8);
775 info.image_component_count = 1;
776 if (pci_dev->has_rom) {
777 uint8_t biosver[32];
778 uint8_t *ptr;
779
780 ptr = memory_region_get_ram_ptr(&pci_dev->rom);
781 memcpy(biosver, ptr + 0x41, 31);
782 biosver[31] = 0;
783 memcpy(info.image_component[1].name, "BIOS", 4);
784 memcpy(info.image_component[1].version, biosver,
785 strlen((const char *)biosver));
786 info.image_component_count++;
787 }
788 info.current_fw_time = cpu_to_le32(megasas_fw_time());
789 info.max_arms = 32;
790 info.max_spans = 8;
791 info.max_arrays = MEGASAS_MAX_ARRAYS;
792 info.max_lds = MFI_MAX_LD;
793 info.max_cmds = cpu_to_le16(s->fw_cmds);
794 info.max_sg_elements = cpu_to_le16(s->fw_sge);
795 info.max_request_size = cpu_to_le32(MEGASAS_MAX_SECTORS);
796 if (!megasas_is_jbod(s))
797 info.lds_present = cpu_to_le16(num_pd_disks);
798 info.pd_present = cpu_to_le16(num_pd_disks);
799 info.pd_disks_present = cpu_to_le16(num_pd_disks);
800 info.hw_present = cpu_to_le32(MFI_INFO_HW_NVRAM |
801 MFI_INFO_HW_MEM |
802 MFI_INFO_HW_FLASH);
803 info.memory_size = cpu_to_le16(512);
804 info.nvram_size = cpu_to_le16(32);
805 info.flash_size = cpu_to_le16(16);
806 info.raid_levels = cpu_to_le32(MFI_INFO_RAID_0);
807 info.adapter_ops = cpu_to_le32(MFI_INFO_AOPS_RBLD_RATE |
808 MFI_INFO_AOPS_SELF_DIAGNOSTIC |
809 MFI_INFO_AOPS_MIXED_ARRAY);
810 info.ld_ops = cpu_to_le32(MFI_INFO_LDOPS_DISK_CACHE_POLICY |
811 MFI_INFO_LDOPS_ACCESS_POLICY |
812 MFI_INFO_LDOPS_IO_POLICY |
813 MFI_INFO_LDOPS_WRITE_POLICY |
814 MFI_INFO_LDOPS_READ_POLICY);
815 info.max_strips_per_io = cpu_to_le16(s->fw_sge);
816 info.stripe_sz_ops.min = 3;
817 info.stripe_sz_ops.max = ctz32(MEGASAS_MAX_SECTORS + 1);
818 info.properties.pred_fail_poll_interval = cpu_to_le16(300);
819 info.properties.intr_throttle_cnt = cpu_to_le16(16);
820 info.properties.intr_throttle_timeout = cpu_to_le16(50);
821 info.properties.rebuild_rate = 30;
822 info.properties.patrol_read_rate = 30;
823 info.properties.bgi_rate = 30;
824 info.properties.cc_rate = 30;
825 info.properties.recon_rate = 30;
826 info.properties.cache_flush_interval = 4;
827 info.properties.spinup_drv_cnt = 2;
828 info.properties.spinup_delay = 6;
829 info.properties.ecc_bucket_size = 15;
830 info.properties.ecc_bucket_leak_rate = cpu_to_le16(1440);
831 info.properties.expose_encl_devices = 1;
832 info.properties.OnOffProperties = cpu_to_le32(MFI_CTRL_PROP_EnableJBOD);
833 info.pd_ops = cpu_to_le32(MFI_INFO_PDOPS_FORCE_ONLINE |
834 MFI_INFO_PDOPS_FORCE_OFFLINE);
835 info.pd_mix_support = cpu_to_le32(MFI_INFO_PDMIX_SAS |
836 MFI_INFO_PDMIX_SATA |
837 MFI_INFO_PDMIX_LD);
838
839 cmd->iov_size -= dma_buf_read((uint8_t *)&info, dcmd_size, &cmd->qsg);
840 return MFI_STAT_OK;
841 }
842
843 static int megasas_mfc_get_defaults(MegasasState *s, MegasasCmd *cmd)
844 {
845 struct mfi_defaults info;
846 size_t dcmd_size = sizeof(struct mfi_defaults);
847
848 memset(&info, 0x0, dcmd_size);
849 if (cmd->iov_size < dcmd_size) {
850 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
851 dcmd_size);
852 return MFI_STAT_INVALID_PARAMETER;
853 }
854
855 info.sas_addr = cpu_to_le64(s->sas_addr);
856 info.stripe_size = 3;
857 info.flush_time = 4;
858 info.background_rate = 30;
859 info.allow_mix_in_enclosure = 1;
860 info.allow_mix_in_ld = 1;
861 info.direct_pd_mapping = 1;
862 /* Enable for BIOS support */
863 info.bios_enumerate_lds = 1;
864 info.disable_ctrl_r = 1;
865 info.expose_enclosure_devices = 1;
866 info.disable_preboot_cli = 1;
867 info.cluster_disable = 1;
868
869 cmd->iov_size -= dma_buf_read((uint8_t *)&info, dcmd_size, &cmd->qsg);
870 return MFI_STAT_OK;
871 }
872
873 static int megasas_dcmd_get_bios_info(MegasasState *s, MegasasCmd *cmd)
874 {
875 struct mfi_bios_data info;
876 size_t dcmd_size = sizeof(info);
877
878 memset(&info, 0x0, dcmd_size);
879 if (cmd->iov_size < dcmd_size) {
880 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
881 dcmd_size);
882 return MFI_STAT_INVALID_PARAMETER;
883 }
884 info.continue_on_error = 1;
885 info.verbose = 1;
886 if (megasas_is_jbod(s)) {
887 info.expose_all_drives = 1;
888 }
889
890 cmd->iov_size -= dma_buf_read((uint8_t *)&info, dcmd_size, &cmd->qsg);
891 return MFI_STAT_OK;
892 }
893
894 static int megasas_dcmd_get_fw_time(MegasasState *s, MegasasCmd *cmd)
895 {
896 uint64_t fw_time;
897 size_t dcmd_size = sizeof(fw_time);
898
899 fw_time = cpu_to_le64(megasas_fw_time());
900
901 cmd->iov_size -= dma_buf_read((uint8_t *)&fw_time, dcmd_size, &cmd->qsg);
902 return MFI_STAT_OK;
903 }
904
905 static int megasas_dcmd_set_fw_time(MegasasState *s, MegasasCmd *cmd)
906 {
907 uint64_t fw_time;
908
909 /* This is a dummy; setting of firmware time is not allowed */
910 memcpy(&fw_time, cmd->frame->dcmd.mbox, sizeof(fw_time));
911
912 trace_megasas_dcmd_set_fw_time(cmd->index, fw_time);
913 fw_time = cpu_to_le64(megasas_fw_time());
914 return MFI_STAT_OK;
915 }
916
917 static int megasas_event_info(MegasasState *s, MegasasCmd *cmd)
918 {
919 struct mfi_evt_log_state info;
920 size_t dcmd_size = sizeof(info);
921
922 memset(&info, 0, dcmd_size);
923
924 info.newest_seq_num = cpu_to_le32(s->event_count);
925 info.shutdown_seq_num = cpu_to_le32(s->shutdown_event);
926 info.boot_seq_num = cpu_to_le32(s->boot_event);
927
928 cmd->iov_size -= dma_buf_read((uint8_t *)&info, dcmd_size, &cmd->qsg);
929 return MFI_STAT_OK;
930 }
931
932 static int megasas_event_wait(MegasasState *s, MegasasCmd *cmd)
933 {
934 union mfi_evt event;
935
936 if (cmd->iov_size < sizeof(struct mfi_evt_detail)) {
937 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
938 sizeof(struct mfi_evt_detail));
939 return MFI_STAT_INVALID_PARAMETER;
940 }
941 s->event_count = cpu_to_le32(cmd->frame->dcmd.mbox[0]);
942 event.word = cpu_to_le32(cmd->frame->dcmd.mbox[4]);
943 s->event_locale = event.members.locale;
944 s->event_class = event.members.class;
945 s->event_cmd = cmd;
946 /* Decrease busy count; event frame doesn't count here */
947 s->busy--;
948 cmd->iov_size = sizeof(struct mfi_evt_detail);
949 return MFI_STAT_INVALID_STATUS;
950 }
951
952 static int megasas_dcmd_pd_get_list(MegasasState *s, MegasasCmd *cmd)
953 {
954 struct mfi_pd_list info;
955 size_t dcmd_size = sizeof(info);
956 BusChild *kid;
957 uint32_t offset, dcmd_limit, num_pd_disks = 0, max_pd_disks;
958
959 memset(&info, 0, dcmd_size);
960 offset = 8;
961 dcmd_limit = offset + sizeof(struct mfi_pd_address);
962 if (cmd->iov_size < dcmd_limit) {
963 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
964 dcmd_limit);
965 return MFI_STAT_INVALID_PARAMETER;
966 }
967
968 max_pd_disks = (cmd->iov_size - offset) / sizeof(struct mfi_pd_address);
969 if (max_pd_disks > MFI_MAX_SYS_PDS) {
970 max_pd_disks = MFI_MAX_SYS_PDS;
971 }
972 QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
973 SCSIDevice *sdev = SCSI_DEVICE(kid->child);
974 uint16_t pd_id;
975
976 if (num_pd_disks >= max_pd_disks)
977 break;
978
979 pd_id = ((sdev->id & 0xFF) << 8) | (sdev->lun & 0xFF);
980 info.addr[num_pd_disks].device_id = cpu_to_le16(pd_id);
981 info.addr[num_pd_disks].encl_device_id = 0xFFFF;
982 info.addr[num_pd_disks].encl_index = 0;
983 info.addr[num_pd_disks].slot_number = sdev->id & 0xFF;
984 info.addr[num_pd_disks].scsi_dev_type = sdev->type;
985 info.addr[num_pd_disks].connect_port_bitmap = 0x1;
986 info.addr[num_pd_disks].sas_addr[0] =
987 cpu_to_le64(megasas_get_sata_addr(pd_id));
988 num_pd_disks++;
989 offset += sizeof(struct mfi_pd_address);
990 }
991 trace_megasas_dcmd_pd_get_list(cmd->index, num_pd_disks,
992 max_pd_disks, offset);
993
994 info.size = cpu_to_le32(offset);
995 info.count = cpu_to_le32(num_pd_disks);
996
997 cmd->iov_size -= dma_buf_read((uint8_t *)&info, offset, &cmd->qsg);
998 return MFI_STAT_OK;
999 }
1000
1001 static int megasas_dcmd_pd_list_query(MegasasState *s, MegasasCmd *cmd)
1002 {
1003 uint16_t flags;
1004
1005 /* mbox0 contains flags */
1006 flags = le16_to_cpu(cmd->frame->dcmd.mbox[0]);
1007 trace_megasas_dcmd_pd_list_query(cmd->index, flags);
1008 if (flags == MR_PD_QUERY_TYPE_ALL ||
1009 megasas_is_jbod(s)) {
1010 return megasas_dcmd_pd_get_list(s, cmd);
1011 }
1012
1013 return MFI_STAT_OK;
1014 }
1015
1016 static int megasas_pd_get_info_submit(SCSIDevice *sdev, int lun,
1017 MegasasCmd *cmd)
1018 {
1019 struct mfi_pd_info *info = cmd->iov_buf;
1020 size_t dcmd_size = sizeof(struct mfi_pd_info);
1021 uint64_t pd_size;
1022 uint16_t pd_id = ((sdev->id & 0xFF) << 8) | (lun & 0xFF);
1023 uint8_t cmdbuf[6];
1024 size_t len, resid;
1025
1026 if (!cmd->iov_buf) {
1027 cmd->iov_buf = g_malloc0(dcmd_size);
1028 info = cmd->iov_buf;
1029 info->inquiry_data[0] = 0x7f; /* Force PQual 0x3, PType 0x1f */
1030 info->vpd_page83[0] = 0x7f;
1031 megasas_setup_inquiry(cmdbuf, 0, sizeof(info->inquiry_data));
1032 cmd->req = scsi_req_new(sdev, cmd->index, lun, cmdbuf, cmd);
1033 if (!cmd->req) {
1034 trace_megasas_dcmd_req_alloc_failed(cmd->index,
1035 "PD get info std inquiry");
1036 g_free(cmd->iov_buf);
1037 cmd->iov_buf = NULL;
1038 return MFI_STAT_FLASH_ALLOC_FAIL;
1039 }
1040 trace_megasas_dcmd_internal_submit(cmd->index,
1041 "PD get info std inquiry", lun);
1042 len = scsi_req_enqueue(cmd->req);
1043 if (len > 0) {
1044 cmd->iov_size = len;
1045 scsi_req_continue(cmd->req);
1046 }
1047 return MFI_STAT_INVALID_STATUS;
1048 } else if (info->inquiry_data[0] != 0x7f && info->vpd_page83[0] == 0x7f) {
1049 megasas_setup_inquiry(cmdbuf, 0x83, sizeof(info->vpd_page83));
1050 cmd->req = scsi_req_new(sdev, cmd->index, lun, cmdbuf, cmd);
1051 if (!cmd->req) {
1052 trace_megasas_dcmd_req_alloc_failed(cmd->index,
1053 "PD get info vpd inquiry");
1054 return MFI_STAT_FLASH_ALLOC_FAIL;
1055 }
1056 trace_megasas_dcmd_internal_submit(cmd->index,
1057 "PD get info vpd inquiry", lun);
1058 len = scsi_req_enqueue(cmd->req);
1059 if (len > 0) {
1060 cmd->iov_size = len;
1061 scsi_req_continue(cmd->req);
1062 }
1063 return MFI_STAT_INVALID_STATUS;
1064 }
1065 /* Finished, set FW state */
1066 if ((info->inquiry_data[0] >> 5) == 0) {
1067 if (megasas_is_jbod(cmd->state)) {
1068 info->fw_state = cpu_to_le16(MFI_PD_STATE_SYSTEM);
1069 } else {
1070 info->fw_state = cpu_to_le16(MFI_PD_STATE_ONLINE);
1071 }
1072 } else {
1073 info->fw_state = cpu_to_le16(MFI_PD_STATE_OFFLINE);
1074 }
1075
1076 info->ref.v.device_id = cpu_to_le16(pd_id);
1077 info->state.ddf.pd_type = cpu_to_le16(MFI_PD_DDF_TYPE_IN_VD|
1078 MFI_PD_DDF_TYPE_INTF_SAS);
1079 blk_get_geometry(sdev->conf.blk, &pd_size);
1080 info->raw_size = cpu_to_le64(pd_size);
1081 info->non_coerced_size = cpu_to_le64(pd_size);
1082 info->coerced_size = cpu_to_le64(pd_size);
1083 info->encl_device_id = 0xFFFF;
1084 info->slot_number = (sdev->id & 0xFF);
1085 info->path_info.count = 1;
1086 info->path_info.sas_addr[0] =
1087 cpu_to_le64(megasas_get_sata_addr(pd_id));
1088 info->connected_port_bitmap = 0x1;
1089 info->device_speed = 1;
1090 info->link_speed = 1;
1091 resid = dma_buf_read(cmd->iov_buf, dcmd_size, &cmd->qsg);
1092 g_free(cmd->iov_buf);
1093 cmd->iov_size = dcmd_size - resid;
1094 cmd->iov_buf = NULL;
1095 return MFI_STAT_OK;
1096 }
1097
1098 static int megasas_dcmd_pd_get_info(MegasasState *s, MegasasCmd *cmd)
1099 {
1100 size_t dcmd_size = sizeof(struct mfi_pd_info);
1101 uint16_t pd_id;
1102 uint8_t target_id, lun_id;
1103 SCSIDevice *sdev = NULL;
1104 int retval = MFI_STAT_DEVICE_NOT_FOUND;
1105
1106 if (cmd->iov_size < dcmd_size) {
1107 return MFI_STAT_INVALID_PARAMETER;
1108 }
1109
1110 /* mbox0 has the ID */
1111 pd_id = le16_to_cpu(cmd->frame->dcmd.mbox[0]);
1112 target_id = (pd_id >> 8) & 0xFF;
1113 lun_id = pd_id & 0xFF;
1114 sdev = scsi_device_find(&s->bus, 0, target_id, lun_id);
1115 trace_megasas_dcmd_pd_get_info(cmd->index, pd_id);
1116
1117 if (sdev) {
1118 /* Submit inquiry */
1119 retval = megasas_pd_get_info_submit(sdev, pd_id, cmd);
1120 }
1121
1122 return retval;
1123 }
1124
1125 static int megasas_dcmd_ld_get_list(MegasasState *s, MegasasCmd *cmd)
1126 {
1127 struct mfi_ld_list info;
1128 size_t dcmd_size = sizeof(info), resid;
1129 uint32_t num_ld_disks = 0, max_ld_disks;
1130 uint64_t ld_size;
1131 BusChild *kid;
1132
1133 memset(&info, 0, dcmd_size);
1134 if (cmd->iov_size > dcmd_size) {
1135 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
1136 dcmd_size);
1137 return MFI_STAT_INVALID_PARAMETER;
1138 }
1139
1140 max_ld_disks = (cmd->iov_size - 8) / 16;
1141 if (megasas_is_jbod(s)) {
1142 max_ld_disks = 0;
1143 }
1144 if (max_ld_disks > MFI_MAX_LD) {
1145 max_ld_disks = MFI_MAX_LD;
1146 }
1147 QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
1148 SCSIDevice *sdev = SCSI_DEVICE(kid->child);
1149
1150 if (num_ld_disks >= max_ld_disks) {
1151 break;
1152 }
1153 /* Logical device size is in blocks */
1154 blk_get_geometry(sdev->conf.blk, &ld_size);
1155 info.ld_list[num_ld_disks].ld.v.target_id = sdev->id;
1156 info.ld_list[num_ld_disks].state = MFI_LD_STATE_OPTIMAL;
1157 info.ld_list[num_ld_disks].size = cpu_to_le64(ld_size);
1158 num_ld_disks++;
1159 }
1160 info.ld_count = cpu_to_le32(num_ld_disks);
1161 trace_megasas_dcmd_ld_get_list(cmd->index, num_ld_disks, max_ld_disks);
1162
1163 resid = dma_buf_read((uint8_t *)&info, dcmd_size, &cmd->qsg);
1164 cmd->iov_size = dcmd_size - resid;
1165 return MFI_STAT_OK;
1166 }
1167
1168 static int megasas_dcmd_ld_list_query(MegasasState *s, MegasasCmd *cmd)
1169 {
1170 uint16_t flags;
1171 struct mfi_ld_targetid_list info;
1172 size_t dcmd_size = sizeof(info), resid;
1173 uint32_t num_ld_disks = 0, max_ld_disks = s->fw_luns;
1174 BusChild *kid;
1175
1176 /* mbox0 contains flags */
1177 flags = le16_to_cpu(cmd->frame->dcmd.mbox[0]);
1178 trace_megasas_dcmd_ld_list_query(cmd->index, flags);
1179 if (flags != MR_LD_QUERY_TYPE_ALL &&
1180 flags != MR_LD_QUERY_TYPE_EXPOSED_TO_HOST) {
1181 max_ld_disks = 0;
1182 }
1183
1184 memset(&info, 0, dcmd_size);
1185 if (cmd->iov_size < 12) {
1186 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
1187 dcmd_size);
1188 return MFI_STAT_INVALID_PARAMETER;
1189 }
1190 dcmd_size = sizeof(uint32_t) * 2 + 3;
1191 max_ld_disks = cmd->iov_size - dcmd_size;
1192 if (megasas_is_jbod(s)) {
1193 max_ld_disks = 0;
1194 }
1195 if (max_ld_disks > MFI_MAX_LD) {
1196 max_ld_disks = MFI_MAX_LD;
1197 }
1198 QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
1199 SCSIDevice *sdev = SCSI_DEVICE(kid->child);
1200
1201 if (num_ld_disks >= max_ld_disks) {
1202 break;
1203 }
1204 info.targetid[num_ld_disks] = sdev->lun;
1205 num_ld_disks++;
1206 dcmd_size++;
1207 }
1208 info.ld_count = cpu_to_le32(num_ld_disks);
1209 info.size = dcmd_size;
1210 trace_megasas_dcmd_ld_get_list(cmd->index, num_ld_disks, max_ld_disks);
1211
1212 resid = dma_buf_read((uint8_t *)&info, dcmd_size, &cmd->qsg);
1213 cmd->iov_size = dcmd_size - resid;
1214 return MFI_STAT_OK;
1215 }
1216
1217 static int megasas_ld_get_info_submit(SCSIDevice *sdev, int lun,
1218 MegasasCmd *cmd)
1219 {
1220 struct mfi_ld_info *info = cmd->iov_buf;
1221 size_t dcmd_size = sizeof(struct mfi_ld_info);
1222 uint8_t cdb[6];
1223 ssize_t len, resid;
1224 uint16_t sdev_id = ((sdev->id & 0xFF) << 8) | (lun & 0xFF);
1225 uint64_t ld_size;
1226
1227 if (!cmd->iov_buf) {
1228 cmd->iov_buf = g_malloc0(dcmd_size);
1229 info = cmd->iov_buf;
1230 megasas_setup_inquiry(cdb, 0x83, sizeof(info->vpd_page83));
1231 cmd->req = scsi_req_new(sdev, cmd->index, lun, cdb, cmd);
1232 if (!cmd->req) {
1233 trace_megasas_dcmd_req_alloc_failed(cmd->index,
1234 "LD get info vpd inquiry");
1235 g_free(cmd->iov_buf);
1236 cmd->iov_buf = NULL;
1237 return MFI_STAT_FLASH_ALLOC_FAIL;
1238 }
1239 trace_megasas_dcmd_internal_submit(cmd->index,
1240 "LD get info vpd inquiry", lun);
1241 len = scsi_req_enqueue(cmd->req);
1242 if (len > 0) {
1243 cmd->iov_size = len;
1244 scsi_req_continue(cmd->req);
1245 }
1246 return MFI_STAT_INVALID_STATUS;
1247 }
1248
1249 info->ld_config.params.state = MFI_LD_STATE_OPTIMAL;
1250 info->ld_config.properties.ld.v.target_id = lun;
1251 info->ld_config.params.stripe_size = 3;
1252 info->ld_config.params.num_drives = 1;
1253 info->ld_config.params.is_consistent = 1;
1254 /* Logical device size is in blocks */
1255 blk_get_geometry(sdev->conf.blk, &ld_size);
1256 info->size = cpu_to_le64(ld_size);
1257 memset(info->ld_config.span, 0, sizeof(info->ld_config.span));
1258 info->ld_config.span[0].start_block = 0;
1259 info->ld_config.span[0].num_blocks = info->size;
1260 info->ld_config.span[0].array_ref = cpu_to_le16(sdev_id);
1261
1262 resid = dma_buf_read(cmd->iov_buf, dcmd_size, &cmd->qsg);
1263 g_free(cmd->iov_buf);
1264 cmd->iov_size = dcmd_size - resid;
1265 cmd->iov_buf = NULL;
1266 return MFI_STAT_OK;
1267 }
1268
1269 static int megasas_dcmd_ld_get_info(MegasasState *s, MegasasCmd *cmd)
1270 {
1271 struct mfi_ld_info info;
1272 size_t dcmd_size = sizeof(info);
1273 uint16_t ld_id;
1274 uint32_t max_ld_disks = s->fw_luns;
1275 SCSIDevice *sdev = NULL;
1276 int retval = MFI_STAT_DEVICE_NOT_FOUND;
1277
1278 if (cmd->iov_size < dcmd_size) {
1279 return MFI_STAT_INVALID_PARAMETER;
1280 }
1281
1282 /* mbox0 has the ID */
1283 ld_id = le16_to_cpu(cmd->frame->dcmd.mbox[0]);
1284 trace_megasas_dcmd_ld_get_info(cmd->index, ld_id);
1285
1286 if (megasas_is_jbod(s)) {
1287 return MFI_STAT_DEVICE_NOT_FOUND;
1288 }
1289
1290 if (ld_id < max_ld_disks) {
1291 sdev = scsi_device_find(&s->bus, 0, ld_id, 0);
1292 }
1293
1294 if (sdev) {
1295 retval = megasas_ld_get_info_submit(sdev, ld_id, cmd);
1296 }
1297
1298 return retval;
1299 }
1300
1301 static int megasas_dcmd_cfg_read(MegasasState *s, MegasasCmd *cmd)
1302 {
1303 uint8_t data[4096] = { 0 };
1304 struct mfi_config_data *info;
1305 int num_pd_disks = 0, array_offset, ld_offset;
1306 BusChild *kid;
1307
1308 if (cmd->iov_size > 4096) {
1309 return MFI_STAT_INVALID_PARAMETER;
1310 }
1311
1312 QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
1313 num_pd_disks++;
1314 }
1315 info = (struct mfi_config_data *)&data;
1316 /*
1317 * Array mapping:
1318 * - One array per SCSI device
1319 * - One logical drive per SCSI device
1320 * spanning the entire device
1321 */
1322 info->array_count = num_pd_disks;
1323 info->array_size = sizeof(struct mfi_array) * num_pd_disks;
1324 info->log_drv_count = num_pd_disks;
1325 info->log_drv_size = sizeof(struct mfi_ld_config) * num_pd_disks;
1326 info->spares_count = 0;
1327 info->spares_size = sizeof(struct mfi_spare);
1328 info->size = sizeof(struct mfi_config_data) + info->array_size +
1329 info->log_drv_size;
1330 if (info->size > 4096) {
1331 return MFI_STAT_INVALID_PARAMETER;
1332 }
1333
1334 array_offset = sizeof(struct mfi_config_data);
1335 ld_offset = array_offset + sizeof(struct mfi_array) * num_pd_disks;
1336
1337 QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
1338 SCSIDevice *sdev = SCSI_DEVICE(kid->child);
1339 uint16_t sdev_id = ((sdev->id & 0xFF) << 8) | (sdev->lun & 0xFF);
1340 struct mfi_array *array;
1341 struct mfi_ld_config *ld;
1342 uint64_t pd_size;
1343 int i;
1344
1345 array = (struct mfi_array *)(data + array_offset);
1346 blk_get_geometry(sdev->conf.blk, &pd_size);
1347 array->size = cpu_to_le64(pd_size);
1348 array->num_drives = 1;
1349 array->array_ref = cpu_to_le16(sdev_id);
1350 array->pd[0].ref.v.device_id = cpu_to_le16(sdev_id);
1351 array->pd[0].ref.v.seq_num = 0;
1352 array->pd[0].fw_state = MFI_PD_STATE_ONLINE;
1353 array->pd[0].encl.pd = 0xFF;
1354 array->pd[0].encl.slot = (sdev->id & 0xFF);
1355 for (i = 1; i < MFI_MAX_ROW_SIZE; i++) {
1356 array->pd[i].ref.v.device_id = 0xFFFF;
1357 array->pd[i].ref.v.seq_num = 0;
1358 array->pd[i].fw_state = MFI_PD_STATE_UNCONFIGURED_GOOD;
1359 array->pd[i].encl.pd = 0xFF;
1360 array->pd[i].encl.slot = 0xFF;
1361 }
1362 array_offset += sizeof(struct mfi_array);
1363 ld = (struct mfi_ld_config *)(data + ld_offset);
1364 memset(ld, 0, sizeof(struct mfi_ld_config));
1365 ld->properties.ld.v.target_id = sdev->id;
1366 ld->properties.default_cache_policy = MR_LD_CACHE_READ_AHEAD |
1367 MR_LD_CACHE_READ_ADAPTIVE;
1368 ld->properties.current_cache_policy = MR_LD_CACHE_READ_AHEAD |
1369 MR_LD_CACHE_READ_ADAPTIVE;
1370 ld->params.state = MFI_LD_STATE_OPTIMAL;
1371 ld->params.stripe_size = 3;
1372 ld->params.num_drives = 1;
1373 ld->params.span_depth = 1;
1374 ld->params.is_consistent = 1;
1375 ld->span[0].start_block = 0;
1376 ld->span[0].num_blocks = cpu_to_le64(pd_size);
1377 ld->span[0].array_ref = cpu_to_le16(sdev_id);
1378 ld_offset += sizeof(struct mfi_ld_config);
1379 }
1380
1381 cmd->iov_size -= dma_buf_read((uint8_t *)data, info->size, &cmd->qsg);
1382 return MFI_STAT_OK;
1383 }
1384
1385 static int megasas_dcmd_get_properties(MegasasState *s, MegasasCmd *cmd)
1386 {
1387 struct mfi_ctrl_props info;
1388 size_t dcmd_size = sizeof(info);
1389
1390 memset(&info, 0x0, dcmd_size);
1391 if (cmd->iov_size < dcmd_size) {
1392 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
1393 dcmd_size);
1394 return MFI_STAT_INVALID_PARAMETER;
1395 }
1396 info.pred_fail_poll_interval = cpu_to_le16(300);
1397 info.intr_throttle_cnt = cpu_to_le16(16);
1398 info.intr_throttle_timeout = cpu_to_le16(50);
1399 info.rebuild_rate = 30;
1400 info.patrol_read_rate = 30;
1401 info.bgi_rate = 30;
1402 info.cc_rate = 30;
1403 info.recon_rate = 30;
1404 info.cache_flush_interval = 4;
1405 info.spinup_drv_cnt = 2;
1406 info.spinup_delay = 6;
1407 info.ecc_bucket_size = 15;
1408 info.ecc_bucket_leak_rate = cpu_to_le16(1440);
1409 info.expose_encl_devices = 1;
1410
1411 cmd->iov_size -= dma_buf_read((uint8_t *)&info, dcmd_size, &cmd->qsg);
1412 return MFI_STAT_OK;
1413 }
1414
1415 static int megasas_cache_flush(MegasasState *s, MegasasCmd *cmd)
1416 {
1417 blk_drain_all();
1418 return MFI_STAT_OK;
1419 }
1420
1421 static int megasas_ctrl_shutdown(MegasasState *s, MegasasCmd *cmd)
1422 {
1423 s->fw_state = MFI_FWSTATE_READY;
1424 return MFI_STAT_OK;
1425 }
1426
1427 /* Some implementations use CLUSTER RESET LD to simulate a device reset */
1428 static int megasas_cluster_reset_ld(MegasasState *s, MegasasCmd *cmd)
1429 {
1430 uint16_t target_id;
1431 int i;
1432
1433 /* mbox0 contains the device index */
1434 target_id = le16_to_cpu(cmd->frame->dcmd.mbox[0]);
1435 trace_megasas_dcmd_reset_ld(cmd->index, target_id);
1436 for (i = 0; i < s->fw_cmds; i++) {
1437 MegasasCmd *tmp_cmd = &s->frames[i];
1438 if (tmp_cmd->req && tmp_cmd->req->dev->id == target_id) {
1439 SCSIDevice *d = tmp_cmd->req->dev;
1440 qdev_reset_all(&d->qdev);
1441 }
1442 }
1443 return MFI_STAT_OK;
1444 }
1445
1446 static int megasas_dcmd_set_properties(MegasasState *s, MegasasCmd *cmd)
1447 {
1448 struct mfi_ctrl_props info;
1449 size_t dcmd_size = sizeof(info);
1450
1451 if (cmd->iov_size < dcmd_size) {
1452 trace_megasas_dcmd_invalid_xfer_len(cmd->index, cmd->iov_size,
1453 dcmd_size);
1454 return MFI_STAT_INVALID_PARAMETER;
1455 }
1456 dma_buf_write((uint8_t *)&info, dcmd_size, &cmd->qsg);
1457 trace_megasas_dcmd_unsupported(cmd->index, cmd->iov_size);
1458 return MFI_STAT_OK;
1459 }
1460
1461 static int megasas_dcmd_dummy(MegasasState *s, MegasasCmd *cmd)
1462 {
1463 trace_megasas_dcmd_dummy(cmd->index, cmd->iov_size);
1464 return MFI_STAT_OK;
1465 }
1466
1467 static const struct dcmd_cmd_tbl_t {
1468 int opcode;
1469 const char *desc;
1470 int (*func)(MegasasState *s, MegasasCmd *cmd);
1471 } dcmd_cmd_tbl[] = {
1472 { MFI_DCMD_CTRL_MFI_HOST_MEM_ALLOC, "CTRL_HOST_MEM_ALLOC",
1473 megasas_dcmd_dummy },
1474 { MFI_DCMD_CTRL_GET_INFO, "CTRL_GET_INFO",
1475 megasas_ctrl_get_info },
1476 { MFI_DCMD_CTRL_GET_PROPERTIES, "CTRL_GET_PROPERTIES",
1477 megasas_dcmd_get_properties },
1478 { MFI_DCMD_CTRL_SET_PROPERTIES, "CTRL_SET_PROPERTIES",
1479 megasas_dcmd_set_properties },
1480 { MFI_DCMD_CTRL_ALARM_GET, "CTRL_ALARM_GET",
1481 megasas_dcmd_dummy },
1482 { MFI_DCMD_CTRL_ALARM_ENABLE, "CTRL_ALARM_ENABLE",
1483 megasas_dcmd_dummy },
1484 { MFI_DCMD_CTRL_ALARM_DISABLE, "CTRL_ALARM_DISABLE",
1485 megasas_dcmd_dummy },
1486 { MFI_DCMD_CTRL_ALARM_SILENCE, "CTRL_ALARM_SILENCE",
1487 megasas_dcmd_dummy },
1488 { MFI_DCMD_CTRL_ALARM_TEST, "CTRL_ALARM_TEST",
1489 megasas_dcmd_dummy },
1490 { MFI_DCMD_CTRL_EVENT_GETINFO, "CTRL_EVENT_GETINFO",
1491 megasas_event_info },
1492 { MFI_DCMD_CTRL_EVENT_GET, "CTRL_EVENT_GET",
1493 megasas_dcmd_dummy },
1494 { MFI_DCMD_CTRL_EVENT_WAIT, "CTRL_EVENT_WAIT",
1495 megasas_event_wait },
1496 { MFI_DCMD_CTRL_SHUTDOWN, "CTRL_SHUTDOWN",
1497 megasas_ctrl_shutdown },
1498 { MFI_DCMD_HIBERNATE_STANDBY, "CTRL_STANDBY",
1499 megasas_dcmd_dummy },
1500 { MFI_DCMD_CTRL_GET_TIME, "CTRL_GET_TIME",
1501 megasas_dcmd_get_fw_time },
1502 { MFI_DCMD_CTRL_SET_TIME, "CTRL_SET_TIME",
1503 megasas_dcmd_set_fw_time },
1504 { MFI_DCMD_CTRL_BIOS_DATA_GET, "CTRL_BIOS_DATA_GET",
1505 megasas_dcmd_get_bios_info },
1506 { MFI_DCMD_CTRL_FACTORY_DEFAULTS, "CTRL_FACTORY_DEFAULTS",
1507 megasas_dcmd_dummy },
1508 { MFI_DCMD_CTRL_MFC_DEFAULTS_GET, "CTRL_MFC_DEFAULTS_GET",
1509 megasas_mfc_get_defaults },
1510 { MFI_DCMD_CTRL_MFC_DEFAULTS_SET, "CTRL_MFC_DEFAULTS_SET",
1511 megasas_dcmd_dummy },
1512 { MFI_DCMD_CTRL_CACHE_FLUSH, "CTRL_CACHE_FLUSH",
1513 megasas_cache_flush },
1514 { MFI_DCMD_PD_GET_LIST, "PD_GET_LIST",
1515 megasas_dcmd_pd_get_list },
1516 { MFI_DCMD_PD_LIST_QUERY, "PD_LIST_QUERY",
1517 megasas_dcmd_pd_list_query },
1518 { MFI_DCMD_PD_GET_INFO, "PD_GET_INFO",
1519 megasas_dcmd_pd_get_info },
1520 { MFI_DCMD_PD_STATE_SET, "PD_STATE_SET",
1521 megasas_dcmd_dummy },
1522 { MFI_DCMD_PD_REBUILD, "PD_REBUILD",
1523 megasas_dcmd_dummy },
1524 { MFI_DCMD_PD_BLINK, "PD_BLINK",
1525 megasas_dcmd_dummy },
1526 { MFI_DCMD_PD_UNBLINK, "PD_UNBLINK",
1527 megasas_dcmd_dummy },
1528 { MFI_DCMD_LD_GET_LIST, "LD_GET_LIST",
1529 megasas_dcmd_ld_get_list},
1530 { MFI_DCMD_LD_LIST_QUERY, "LD_LIST_QUERY",
1531 megasas_dcmd_ld_list_query },
1532 { MFI_DCMD_LD_GET_INFO, "LD_GET_INFO",
1533 megasas_dcmd_ld_get_info },
1534 { MFI_DCMD_LD_GET_PROP, "LD_GET_PROP",
1535 megasas_dcmd_dummy },
1536 { MFI_DCMD_LD_SET_PROP, "LD_SET_PROP",
1537 megasas_dcmd_dummy },
1538 { MFI_DCMD_LD_DELETE, "LD_DELETE",
1539 megasas_dcmd_dummy },
1540 { MFI_DCMD_CFG_READ, "CFG_READ",
1541 megasas_dcmd_cfg_read },
1542 { MFI_DCMD_CFG_ADD, "CFG_ADD",
1543 megasas_dcmd_dummy },
1544 { MFI_DCMD_CFG_CLEAR, "CFG_CLEAR",
1545 megasas_dcmd_dummy },
1546 { MFI_DCMD_CFG_FOREIGN_READ, "CFG_FOREIGN_READ",
1547 megasas_dcmd_dummy },
1548 { MFI_DCMD_CFG_FOREIGN_IMPORT, "CFG_FOREIGN_IMPORT",
1549 megasas_dcmd_dummy },
1550 { MFI_DCMD_BBU_STATUS, "BBU_STATUS",
1551 megasas_dcmd_dummy },
1552 { MFI_DCMD_BBU_CAPACITY_INFO, "BBU_CAPACITY_INFO",
1553 megasas_dcmd_dummy },
1554 { MFI_DCMD_BBU_DESIGN_INFO, "BBU_DESIGN_INFO",
1555 megasas_dcmd_dummy },
1556 { MFI_DCMD_BBU_PROP_GET, "BBU_PROP_GET",
1557 megasas_dcmd_dummy },
1558 { MFI_DCMD_CLUSTER, "CLUSTER",
1559 megasas_dcmd_dummy },
1560 { MFI_DCMD_CLUSTER_RESET_ALL, "CLUSTER_RESET_ALL",
1561 megasas_dcmd_dummy },
1562 { MFI_DCMD_CLUSTER_RESET_LD, "CLUSTER_RESET_LD",
1563 megasas_cluster_reset_ld },
1564 { -1, NULL, NULL }
1565 };
1566
1567 static int megasas_handle_dcmd(MegasasState *s, MegasasCmd *cmd)
1568 {
1569 int retval = 0;
1570 size_t len;
1571 const struct dcmd_cmd_tbl_t *cmdptr = dcmd_cmd_tbl;
1572
1573 cmd->dcmd_opcode = le32_to_cpu(cmd->frame->dcmd.opcode);
1574 trace_megasas_handle_dcmd(cmd->index, cmd->dcmd_opcode);
1575 if (megasas_map_dcmd(s, cmd) < 0) {
1576 return MFI_STAT_MEMORY_NOT_AVAILABLE;
1577 }
1578 while (cmdptr->opcode != -1 && cmdptr->opcode != cmd->dcmd_opcode) {
1579 cmdptr++;
1580 }
1581 len = cmd->iov_size;
1582 if (cmdptr->opcode == -1) {
1583 trace_megasas_dcmd_unhandled(cmd->index, cmd->dcmd_opcode, len);
1584 retval = megasas_dcmd_dummy(s, cmd);
1585 } else {
1586 trace_megasas_dcmd_enter(cmd->index, cmdptr->desc, len);
1587 retval = cmdptr->func(s, cmd);
1588 }
1589 if (retval != MFI_STAT_INVALID_STATUS) {
1590 megasas_finish_dcmd(cmd, len);
1591 }
1592 return retval;
1593 }
1594
1595 static int megasas_finish_internal_dcmd(MegasasCmd *cmd,
1596 SCSIRequest *req, size_t resid)
1597 {
1598 int retval = MFI_STAT_OK;
1599 int lun = req->lun;
1600
1601 trace_megasas_dcmd_internal_finish(cmd->index, cmd->dcmd_opcode, lun);
1602 cmd->iov_size -= resid;
1603 switch (cmd->dcmd_opcode) {
1604 case MFI_DCMD_PD_GET_INFO:
1605 retval = megasas_pd_get_info_submit(req->dev, lun, cmd);
1606 break;
1607 case MFI_DCMD_LD_GET_INFO:
1608 retval = megasas_ld_get_info_submit(req->dev, lun, cmd);
1609 break;
1610 default:
1611 trace_megasas_dcmd_internal_invalid(cmd->index, cmd->dcmd_opcode);
1612 retval = MFI_STAT_INVALID_DCMD;
1613 break;
1614 }
1615 if (retval != MFI_STAT_INVALID_STATUS) {
1616 megasas_finish_dcmd(cmd, cmd->iov_size);
1617 }
1618 return retval;
1619 }
1620
1621 static int megasas_enqueue_req(MegasasCmd *cmd, bool is_write)
1622 {
1623 int len;
1624
1625 len = scsi_req_enqueue(cmd->req);
1626 if (len < 0) {
1627 len = -len;
1628 }
1629 if (len > 0) {
1630 if (len > cmd->iov_size) {
1631 if (is_write) {
1632 trace_megasas_iov_write_overflow(cmd->index, len,
1633 cmd->iov_size);
1634 } else {
1635 trace_megasas_iov_read_overflow(cmd->index, len,
1636 cmd->iov_size);
1637 }
1638 }
1639 if (len < cmd->iov_size) {
1640 if (is_write) {
1641 trace_megasas_iov_write_underflow(cmd->index, len,
1642 cmd->iov_size);
1643 } else {
1644 trace_megasas_iov_read_underflow(cmd->index, len,
1645 cmd->iov_size);
1646 }
1647 cmd->iov_size = len;
1648 }
1649 scsi_req_continue(cmd->req);
1650 }
1651 return len;
1652 }
1653
1654 static int megasas_handle_scsi(MegasasState *s, MegasasCmd *cmd,
1655 int frame_cmd)
1656 {
1657 uint8_t *cdb;
1658 int target_id, lun_id, cdb_len;
1659 bool is_write;
1660 struct SCSIDevice *sdev = NULL;
1661 bool is_logical = (frame_cmd == MFI_CMD_LD_SCSI_IO);
1662
1663 cdb = cmd->frame->pass.cdb;
1664 target_id = cmd->frame->header.target_id;
1665 lun_id = cmd->frame->header.lun_id;
1666 cdb_len = cmd->frame->header.cdb_len;
1667
1668 if (is_logical) {
1669 if (target_id >= MFI_MAX_LD || lun_id != 0) {
1670 trace_megasas_scsi_target_not_present(
1671 mfi_frame_desc[frame_cmd], is_logical, target_id, lun_id);
1672 return MFI_STAT_DEVICE_NOT_FOUND;
1673 }
1674 }
1675 sdev = scsi_device_find(&s->bus, 0, target_id, lun_id);
1676
1677 cmd->iov_size = le32_to_cpu(cmd->frame->header.data_len);
1678 trace_megasas_handle_scsi(mfi_frame_desc[frame_cmd], is_logical,
1679 target_id, lun_id, sdev, cmd->iov_size);
1680
1681 if (!sdev || (megasas_is_jbod(s) && is_logical)) {
1682 trace_megasas_scsi_target_not_present(
1683 mfi_frame_desc[frame_cmd], is_logical, target_id, lun_id);
1684 return MFI_STAT_DEVICE_NOT_FOUND;
1685 }
1686
1687 if (cdb_len > 16) {
1688 trace_megasas_scsi_invalid_cdb_len(
1689 mfi_frame_desc[frame_cmd], is_logical,
1690 target_id, lun_id, cdb_len);
1691 megasas_write_sense(cmd, SENSE_CODE(INVALID_OPCODE));
1692 cmd->frame->header.scsi_status = CHECK_CONDITION;
1693 s->event_count++;
1694 return MFI_STAT_SCSI_DONE_WITH_ERROR;
1695 }
1696
1697 if (megasas_map_sgl(s, cmd, &cmd->frame->pass.sgl)) {
1698 megasas_write_sense(cmd, SENSE_CODE(TARGET_FAILURE));
1699 cmd->frame->header.scsi_status = CHECK_CONDITION;
1700 s->event_count++;
1701 return MFI_STAT_SCSI_DONE_WITH_ERROR;
1702 }
1703
1704 cmd->req = scsi_req_new(sdev, cmd->index, lun_id, cdb, cmd);
1705 if (!cmd->req) {
1706 trace_megasas_scsi_req_alloc_failed(
1707 mfi_frame_desc[frame_cmd], target_id, lun_id);
1708 megasas_write_sense(cmd, SENSE_CODE(NO_SENSE));
1709 cmd->frame->header.scsi_status = BUSY;
1710 s->event_count++;
1711 return MFI_STAT_SCSI_DONE_WITH_ERROR;
1712 }
1713
1714 is_write = (cmd->req->cmd.mode == SCSI_XFER_TO_DEV);
1715 if (cmd->iov_size) {
1716 if (is_write) {
1717 trace_megasas_scsi_write_start(cmd->index, cmd->iov_size);
1718 } else {
1719 trace_megasas_scsi_read_start(cmd->index, cmd->iov_size);
1720 }
1721 } else {
1722 trace_megasas_scsi_nodata(cmd->index);
1723 }
1724 megasas_enqueue_req(cmd, is_write);
1725 return MFI_STAT_INVALID_STATUS;
1726 }
1727
1728 static int megasas_handle_io(MegasasState *s, MegasasCmd *cmd, int frame_cmd)
1729 {
1730 uint32_t lba_count, lba_start_hi, lba_start_lo;
1731 uint64_t lba_start;
1732 bool is_write = (frame_cmd == MFI_CMD_LD_WRITE);
1733 uint8_t cdb[16];
1734 int len;
1735 struct SCSIDevice *sdev = NULL;
1736 int target_id, lun_id, cdb_len;
1737
1738 lba_count = le32_to_cpu(cmd->frame->io.header.data_len);
1739 lba_start_lo = le32_to_cpu(cmd->frame->io.lba_lo);
1740 lba_start_hi = le32_to_cpu(cmd->frame->io.lba_hi);
1741 lba_start = ((uint64_t)lba_start_hi << 32) | lba_start_lo;
1742
1743 target_id = cmd->frame->header.target_id;
1744 lun_id = cmd->frame->header.lun_id;
1745 cdb_len = cmd->frame->header.cdb_len;
1746
1747 if (target_id < MFI_MAX_LD && lun_id == 0) {
1748 sdev = scsi_device_find(&s->bus, 0, target_id, lun_id);
1749 }
1750
1751 trace_megasas_handle_io(cmd->index,
1752 mfi_frame_desc[frame_cmd], target_id, lun_id,
1753 (unsigned long)lba_start, (unsigned long)lba_count);
1754 if (!sdev) {
1755 trace_megasas_io_target_not_present(cmd->index,
1756 mfi_frame_desc[frame_cmd], target_id, lun_id);
1757 return MFI_STAT_DEVICE_NOT_FOUND;
1758 }
1759
1760 if (cdb_len > 16) {
1761 trace_megasas_scsi_invalid_cdb_len(
1762 mfi_frame_desc[frame_cmd], 1, target_id, lun_id, cdb_len);
1763 megasas_write_sense(cmd, SENSE_CODE(INVALID_OPCODE));
1764 cmd->frame->header.scsi_status = CHECK_CONDITION;
1765 s->event_count++;
1766 return MFI_STAT_SCSI_DONE_WITH_ERROR;
1767 }
1768
1769 cmd->iov_size = lba_count * sdev->blocksize;
1770 if (megasas_map_sgl(s, cmd, &cmd->frame->io.sgl)) {
1771 megasas_write_sense(cmd, SENSE_CODE(TARGET_FAILURE));
1772 cmd->frame->header.scsi_status = CHECK_CONDITION;
1773 s->event_count++;
1774 return MFI_STAT_SCSI_DONE_WITH_ERROR;
1775 }
1776
1777 megasas_encode_lba(cdb, lba_start, lba_count, is_write);
1778 cmd->req = scsi_req_new(sdev, cmd->index,
1779 lun_id, cdb, cmd);
1780 if (!cmd->req) {
1781 trace_megasas_scsi_req_alloc_failed(
1782 mfi_frame_desc[frame_cmd], target_id, lun_id);
1783 megasas_write_sense(cmd, SENSE_CODE(NO_SENSE));
1784 cmd->frame->header.scsi_status = BUSY;
1785 s->event_count++;
1786 return MFI_STAT_SCSI_DONE_WITH_ERROR;
1787 }
1788 len = megasas_enqueue_req(cmd, is_write);
1789 if (len > 0) {
1790 if (is_write) {
1791 trace_megasas_io_write_start(cmd->index, lba_start, lba_count, len);
1792 } else {
1793 trace_megasas_io_read_start(cmd->index, lba_start, lba_count, len);
1794 }
1795 }
1796 return MFI_STAT_INVALID_STATUS;
1797 }
1798
1799 static QEMUSGList *megasas_get_sg_list(SCSIRequest *req)
1800 {
1801 MegasasCmd *cmd = req->hba_private;
1802
1803 if (cmd->dcmd_opcode != -1) {
1804 return NULL;
1805 } else {
1806 return &cmd->qsg;
1807 }
1808 }
1809
1810 static void megasas_xfer_complete(SCSIRequest *req, uint32_t len)
1811 {
1812 MegasasCmd *cmd = req->hba_private;
1813 uint8_t *buf;
1814
1815 trace_megasas_io_complete(cmd->index, len);
1816
1817 if (cmd->dcmd_opcode != -1) {
1818 scsi_req_continue(req);
1819 return;
1820 }
1821
1822 buf = scsi_req_get_buf(req);
1823 if (cmd->dcmd_opcode == MFI_DCMD_PD_GET_INFO && cmd->iov_buf) {
1824 struct mfi_pd_info *info = cmd->iov_buf;
1825
1826 if (info->inquiry_data[0] == 0x7f) {
1827 memset(info->inquiry_data, 0, sizeof(info->inquiry_data));
1828 memcpy(info->inquiry_data, buf, len);
1829 } else if (info->vpd_page83[0] == 0x7f) {
1830 memset(info->vpd_page83, 0, sizeof(info->vpd_page83));
1831 memcpy(info->vpd_page83, buf, len);
1832 }
1833 scsi_req_continue(req);
1834 } else if (cmd->dcmd_opcode == MFI_DCMD_LD_GET_INFO) {
1835 struct mfi_ld_info *info = cmd->iov_buf;
1836
1837 if (cmd->iov_buf) {
1838 memcpy(info->vpd_page83, buf, sizeof(info->vpd_page83));
1839 scsi_req_continue(req);
1840 }
1841 }
1842 }
1843
1844 static void megasas_command_complete(SCSIRequest *req, uint32_t status,
1845 size_t resid)
1846 {
1847 MegasasCmd *cmd = req->hba_private;
1848 uint8_t cmd_status = MFI_STAT_OK;
1849
1850 trace_megasas_command_complete(cmd->index, status, resid);
1851
1852 if (req->io_canceled) {
1853 return;
1854 }
1855
1856 if (cmd->dcmd_opcode != -1) {
1857 /*
1858 * Internal command complete
1859 */
1860 cmd_status = megasas_finish_internal_dcmd(cmd, req, resid);
1861 if (cmd_status == MFI_STAT_INVALID_STATUS) {
1862 return;
1863 }
1864 } else {
1865 req->status = status;
1866 trace_megasas_scsi_complete(cmd->index, req->status,
1867 cmd->iov_size, req->cmd.xfer);
1868 if (req->status != GOOD) {
1869 cmd_status = MFI_STAT_SCSI_DONE_WITH_ERROR;
1870 }
1871 if (req->status == CHECK_CONDITION) {
1872 megasas_copy_sense(cmd);
1873 }
1874
1875 cmd->frame->header.scsi_status = req->status;
1876 }
1877 cmd->frame->header.cmd_status = cmd_status;
1878 megasas_complete_command(cmd);
1879 }
1880
1881 static void megasas_command_cancelled(SCSIRequest *req)
1882 {
1883 MegasasCmd *cmd = req->hba_private;
1884
1885 if (!cmd) {
1886 return;
1887 }
1888 cmd->frame->header.cmd_status = MFI_STAT_SCSI_IO_FAILED;
1889 megasas_complete_command(cmd);
1890 }
1891
1892 static int megasas_handle_abort(MegasasState *s, MegasasCmd *cmd)
1893 {
1894 uint64_t abort_ctx = le64_to_cpu(cmd->frame->abort.abort_context);
1895 hwaddr abort_addr, addr_hi, addr_lo;
1896 MegasasCmd *abort_cmd;
1897
1898 addr_hi = le32_to_cpu(cmd->frame->abort.abort_mfi_addr_hi);
1899 addr_lo = le32_to_cpu(cmd->frame->abort.abort_mfi_addr_lo);
1900 abort_addr = ((uint64_t)addr_hi << 32) | addr_lo;
1901
1902 abort_cmd = megasas_lookup_frame(s, abort_addr);
1903 if (!abort_cmd) {
1904 trace_megasas_abort_no_cmd(cmd->index, abort_ctx);
1905 s->event_count++;
1906 return MFI_STAT_OK;
1907 }
1908 if (!megasas_use_queue64(s)) {
1909 abort_ctx &= (uint64_t)0xFFFFFFFF;
1910 }
1911 if (abort_cmd->context != abort_ctx) {
1912 trace_megasas_abort_invalid_context(cmd->index, abort_cmd->context,
1913 abort_cmd->index);
1914 s->event_count++;
1915 return MFI_STAT_ABORT_NOT_POSSIBLE;
1916 }
1917 trace_megasas_abort_frame(cmd->index, abort_cmd->index);
1918 megasas_abort_command(abort_cmd);
1919 if (!s->event_cmd || abort_cmd != s->event_cmd) {
1920 s->event_cmd = NULL;
1921 }
1922 s->event_count++;
1923 return MFI_STAT_OK;
1924 }
1925
1926 static void megasas_handle_frame(MegasasState *s, uint64_t frame_addr,
1927 uint32_t frame_count)
1928 {
1929 uint8_t frame_status = MFI_STAT_INVALID_CMD;
1930 uint64_t frame_context;
1931 int frame_cmd;
1932 MegasasCmd *cmd;
1933
1934 /*
1935 * Always read 64bit context, top bits will be
1936 * masked out if required in megasas_enqueue_frame()
1937 */
1938 frame_context = megasas_frame_get_context(s, frame_addr);
1939
1940 cmd = megasas_enqueue_frame(s, frame_addr, frame_context, frame_count);
1941 if (!cmd) {
1942 /* reply queue full */
1943 trace_megasas_frame_busy(frame_addr);
1944 megasas_frame_set_scsi_status(s, frame_addr, BUSY);
1945 megasas_frame_set_cmd_status(s, frame_addr, MFI_STAT_SCSI_DONE_WITH_ERROR);
1946 megasas_complete_frame(s, frame_context);
1947 s->event_count++;
1948 return;
1949 }
1950 frame_cmd = cmd->frame->header.frame_cmd;
1951 switch (frame_cmd) {
1952 case MFI_CMD_INIT:
1953 frame_status = megasas_init_firmware(s, cmd);
1954 break;
1955 case MFI_CMD_DCMD:
1956 frame_status = megasas_handle_dcmd(s, cmd);
1957 break;
1958 case MFI_CMD_ABORT:
1959 frame_status = megasas_handle_abort(s, cmd);
1960 break;
1961 case MFI_CMD_PD_SCSI_IO:
1962 case MFI_CMD_LD_SCSI_IO:
1963 frame_status = megasas_handle_scsi(s, cmd, frame_cmd);
1964 break;
1965 case MFI_CMD_LD_READ:
1966 case MFI_CMD_LD_WRITE:
1967 frame_status = megasas_handle_io(s, cmd, frame_cmd);
1968 break;
1969 default:
1970 trace_megasas_unhandled_frame_cmd(cmd->index, frame_cmd);
1971 s->event_count++;
1972 break;
1973 }
1974 if (frame_status != MFI_STAT_INVALID_STATUS) {
1975 if (cmd->frame) {
1976 cmd->frame->header.cmd_status = frame_status;
1977 } else {
1978 megasas_frame_set_cmd_status(s, frame_addr, frame_status);
1979 }
1980 megasas_unmap_frame(s, cmd);
1981 megasas_complete_frame(s, cmd->context);
1982 }
1983 }
1984
1985 static uint64_t megasas_mmio_read(void *opaque, hwaddr addr,
1986 unsigned size)
1987 {
1988 MegasasState *s = opaque;
1989 PCIDevice *pci_dev = PCI_DEVICE(s);
1990 MegasasBaseClass *base_class = MEGASAS_DEVICE_GET_CLASS(s);
1991 uint32_t retval = 0;
1992
1993 switch (addr) {
1994 case MFI_IDB:
1995 retval = 0;
1996 trace_megasas_mmio_readl("MFI_IDB", retval);
1997 break;
1998 case MFI_OMSG0:
1999 case MFI_OSP0:
2000 retval = (msix_present(pci_dev) ? MFI_FWSTATE_MSIX_SUPPORTED : 0) |
2001 (s->fw_state & MFI_FWSTATE_MASK) |
2002 ((s->fw_sge & 0xff) << 16) |
2003 (s->fw_cmds & 0xFFFF);
2004 trace_megasas_mmio_readl(addr == MFI_OMSG0 ? "MFI_OMSG0" : "MFI_OSP0",
2005 retval);
2006 break;
2007 case MFI_OSTS:
2008 if (megasas_intr_enabled(s) && s->doorbell) {
2009 retval = base_class->osts;
2010 }
2011 trace_megasas_mmio_readl("MFI_OSTS", retval);
2012 break;
2013 case MFI_OMSK:
2014 retval = s->intr_mask;
2015 trace_megasas_mmio_readl("MFI_OMSK", retval);
2016 break;
2017 case MFI_ODCR0:
2018 retval = s->doorbell ? 1 : 0;
2019 trace_megasas_mmio_readl("MFI_ODCR0", retval);
2020 break;
2021 case MFI_DIAG:
2022 retval = s->diag;
2023 trace_megasas_mmio_readl("MFI_DIAG", retval);
2024 break;
2025 case MFI_OSP1:
2026 retval = 15;
2027 trace_megasas_mmio_readl("MFI_OSP1", retval);
2028 break;
2029 default:
2030 trace_megasas_mmio_invalid_readl(addr);
2031 break;
2032 }
2033 return retval;
2034 }
2035
2036 static int adp_reset_seq[] = {0x00, 0x04, 0x0b, 0x02, 0x07, 0x0d};
2037
2038 static void megasas_mmio_write(void *opaque, hwaddr addr,
2039 uint64_t val, unsigned size)
2040 {
2041 MegasasState *s = opaque;
2042 PCIDevice *pci_dev = PCI_DEVICE(s);
2043 uint64_t frame_addr;
2044 uint32_t frame_count;
2045 int i;
2046
2047 switch (addr) {
2048 case MFI_IDB:
2049 trace_megasas_mmio_writel("MFI_IDB", val);
2050 if (val & MFI_FWINIT_ABORT) {
2051 /* Abort all pending cmds */
2052 for (i = 0; i < s->fw_cmds; i++) {
2053 megasas_abort_command(&s->frames[i]);
2054 }
2055 }
2056 if (val & MFI_FWINIT_READY) {
2057 /* move to FW READY */
2058 megasas_soft_reset(s);
2059 }
2060 if (val & MFI_FWINIT_MFIMODE) {
2061 /* discard MFIs */
2062 }
2063 if (val & MFI_FWINIT_STOP_ADP) {
2064 /* Terminal error, stop processing */
2065 s->fw_state = MFI_FWSTATE_FAULT;
2066 }
2067 break;
2068 case MFI_OMSK:
2069 trace_megasas_mmio_writel("MFI_OMSK", val);
2070 s->intr_mask = val;
2071 if (!megasas_intr_enabled(s) &&
2072 !msi_enabled(pci_dev) &&
2073 !msix_enabled(pci_dev)) {
2074 trace_megasas_irq_lower();
2075 pci_irq_deassert(pci_dev);
2076 }
2077 if (megasas_intr_enabled(s)) {
2078 if (msix_enabled(pci_dev)) {
2079 trace_megasas_msix_enabled(0);
2080 } else if (msi_enabled(pci_dev)) {
2081 trace_megasas_msi_enabled(0);
2082 } else {
2083 trace_megasas_intr_enabled();
2084 }
2085 } else {
2086 trace_megasas_intr_disabled();
2087 megasas_soft_reset(s);
2088 }
2089 break;
2090 case MFI_ODCR0:
2091 trace_megasas_mmio_writel("MFI_ODCR0", val);
2092 s->doorbell = 0;
2093 if (megasas_intr_enabled(s)) {
2094 if (!msix_enabled(pci_dev) && !msi_enabled(pci_dev)) {
2095 trace_megasas_irq_lower();
2096 pci_irq_deassert(pci_dev);
2097 }
2098 }
2099 break;
2100 case MFI_IQPH:
2101 trace_megasas_mmio_writel("MFI_IQPH", val);
2102 /* Received high 32 bits of a 64 bit MFI frame address */
2103 s->frame_hi = val;
2104 break;
2105 case MFI_IQPL:
2106 trace_megasas_mmio_writel("MFI_IQPL", val);
2107 /* Received low 32 bits of a 64 bit MFI frame address */
2108 /* Fallthrough */
2109 case MFI_IQP:
2110 if (addr == MFI_IQP) {
2111 trace_megasas_mmio_writel("MFI_IQP", val);
2112 /* Received 64 bit MFI frame address */
2113 s->frame_hi = 0;
2114 }
2115 frame_addr = (val & ~0x1F);
2116 /* Add possible 64 bit offset */
2117 frame_addr |= ((uint64_t)s->frame_hi << 32);
2118 s->frame_hi = 0;
2119 frame_count = (val >> 1) & 0xF;
2120 megasas_handle_frame(s, frame_addr, frame_count);
2121 break;
2122 case MFI_SEQ:
2123 trace_megasas_mmio_writel("MFI_SEQ", val);
2124 /* Magic sequence to start ADP reset */
2125 if (adp_reset_seq[s->adp_reset++] == val) {
2126 if (s->adp_reset == 6) {
2127 s->adp_reset = 0;
2128 s->diag = MFI_DIAG_WRITE_ENABLE;
2129 }
2130 } else {
2131 s->adp_reset = 0;
2132 s->diag = 0;
2133 }
2134 break;
2135 case MFI_DIAG:
2136 trace_megasas_mmio_writel("MFI_DIAG", val);
2137 /* ADP reset */
2138 if ((s->diag & MFI_DIAG_WRITE_ENABLE) &&
2139 (val & MFI_DIAG_RESET_ADP)) {
2140 s->diag |= MFI_DIAG_RESET_ADP;
2141 megasas_soft_reset(s);
2142 s->adp_reset = 0;
2143 s->diag = 0;
2144 }
2145 break;
2146 default:
2147 trace_megasas_mmio_invalid_writel(addr, val);
2148 break;
2149 }
2150 }
2151
2152 static const MemoryRegionOps megasas_mmio_ops = {
2153 .read = megasas_mmio_read,
2154 .write = megasas_mmio_write,
2155 .endianness = DEVICE_LITTLE_ENDIAN,
2156 .impl = {
2157 .min_access_size = 8,
2158 .max_access_size = 8,
2159 }
2160 };
2161
2162 static uint64_t megasas_port_read(void *opaque, hwaddr addr,
2163 unsigned size)
2164 {
2165 return megasas_mmio_read(opaque, addr & 0xff, size);
2166 }
2167
2168 static void megasas_port_write(void *opaque, hwaddr addr,
2169 uint64_t val, unsigned size)
2170 {
2171 megasas_mmio_write(opaque, addr & 0xff, val, size);
2172 }
2173
2174 static const MemoryRegionOps megasas_port_ops = {
2175 .read = megasas_port_read,
2176 .write = megasas_port_write,
2177 .endianness = DEVICE_LITTLE_ENDIAN,
2178 .impl = {
2179 .min_access_size = 4,
2180 .max_access_size = 4,
2181 }
2182 };
2183
2184 static uint64_t megasas_queue_read(void *opaque, hwaddr addr,
2185 unsigned size)
2186 {
2187 return 0;
2188 }
2189
2190 static void megasas_queue_write(void *opaque, hwaddr addr,
2191 uint64_t val, unsigned size)
2192 {
2193 return;
2194 }
2195
2196 static const MemoryRegionOps megasas_queue_ops = {
2197 .read = megasas_queue_read,
2198 .write = megasas_queue_write,
2199 .endianness = DEVICE_LITTLE_ENDIAN,
2200 .impl = {
2201 .min_access_size = 8,
2202 .max_access_size = 8,
2203 }
2204 };
2205
2206 static void megasas_soft_reset(MegasasState *s)
2207 {
2208 int i;
2209 MegasasCmd *cmd;
2210
2211 trace_megasas_reset(s->fw_state);
2212 for (i = 0; i < s->fw_cmds; i++) {
2213 cmd = &s->frames[i];
2214 megasas_abort_command(cmd);
2215 }
2216 if (s->fw_state == MFI_FWSTATE_READY) {
2217 BusChild *kid;
2218
2219 /*
2220 * The EFI firmware doesn't handle UA,
2221 * so we need to clear the Power On/Reset UA
2222 * after the initial reset.
2223 */
2224 QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
2225 SCSIDevice *sdev = SCSI_DEVICE(kid->child);
2226
2227 sdev->unit_attention = SENSE_CODE(NO_SENSE);
2228 scsi_device_unit_attention_reported(sdev);
2229 }
2230 }
2231 megasas_reset_frames(s);
2232 s->reply_queue_len = s->fw_cmds;
2233 s->reply_queue_pa = 0;
2234 s->consumer_pa = 0;
2235 s->producer_pa = 0;
2236 s->fw_state = MFI_FWSTATE_READY;
2237 s->doorbell = 0;
2238 s->intr_mask = MEGASAS_INTR_DISABLED_MASK;
2239 s->frame_hi = 0;
2240 s->flags &= ~MEGASAS_MASK_USE_QUEUE64;
2241 s->event_count++;
2242 s->boot_event = s->event_count;
2243 }
2244
2245 static void megasas_scsi_reset(DeviceState *dev)
2246 {
2247 MegasasState *s = MEGASAS(dev);
2248
2249 megasas_soft_reset(s);
2250 }
2251
2252 static const VMStateDescription vmstate_megasas_gen1 = {
2253 .name = "megasas",
2254 .version_id = 0,
2255 .minimum_version_id = 0,
2256 .fields = (VMStateField[]) {
2257 VMSTATE_PCI_DEVICE(parent_obj, MegasasState),
2258 VMSTATE_MSIX(parent_obj, MegasasState),
2259
2260 VMSTATE_INT32(fw_state, MegasasState),
2261 VMSTATE_INT32(intr_mask, MegasasState),
2262 VMSTATE_INT32(doorbell, MegasasState),
2263 VMSTATE_UINT64(reply_queue_pa, MegasasState),
2264 VMSTATE_UINT64(consumer_pa, MegasasState),
2265 VMSTATE_UINT64(producer_pa, MegasasState),
2266 VMSTATE_END_OF_LIST()
2267 }
2268 };
2269
2270 static const VMStateDescription vmstate_megasas_gen2 = {
2271 .name = "megasas-gen2",
2272 .version_id = 0,
2273 .minimum_version_id = 0,
2274 .minimum_version_id_old = 0,
2275 .fields = (VMStateField[]) {
2276 VMSTATE_PCI_DEVICE(parent_obj, MegasasState),
2277 VMSTATE_MSIX(parent_obj, MegasasState),
2278
2279 VMSTATE_INT32(fw_state, MegasasState),
2280 VMSTATE_INT32(intr_mask, MegasasState),
2281 VMSTATE_INT32(doorbell, MegasasState),
2282 VMSTATE_UINT64(reply_queue_pa, MegasasState),
2283 VMSTATE_UINT64(consumer_pa, MegasasState),
2284 VMSTATE_UINT64(producer_pa, MegasasState),
2285 VMSTATE_END_OF_LIST()
2286 }
2287 };
2288
2289 static void megasas_scsi_uninit(PCIDevice *d)
2290 {
2291 MegasasState *s = MEGASAS(d);
2292
2293 if (megasas_use_msix(s)) {
2294 msix_uninit(d, &s->mmio_io, &s->mmio_io);
2295 }
2296 msi_uninit(d);
2297 }
2298
2299 static const struct SCSIBusInfo megasas_scsi_info = {
2300 .tcq = true,
2301 .max_target = MFI_MAX_LD,
2302 .max_lun = 255,
2303
2304 .transfer_data = megasas_xfer_complete,
2305 .get_sg_list = megasas_get_sg_list,
2306 .complete = megasas_command_complete,
2307 .cancel = megasas_command_cancelled,
2308 };
2309
2310 static void megasas_scsi_realize(PCIDevice *dev, Error **errp)
2311 {
2312 MegasasState *s = MEGASAS(dev);
2313 MegasasBaseClass *b = MEGASAS_DEVICE_GET_CLASS(s);
2314 uint8_t *pci_conf;
2315 int i, bar_type;
2316 Error *err = NULL;
2317 int ret;
2318
2319 pci_conf = dev->config;
2320
2321 /* PCI latency timer = 0 */
2322 pci_conf[PCI_LATENCY_TIMER] = 0;
2323 /* Interrupt pin 1 */
2324 pci_conf[PCI_INTERRUPT_PIN] = 0x01;
2325
2326 if (s->msi != ON_OFF_AUTO_OFF) {
2327 ret = msi_init(dev, 0x50, 1, true, false, &err);
2328 /* Any error other than -ENOTSUP(board's MSI support is broken)
2329 * is a programming error */
2330 assert(!ret || ret == -ENOTSUP);
2331 if (ret && s->msi == ON_OFF_AUTO_ON) {
2332 /* Can't satisfy user's explicit msi=on request, fail */
2333 error_append_hint(&err, "You have to use msi=auto (default) or "
2334 "msi=off with this machine type.\n");
2335 error_propagate(errp, err);
2336 return;
2337 } else if (ret) {
2338 /* With msi=auto, we fall back to MSI off silently */
2339 s->msi = ON_OFF_AUTO_OFF;
2340 error_free(err);
2341 }
2342 }
2343
2344 memory_region_init_io(&s->mmio_io, OBJECT(s), &megasas_mmio_ops, s,
2345 "megasas-mmio", 0x4000);
2346 memory_region_init_io(&s->port_io, OBJECT(s), &megasas_port_ops, s,
2347 "megasas-io", 256);
2348 memory_region_init_io(&s->queue_io, OBJECT(s), &megasas_queue_ops, s,
2349 "megasas-queue", 0x40000);
2350
2351 if (megasas_use_msix(s) &&
2352 msix_init(dev, 15, &s->mmio_io, b->mmio_bar, 0x2000,
2353 &s->mmio_io, b->mmio_bar, 0x3800, 0x68, NULL)) {
2354 /* TODO: check msix_init's error, and should fail on msix=on */
2355 s->msix = ON_OFF_AUTO_OFF;
2356 }
2357
2358 if (pci_is_express(dev)) {
2359 pcie_endpoint_cap_init(dev, 0xa0);
2360 }
2361
2362 bar_type = PCI_BASE_ADDRESS_SPACE_MEMORY | PCI_BASE_ADDRESS_MEM_TYPE_64;
2363 pci_register_bar(dev, b->ioport_bar,
2364 PCI_BASE_ADDRESS_SPACE_IO, &s->port_io);
2365 pci_register_bar(dev, b->mmio_bar, bar_type, &s->mmio_io);
2366 pci_register_bar(dev, 3, bar_type, &s->queue_io);
2367
2368 if (megasas_use_msix(s)) {
2369 msix_vector_use(dev, 0);
2370 }
2371
2372 s->fw_state = MFI_FWSTATE_READY;
2373 if (!s->sas_addr) {
2374 s->sas_addr = ((NAA_LOCALLY_ASSIGNED_ID << 24) |
2375 IEEE_COMPANY_LOCALLY_ASSIGNED) << 36;
2376 s->sas_addr |= (pci_dev_bus_num(dev) << 16);
2377 s->sas_addr |= (PCI_SLOT(dev->devfn) << 8);
2378 s->sas_addr |= PCI_FUNC(dev->devfn);
2379 }
2380 if (!s->hba_serial) {
2381 s->hba_serial = g_strdup(MEGASAS_HBA_SERIAL);
2382 }
2383 if (s->fw_sge >= MEGASAS_MAX_SGE - MFI_PASS_FRAME_SIZE) {
2384 s->fw_sge = MEGASAS_MAX_SGE - MFI_PASS_FRAME_SIZE;
2385 } else if (s->fw_sge >= 128 - MFI_PASS_FRAME_SIZE) {
2386 s->fw_sge = 128 - MFI_PASS_FRAME_SIZE;
2387 } else {
2388 s->fw_sge = 64 - MFI_PASS_FRAME_SIZE;
2389 }
2390 if (s->fw_cmds > MEGASAS_MAX_FRAMES) {
2391 s->fw_cmds = MEGASAS_MAX_FRAMES;
2392 }
2393 trace_megasas_init(s->fw_sge, s->fw_cmds,
2394 megasas_is_jbod(s) ? "jbod" : "raid");
2395
2396 if (megasas_is_jbod(s)) {
2397 s->fw_luns = MFI_MAX_SYS_PDS;
2398 } else {
2399 s->fw_luns = MFI_MAX_LD;
2400 }
2401 s->producer_pa = 0;
2402 s->consumer_pa = 0;
2403 for (i = 0; i < s->fw_cmds; i++) {
2404 s->frames[i].index = i;
2405 s->frames[i].context = -1;
2406 s->frames[i].pa = 0;
2407 s->frames[i].state = s;
2408 }
2409
2410 scsi_bus_new(&s->bus, sizeof(s->bus), DEVICE(dev),
2411 &megasas_scsi_info, NULL);
2412 }
2413
2414 static Property megasas_properties_gen1[] = {
2415 DEFINE_PROP_UINT32("max_sge", MegasasState, fw_sge,
2416 MEGASAS_DEFAULT_SGE),
2417 DEFINE_PROP_UINT32("max_cmds", MegasasState, fw_cmds,
2418 MEGASAS_DEFAULT_FRAMES),
2419 DEFINE_PROP_STRING("hba_serial", MegasasState, hba_serial),
2420 DEFINE_PROP_UINT64("sas_address", MegasasState, sas_addr, 0),
2421 DEFINE_PROP_ON_OFF_AUTO("msi", MegasasState, msi, ON_OFF_AUTO_AUTO),
2422 DEFINE_PROP_ON_OFF_AUTO("msix", MegasasState, msix, ON_OFF_AUTO_AUTO),
2423 DEFINE_PROP_BIT("use_jbod", MegasasState, flags,
2424 MEGASAS_FLAG_USE_JBOD, false),
2425 DEFINE_PROP_END_OF_LIST(),
2426 };
2427
2428 static Property megasas_properties_gen2[] = {
2429 DEFINE_PROP_UINT32("max_sge", MegasasState, fw_sge,
2430 MEGASAS_DEFAULT_SGE),
2431 DEFINE_PROP_UINT32("max_cmds", MegasasState, fw_cmds,
2432 MEGASAS_GEN2_DEFAULT_FRAMES),
2433 DEFINE_PROP_STRING("hba_serial", MegasasState, hba_serial),
2434 DEFINE_PROP_UINT64("sas_address", MegasasState, sas_addr, 0),
2435 DEFINE_PROP_ON_OFF_AUTO("msi", MegasasState, msi, ON_OFF_AUTO_AUTO),
2436 DEFINE_PROP_ON_OFF_AUTO("msix", MegasasState, msix, ON_OFF_AUTO_AUTO),
2437 DEFINE_PROP_BIT("use_jbod", MegasasState, flags,
2438 MEGASAS_FLAG_USE_JBOD, false),
2439 DEFINE_PROP_END_OF_LIST(),
2440 };
2441
2442 typedef struct MegasasInfo {
2443 const char *name;
2444 const char *desc;
2445 const char *product_name;
2446 const char *product_version;
2447 uint16_t device_id;
2448 uint16_t subsystem_id;
2449 int ioport_bar;
2450 int mmio_bar;
2451 int osts;
2452 const VMStateDescription *vmsd;
2453 Property *props;
2454 InterfaceInfo *interfaces;
2455 } MegasasInfo;
2456
2457 static struct MegasasInfo megasas_devices[] = {
2458 {
2459 .name = TYPE_MEGASAS_GEN1,
2460 .desc = "LSI MegaRAID SAS 1078",
2461 .product_name = "LSI MegaRAID SAS 8708EM2",
2462 .product_version = MEGASAS_VERSION_GEN1,
2463 .device_id = PCI_DEVICE_ID_LSI_SAS1078,
2464 .subsystem_id = 0x1013,
2465 .ioport_bar = 2,
2466 .mmio_bar = 0,
2467 .osts = MFI_1078_RM | 1,
2468 .vmsd = &vmstate_megasas_gen1,
2469 .props = megasas_properties_gen1,
2470 .interfaces = (InterfaceInfo[]) {
2471 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
2472 { },
2473 },
2474 },{
2475 .name = TYPE_MEGASAS_GEN2,
2476 .desc = "LSI MegaRAID SAS 2108",
2477 .product_name = "LSI MegaRAID SAS 9260-8i",
2478 .product_version = MEGASAS_VERSION_GEN2,
2479 .device_id = PCI_DEVICE_ID_LSI_SAS0079,
2480 .subsystem_id = 0x9261,
2481 .ioport_bar = 0,
2482 .mmio_bar = 1,
2483 .osts = MFI_GEN2_RM,
2484 .vmsd = &vmstate_megasas_gen2,
2485 .props = megasas_properties_gen2,
2486 .interfaces = (InterfaceInfo[]) {
2487 { INTERFACE_PCIE_DEVICE },
2488 { }
2489 },
2490 }
2491 };
2492
2493 static void megasas_class_init(ObjectClass *oc, void *data)
2494 {
2495 DeviceClass *dc = DEVICE_CLASS(oc);
2496 PCIDeviceClass *pc = PCI_DEVICE_CLASS(oc);
2497 MegasasBaseClass *e = MEGASAS_DEVICE_CLASS(oc);
2498 const MegasasInfo *info = data;
2499
2500 pc->realize = megasas_scsi_realize;
2501 pc->exit = megasas_scsi_uninit;
2502 pc->vendor_id = PCI_VENDOR_ID_LSI_LOGIC;
2503 pc->device_id = info->device_id;
2504 pc->subsystem_vendor_id = PCI_VENDOR_ID_LSI_LOGIC;
2505 pc->subsystem_id = info->subsystem_id;
2506 pc->class_id = PCI_CLASS_STORAGE_RAID;
2507 e->mmio_bar = info->mmio_bar;
2508 e->ioport_bar = info->ioport_bar;
2509 e->osts = info->osts;
2510 e->product_name = info->product_name;
2511 e->product_version = info->product_version;
2512 dc->props = info->props;
2513 dc->reset = megasas_scsi_reset;
2514 dc->vmsd = info->vmsd;
2515 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
2516 dc->desc = info->desc;
2517 }
2518
2519 static const TypeInfo megasas_info = {
2520 .name = TYPE_MEGASAS_BASE,
2521 .parent = TYPE_PCI_DEVICE,
2522 .instance_size = sizeof(MegasasState),
2523 .class_size = sizeof(MegasasBaseClass),
2524 .abstract = true,
2525 };
2526
2527 static void megasas_register_types(void)
2528 {
2529 int i;
2530
2531 type_register_static(&megasas_info);
2532 for (i = 0; i < ARRAY_SIZE(megasas_devices); i++) {
2533 const MegasasInfo *info = &megasas_devices[i];
2534 TypeInfo type_info = {};
2535
2536 type_info.name = info->name;
2537 type_info.parent = TYPE_MEGASAS_BASE;
2538 type_info.class_data = (void *)info;
2539 type_info.class_init = megasas_class_init;
2540 type_info.interfaces = info->interfaces;
2541
2542 type_register(&type_info);
2543 }
2544 }
2545
2546 type_init(megasas_register_types)