]> git.proxmox.com Git - mirror_qemu.git/blob - hw/vga-pci.c
Rename target_phys_addr_t to hwaddr
[mirror_qemu.git] / hw / vga-pci.c
1 /*
2 * QEMU PCI VGA Emulator.
3 *
4 * see docs/specs/standard-vga.txt for virtual hardware specs.
5 *
6 * Copyright (c) 2003 Fabrice Bellard
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 */
26 #include "hw.h"
27 #include "console.h"
28 #include "pci.h"
29 #include "vga_int.h"
30 #include "pixel_ops.h"
31 #include "qemu-timer.h"
32 #include "loader.h"
33
34 #define PCI_VGA_IOPORT_OFFSET 0x400
35 #define PCI_VGA_IOPORT_SIZE (0x3e0 - 0x3c0)
36 #define PCI_VGA_BOCHS_OFFSET 0x500
37 #define PCI_VGA_BOCHS_SIZE (0x0b * 2)
38 #define PCI_VGA_MMIO_SIZE 0x1000
39
40 enum vga_pci_flags {
41 PCI_VGA_FLAG_ENABLE_MMIO = 1,
42 };
43
44 typedef struct PCIVGAState {
45 PCIDevice dev;
46 VGACommonState vga;
47 uint32_t flags;
48 MemoryRegion mmio;
49 MemoryRegion ioport;
50 MemoryRegion bochs;
51 } PCIVGAState;
52
53 static const VMStateDescription vmstate_vga_pci = {
54 .name = "vga",
55 .version_id = 2,
56 .minimum_version_id = 2,
57 .minimum_version_id_old = 2,
58 .fields = (VMStateField []) {
59 VMSTATE_PCI_DEVICE(dev, PCIVGAState),
60 VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState),
61 VMSTATE_END_OF_LIST()
62 }
63 };
64
65 static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr,
66 unsigned size)
67 {
68 PCIVGAState *d = ptr;
69 uint64_t ret = 0;
70
71 switch (size) {
72 case 1:
73 ret = vga_ioport_read(&d->vga, addr);
74 break;
75 case 2:
76 ret = vga_ioport_read(&d->vga, addr);
77 ret |= vga_ioport_read(&d->vga, addr+1) << 8;
78 break;
79 }
80 return ret;
81 }
82
83 static void pci_vga_ioport_write(void *ptr, hwaddr addr,
84 uint64_t val, unsigned size)
85 {
86 PCIVGAState *d = ptr;
87 switch (size) {
88 case 1:
89 vga_ioport_write(&d->vga, addr, val);
90 break;
91 case 2:
92 /*
93 * Update bytes in little endian order. Allows to update
94 * indexed registers with a single word write because the
95 * index byte is updated first.
96 */
97 vga_ioport_write(&d->vga, addr, val & 0xff);
98 vga_ioport_write(&d->vga, addr+1, (val >> 8) & 0xff);
99 break;
100 }
101 }
102
103 static const MemoryRegionOps pci_vga_ioport_ops = {
104 .read = pci_vga_ioport_read,
105 .write = pci_vga_ioport_write,
106 .valid.min_access_size = 1,
107 .valid.max_access_size = 4,
108 .impl.min_access_size = 1,
109 .impl.max_access_size = 2,
110 .endianness = DEVICE_LITTLE_ENDIAN,
111 };
112
113 static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr,
114 unsigned size)
115 {
116 PCIVGAState *d = ptr;
117 int index = addr >> 1;
118
119 vbe_ioport_write_index(&d->vga, 0, index);
120 return vbe_ioport_read_data(&d->vga, 0);
121 }
122
123 static void pci_vga_bochs_write(void *ptr, hwaddr addr,
124 uint64_t val, unsigned size)
125 {
126 PCIVGAState *d = ptr;
127 int index = addr >> 1;
128
129 vbe_ioport_write_index(&d->vga, 0, index);
130 vbe_ioport_write_data(&d->vga, 0, val);
131 }
132
133 static const MemoryRegionOps pci_vga_bochs_ops = {
134 .read = pci_vga_bochs_read,
135 .write = pci_vga_bochs_write,
136 .valid.min_access_size = 1,
137 .valid.max_access_size = 4,
138 .impl.min_access_size = 2,
139 .impl.max_access_size = 2,
140 .endianness = DEVICE_LITTLE_ENDIAN,
141 };
142
143 static int pci_std_vga_initfn(PCIDevice *dev)
144 {
145 PCIVGAState *d = DO_UPCAST(PCIVGAState, dev, dev);
146 VGACommonState *s = &d->vga;
147
148 /* vga + console init */
149 vga_common_init(s);
150 vga_init(s, pci_address_space(dev), pci_address_space_io(dev), true);
151
152 s->ds = graphic_console_init(s->update, s->invalidate,
153 s->screen_dump, s->text_update, s);
154
155 /* XXX: VGA_RAM_SIZE must be a power of two */
156 pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
157
158 /* mmio bar for vga register access */
159 if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) {
160 memory_region_init(&d->mmio, "vga.mmio", 4096);
161 memory_region_init_io(&d->ioport, &pci_vga_ioport_ops, d,
162 "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
163 memory_region_init_io(&d->bochs, &pci_vga_bochs_ops, d,
164 "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
165
166 memory_region_add_subregion(&d->mmio, PCI_VGA_IOPORT_OFFSET,
167 &d->ioport);
168 memory_region_add_subregion(&d->mmio, PCI_VGA_BOCHS_OFFSET,
169 &d->bochs);
170 pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
171 }
172
173 if (!dev->rom_bar) {
174 /* compatibility with pc-0.13 and older */
175 vga_init_vbe(s, pci_address_space(dev));
176 }
177
178 return 0;
179 }
180
181 static Property vga_pci_properties[] = {
182 DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
183 DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true),
184 DEFINE_PROP_END_OF_LIST(),
185 };
186
187 static void vga_class_init(ObjectClass *klass, void *data)
188 {
189 DeviceClass *dc = DEVICE_CLASS(klass);
190 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
191
192 k->no_hotplug = 1;
193 k->init = pci_std_vga_initfn;
194 k->romfile = "vgabios-stdvga.bin";
195 k->vendor_id = PCI_VENDOR_ID_QEMU;
196 k->device_id = PCI_DEVICE_ID_QEMU_VGA;
197 k->class_id = PCI_CLASS_DISPLAY_VGA;
198 dc->vmsd = &vmstate_vga_pci;
199 dc->props = vga_pci_properties;
200 }
201
202 static TypeInfo vga_info = {
203 .name = "VGA",
204 .parent = TYPE_PCI_DEVICE,
205 .instance_size = sizeof(PCIVGAState),
206 .class_init = vga_class_init,
207 };
208
209 static void vga_register_types(void)
210 {
211 type_register_static(&vga_info);
212 }
213
214 type_init(vga_register_types)