]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blob - include/drm/drm_dp_helper.h
Merge branch 'drm/next/du' of git://linuxtv.org/pinchartl/media into drm-next
[mirror_ubuntu-focal-kernel.git] / include / drm / drm_dp_helper.h
1 /*
2 * Copyright © 2008 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
23 #ifndef _DRM_DP_HELPER_H_
24 #define _DRM_DP_HELPER_H_
25
26 #include <linux/types.h>
27 #include <linux/i2c.h>
28 #include <linux/delay.h>
29
30 /*
31 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
32 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
33 * 1.0 devices basically don't exist in the wild.
34 *
35 * Abbreviations, in chronological order:
36 *
37 * eDP: Embedded DisplayPort version 1
38 * DPI: DisplayPort Interoperability Guideline v1.1a
39 * 1.2: DisplayPort 1.2
40 * MST: Multistream Transport - part of DP 1.2a
41 *
42 * 1.2 formally includes both eDP and DPI definitions.
43 */
44
45 #define DP_AUX_MAX_PAYLOAD_BYTES 16
46
47 #define DP_AUX_I2C_WRITE 0x0
48 #define DP_AUX_I2C_READ 0x1
49 #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
50 #define DP_AUX_I2C_MOT 0x4
51 #define DP_AUX_NATIVE_WRITE 0x8
52 #define DP_AUX_NATIVE_READ 0x9
53
54 #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
55 #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
56 #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
57 #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
58
59 #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
60 #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
61 #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
62 #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
63
64 /* AUX CH addresses */
65 /* DPCD */
66 #define DP_DPCD_REV 0x000
67
68 #define DP_MAX_LINK_RATE 0x001
69
70 #define DP_MAX_LANE_COUNT 0x002
71 # define DP_MAX_LANE_COUNT_MASK 0x1f
72 # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
73 # define DP_ENHANCED_FRAME_CAP (1 << 7)
74
75 #define DP_MAX_DOWNSPREAD 0x003
76 # define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
77 # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
78 # define DP_TPS4_SUPPORTED (1 << 7)
79
80 #define DP_NORP 0x004
81
82 #define DP_DOWNSTREAMPORT_PRESENT 0x005
83 # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
84 # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
85 # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
86 # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
87 # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
88 # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
89 # define DP_FORMAT_CONVERSION (1 << 3)
90 # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
91
92 #define DP_MAIN_LINK_CHANNEL_CODING 0x006
93
94 #define DP_DOWN_STREAM_PORT_COUNT 0x007
95 # define DP_PORT_COUNT_MASK 0x0f
96 # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
97 # define DP_OUI_SUPPORT (1 << 7)
98
99 #define DP_RECEIVE_PORT_0_CAP_0 0x008
100 # define DP_LOCAL_EDID_PRESENT (1 << 1)
101 # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
102
103 #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
104
105 #define DP_RECEIVE_PORT_1_CAP_0 0x00a
106 #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
107
108 #define DP_I2C_SPEED_CAP 0x00c /* DPI */
109 # define DP_I2C_SPEED_1K 0x01
110 # define DP_I2C_SPEED_5K 0x02
111 # define DP_I2C_SPEED_10K 0x04
112 # define DP_I2C_SPEED_100K 0x08
113 # define DP_I2C_SPEED_400K 0x10
114 # define DP_I2C_SPEED_1M 0x20
115
116 #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
117 # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
118 # define DP_FRAMING_CHANGE_CAP (1 << 1)
119 # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
120
121 #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
122
123 #define DP_ADAPTER_CAP 0x00f /* 1.2 */
124 # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
125 # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
126
127 #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
128 # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
129
130 /* Multiple stream transport */
131 #define DP_FAUX_CAP 0x020 /* 1.2 */
132 # define DP_FAUX_CAP_1 (1 << 0)
133
134 #define DP_MSTM_CAP 0x021 /* 1.2 */
135 # define DP_MST_CAP (1 << 0)
136
137 #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
138
139 /* AV_SYNC_DATA_BLOCK 1.2 */
140 #define DP_AV_GRANULARITY 0x023
141 # define DP_AG_FACTOR_MASK (0xf << 0)
142 # define DP_AG_FACTOR_3MS (0 << 0)
143 # define DP_AG_FACTOR_2MS (1 << 0)
144 # define DP_AG_FACTOR_1MS (2 << 0)
145 # define DP_AG_FACTOR_500US (3 << 0)
146 # define DP_AG_FACTOR_200US (4 << 0)
147 # define DP_AG_FACTOR_100US (5 << 0)
148 # define DP_AG_FACTOR_10US (6 << 0)
149 # define DP_AG_FACTOR_1US (7 << 0)
150 # define DP_VG_FACTOR_MASK (0xf << 4)
151 # define DP_VG_FACTOR_3MS (0 << 4)
152 # define DP_VG_FACTOR_2MS (1 << 4)
153 # define DP_VG_FACTOR_1MS (2 << 4)
154 # define DP_VG_FACTOR_500US (3 << 4)
155 # define DP_VG_FACTOR_200US (4 << 4)
156 # define DP_VG_FACTOR_100US (5 << 4)
157
158 #define DP_AUD_DEC_LAT0 0x024
159 #define DP_AUD_DEC_LAT1 0x025
160
161 #define DP_AUD_PP_LAT0 0x026
162 #define DP_AUD_PP_LAT1 0x027
163
164 #define DP_VID_INTER_LAT 0x028
165
166 #define DP_VID_PROG_LAT 0x029
167
168 #define DP_REP_LAT 0x02a
169
170 #define DP_AUD_DEL_INS0 0x02b
171 #define DP_AUD_DEL_INS1 0x02c
172 #define DP_AUD_DEL_INS2 0x02d
173 /* End of AV_SYNC_DATA_BLOCK */
174
175 #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
176 # define DP_ALPM_CAP (1 << 0)
177
178 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
179 # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
180
181 #define DP_GUID 0x030 /* 1.2 */
182
183 #define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
184 # define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
185
186 #define DP_DSC_REV 0x061
187 # define DP_DSC_MAJOR_MASK (0xf << 0)
188 # define DP_DSC_MINOR_MASK (0xf << 4)
189 # define DP_DSC_MAJOR_SHIFT 0
190 # define DP_DSC_MINOR_SHIFT 4
191
192 #define DP_DSC_RC_BUF_BLK_SIZE 0x062
193 # define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
194 # define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
195 # define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
196 # define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
197
198 #define DP_DSC_RC_BUF_SIZE 0x063
199
200 #define DP_DSC_SLICE_CAP_1 0x064
201 # define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
202 # define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
203 # define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
204 # define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
205 # define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
206 # define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
207 # define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
208
209 #define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
210 # define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
211 # define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
212 # define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
213 # define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
214 # define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
215 # define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
216 # define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
217 # define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
218 # define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
219 # define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
220
221 #define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
222 # define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
223
224 #define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
225
226 #define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
227
228 #define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
229 # define DP_DSC_RGB (1 << 0)
230 # define DP_DSC_YCbCr444 (1 << 1)
231 # define DP_DSC_YCbCr422_Simple (1 << 2)
232 # define DP_DSC_YCbCr422_Native (1 << 3)
233 # define DP_DSC_YCbCr420_Native (1 << 4)
234
235 #define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
236 # define DP_DSC_8_BPC (1 << 1)
237 # define DP_DSC_10_BPC (1 << 2)
238 # define DP_DSC_12_BPC (1 << 3)
239
240 #define DP_DSC_PEAK_THROUGHPUT 0x06B
241 # define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
242 # define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
243 # define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
244 # define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
245 # define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
246 # define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
247 # define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
248 # define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
249 # define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
250 # define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
251 # define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
252 # define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
253 # define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
254 # define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
255 # define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
256 # define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
257 # define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
258 # define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
259 # define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
260 # define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
261 # define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
262 # define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
263 # define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
264 # define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
265 # define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
266 # define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
267 # define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
268 # define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
269 # define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
270 # define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
271 # define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
272 # define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
273
274 #define DP_DSC_MAX_SLICE_WIDTH 0x06C
275
276 #define DP_DSC_SLICE_CAP_2 0x06D
277 # define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
278 # define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
279 # define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
280
281 #define DP_DSC_BITS_PER_PIXEL_INC 0x06F
282 # define DP_DSC_BITS_PER_PIXEL_1_16 0x0
283 # define DP_DSC_BITS_PER_PIXEL_1_8 0x1
284 # define DP_DSC_BITS_PER_PIXEL_1_4 0x2
285 # define DP_DSC_BITS_PER_PIXEL_1_2 0x3
286 # define DP_DSC_BITS_PER_PIXEL_1 0x4
287
288 #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
289 # define DP_PSR_IS_SUPPORTED 1
290 # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
291
292 #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
293 # define DP_PSR_NO_TRAIN_ON_EXIT 1
294 # define DP_PSR_SETUP_TIME_330 (0 << 1)
295 # define DP_PSR_SETUP_TIME_275 (1 << 1)
296 # define DP_PSR_SETUP_TIME_220 (2 << 1)
297 # define DP_PSR_SETUP_TIME_165 (3 << 1)
298 # define DP_PSR_SETUP_TIME_110 (4 << 1)
299 # define DP_PSR_SETUP_TIME_55 (5 << 1)
300 # define DP_PSR_SETUP_TIME_0 (6 << 1)
301 # define DP_PSR_SETUP_TIME_MASK (7 << 1)
302 # define DP_PSR_SETUP_TIME_SHIFT 1
303 # define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
304 # define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
305 /*
306 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
307 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
308 * each port's descriptor is one byte wide. If it was set, each port's is
309 * four bytes wide, starting with the one byte from the base info. As of
310 * DP interop v1.1a only VGA defines additional detail.
311 */
312
313 /* offset 0 */
314 #define DP_DOWNSTREAM_PORT_0 0x80
315 # define DP_DS_PORT_TYPE_MASK (7 << 0)
316 # define DP_DS_PORT_TYPE_DP 0
317 # define DP_DS_PORT_TYPE_VGA 1
318 # define DP_DS_PORT_TYPE_DVI 2
319 # define DP_DS_PORT_TYPE_HDMI 3
320 # define DP_DS_PORT_TYPE_NON_EDID 4
321 # define DP_DS_PORT_TYPE_DP_DUALMODE 5
322 # define DP_DS_PORT_TYPE_WIRELESS 6
323 # define DP_DS_PORT_HPD (1 << 3)
324 /* offset 1 for VGA is maximum megapixels per second / 8 */
325 /* offset 2 */
326 # define DP_DS_MAX_BPC_MASK (3 << 0)
327 # define DP_DS_8BPC 0
328 # define DP_DS_10BPC 1
329 # define DP_DS_12BPC 2
330 # define DP_DS_16BPC 3
331
332 /* link configuration */
333 #define DP_LINK_BW_SET 0x100
334 # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
335 # define DP_LINK_BW_1_62 0x06
336 # define DP_LINK_BW_2_7 0x0a
337 # define DP_LINK_BW_5_4 0x14 /* 1.2 */
338 # define DP_LINK_BW_8_1 0x1e /* 1.4 */
339
340 #define DP_LANE_COUNT_SET 0x101
341 # define DP_LANE_COUNT_MASK 0x0f
342 # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
343
344 #define DP_TRAINING_PATTERN_SET 0x102
345 # define DP_TRAINING_PATTERN_DISABLE 0
346 # define DP_TRAINING_PATTERN_1 1
347 # define DP_TRAINING_PATTERN_2 2
348 # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
349 # define DP_TRAINING_PATTERN_4 7 /* 1.4 */
350 # define DP_TRAINING_PATTERN_MASK 0x3
351 # define DP_TRAINING_PATTERN_MASK_1_4 0xf
352
353 /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
354 # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
355 # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
356 # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
357 # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
358 # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
359
360 # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
361 # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
362
363 # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
364 # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
365 # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
366 # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
367
368 #define DP_TRAINING_LANE0_SET 0x103
369 #define DP_TRAINING_LANE1_SET 0x104
370 #define DP_TRAINING_LANE2_SET 0x105
371 #define DP_TRAINING_LANE3_SET 0x106
372
373 # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
374 # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
375 # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
376 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
377 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
378 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
379 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
380
381 # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
382 # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
383 # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
384 # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
385 # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
386
387 # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
388 # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
389
390 #define DP_DOWNSPREAD_CTRL 0x107
391 # define DP_SPREAD_AMP_0_5 (1 << 4)
392 # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
393
394 #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
395 # define DP_SET_ANSI_8B10B (1 << 0)
396
397 #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
398 /* bitmask as for DP_I2C_SPEED_CAP */
399
400 #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
401 # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
402 # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
403 # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
404
405 #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
406 #define DP_LINK_QUAL_LANE1_SET 0x10c
407 #define DP_LINK_QUAL_LANE2_SET 0x10d
408 #define DP_LINK_QUAL_LANE3_SET 0x10e
409 # define DP_LINK_QUAL_PATTERN_DISABLE 0
410 # define DP_LINK_QUAL_PATTERN_D10_2 1
411 # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
412 # define DP_LINK_QUAL_PATTERN_PRBS7 3
413 # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
414 # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
415 # define DP_LINK_QUAL_PATTERN_MASK 7
416
417 #define DP_TRAINING_LANE0_1_SET2 0x10f
418 #define DP_TRAINING_LANE2_3_SET2 0x110
419 # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
420 # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
421 # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
422 # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
423
424 #define DP_MSTM_CTRL 0x111 /* 1.2 */
425 # define DP_MST_EN (1 << 0)
426 # define DP_UP_REQ_EN (1 << 1)
427 # define DP_UPSTREAM_IS_SRC (1 << 2)
428
429 #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
430 #define DP_AUDIO_DELAY1 0x113
431 #define DP_AUDIO_DELAY2 0x114
432
433 #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
434 # define DP_LINK_RATE_SET_SHIFT 0
435 # define DP_LINK_RATE_SET_MASK (7 << 0)
436
437 #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
438 # define DP_ALPM_ENABLE (1 << 0)
439 # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
440
441 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
442 # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
443 # define DP_IRQ_HPD_ENABLE (1 << 1)
444
445 #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
446 # define DP_PWR_NOT_NEEDED (1 << 0)
447
448 #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
449 # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
450
451 #define DP_DSC_ENABLE 0x160 /* DP 1.4 */
452
453 #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
454 # define DP_PSR_ENABLE (1 << 0)
455 # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
456 # define DP_PSR_CRC_VERIFICATION (1 << 2)
457 # define DP_PSR_FRAME_CAPTURE (1 << 3)
458 # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
459 # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
460
461 #define DP_ADAPTER_CTRL 0x1a0
462 # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
463
464 #define DP_BRANCH_DEVICE_CTRL 0x1a1
465 # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
466
467 #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
468 #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
469 #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
470
471 #define DP_SINK_COUNT 0x200
472 /* prior to 1.2 bit 7 was reserved mbz */
473 # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
474 # define DP_SINK_CP_READY (1 << 6)
475
476 #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
477 # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
478 # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
479 # define DP_CP_IRQ (1 << 2)
480 # define DP_MCCS_IRQ (1 << 3)
481 # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
482 # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
483 # define DP_SINK_SPECIFIC_IRQ (1 << 6)
484
485 #define DP_LANE0_1_STATUS 0x202
486 #define DP_LANE2_3_STATUS 0x203
487 # define DP_LANE_CR_DONE (1 << 0)
488 # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
489 # define DP_LANE_SYMBOL_LOCKED (1 << 2)
490
491 #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
492 DP_LANE_CHANNEL_EQ_DONE | \
493 DP_LANE_SYMBOL_LOCKED)
494
495 #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
496
497 #define DP_INTERLANE_ALIGN_DONE (1 << 0)
498 #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
499 #define DP_LINK_STATUS_UPDATED (1 << 7)
500
501 #define DP_SINK_STATUS 0x205
502
503 #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
504 #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
505
506 #define DP_ADJUST_REQUEST_LANE0_1 0x206
507 #define DP_ADJUST_REQUEST_LANE2_3 0x207
508 # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
509 # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
510 # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
511 # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
512 # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
513 # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
514 # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
515 # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
516
517 #define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
518
519 #define DP_TEST_REQUEST 0x218
520 # define DP_TEST_LINK_TRAINING (1 << 0)
521 # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
522 # define DP_TEST_LINK_EDID_READ (1 << 2)
523 # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
524 # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
525
526 #define DP_TEST_LINK_RATE 0x219
527 # define DP_LINK_RATE_162 (0x6)
528 # define DP_LINK_RATE_27 (0xa)
529
530 #define DP_TEST_LANE_COUNT 0x220
531
532 #define DP_TEST_PATTERN 0x221
533 # define DP_NO_TEST_PATTERN 0x0
534 # define DP_COLOR_RAMP 0x1
535 # define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
536 # define DP_COLOR_SQUARE 0x3
537
538 #define DP_TEST_H_TOTAL_HI 0x222
539 #define DP_TEST_H_TOTAL_LO 0x223
540
541 #define DP_TEST_V_TOTAL_HI 0x224
542 #define DP_TEST_V_TOTAL_LO 0x225
543
544 #define DP_TEST_H_START_HI 0x226
545 #define DP_TEST_H_START_LO 0x227
546
547 #define DP_TEST_V_START_HI 0x228
548 #define DP_TEST_V_START_LO 0x229
549
550 #define DP_TEST_HSYNC_HI 0x22A
551 # define DP_TEST_HSYNC_POLARITY (1 << 7)
552 # define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
553 #define DP_TEST_HSYNC_WIDTH_LO 0x22B
554
555 #define DP_TEST_VSYNC_HI 0x22C
556 # define DP_TEST_VSYNC_POLARITY (1 << 7)
557 # define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
558 #define DP_TEST_VSYNC_WIDTH_LO 0x22D
559
560 #define DP_TEST_H_WIDTH_HI 0x22E
561 #define DP_TEST_H_WIDTH_LO 0x22F
562
563 #define DP_TEST_V_HEIGHT_HI 0x230
564 #define DP_TEST_V_HEIGHT_LO 0x231
565
566 #define DP_TEST_MISC0 0x232
567 # define DP_TEST_SYNC_CLOCK (1 << 0)
568 # define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
569 # define DP_TEST_COLOR_FORMAT_SHIFT 1
570 # define DP_COLOR_FORMAT_RGB (0 << 1)
571 # define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
572 # define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
573 # define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
574 # define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
575 # define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
576 # define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
577 # define DP_TEST_BIT_DEPTH_MASK (7 << 5)
578 # define DP_TEST_BIT_DEPTH_SHIFT 5
579 # define DP_TEST_BIT_DEPTH_6 (0 << 5)
580 # define DP_TEST_BIT_DEPTH_8 (1 << 5)
581 # define DP_TEST_BIT_DEPTH_10 (2 << 5)
582 # define DP_TEST_BIT_DEPTH_12 (3 << 5)
583 # define DP_TEST_BIT_DEPTH_16 (4 << 5)
584
585 #define DP_TEST_MISC1 0x233
586 # define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
587 # define DP_TEST_INTERLACED (1 << 1)
588
589 #define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
590
591 #define DP_TEST_MISC0 0x232
592
593 #define DP_TEST_CRC_R_CR 0x240
594 #define DP_TEST_CRC_G_Y 0x242
595 #define DP_TEST_CRC_B_CB 0x244
596
597 #define DP_TEST_SINK_MISC 0x246
598 # define DP_TEST_CRC_SUPPORTED (1 << 5)
599 # define DP_TEST_COUNT_MASK 0xf
600
601 #define DP_TEST_PHY_PATTERN 0x248
602 #define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
603 #define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
604 #define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
605 #define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
606 #define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
607 #define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
608 #define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
609 #define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
610 #define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
611 #define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
612
613 #define DP_TEST_RESPONSE 0x260
614 # define DP_TEST_ACK (1 << 0)
615 # define DP_TEST_NAK (1 << 1)
616 # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
617
618 #define DP_TEST_EDID_CHECKSUM 0x261
619
620 #define DP_TEST_SINK 0x270
621 # define DP_TEST_SINK_START (1 << 0)
622
623 #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
624 # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
625 # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
626
627 #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
628 /* up to ID_SLOT_63 at 0x2ff */
629
630 #define DP_SOURCE_OUI 0x300
631 #define DP_SINK_OUI 0x400
632 #define DP_BRANCH_OUI 0x500
633 #define DP_BRANCH_ID 0x503
634 #define DP_BRANCH_REVISION_START 0x509
635 #define DP_BRANCH_HW_REV 0x509
636 #define DP_BRANCH_SW_REV 0x50A
637
638 #define DP_SET_POWER 0x600
639 # define DP_SET_POWER_D0 0x1
640 # define DP_SET_POWER_D3 0x2
641 # define DP_SET_POWER_MASK 0x3
642 # define DP_SET_POWER_D3_AUX_ON 0x5
643
644 #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
645 # define DP_EDP_11 0x00
646 # define DP_EDP_12 0x01
647 # define DP_EDP_13 0x02
648 # define DP_EDP_14 0x03
649
650 #define DP_EDP_GENERAL_CAP_1 0x701
651 # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
652 # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
653 # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
654 # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
655 # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
656 # define DP_EDP_FRC_ENABLE_CAP (1 << 5)
657 # define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
658 # define DP_EDP_SET_POWER_CAP (1 << 7)
659
660 #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
661 # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
662 # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
663 # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
664 # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
665 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
666 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
667 # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
668 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
669
670 #define DP_EDP_GENERAL_CAP_2 0x703
671 # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
672
673 #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
674 # define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
675 # define DP_EDP_X_REGION_CAP_SHIFT 0
676 # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
677 # define DP_EDP_Y_REGION_CAP_SHIFT 4
678
679 #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
680 # define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
681 # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
682 # define DP_EDP_FRC_ENABLE (1 << 2)
683 # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
684 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
685
686 #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
687 # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
688 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
689 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
690 # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
691 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
692 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
693 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
694 # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
695 # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
696 # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
697
698 #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
699 #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
700
701 #define DP_EDP_PWMGEN_BIT_COUNT 0x724
702 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
703 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
704 # define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
705
706 #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
707
708 #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
709 # define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
710
711 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
712 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
713 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
714
715 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
716 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
717 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
718
719 #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
720 #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
721
722 #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
723 #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
724
725 #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
726 #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
727 #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
728 #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
729
730 #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
731 /* 0-5 sink count */
732 # define DP_SINK_COUNT_CP_READY (1 << 6)
733
734 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
735
736 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
737 # define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
738 # define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
739 # define DP_CEC_IRQ (1 << 2)
740
741 #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
742
743 #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
744 # define DP_PSR_LINK_CRC_ERROR (1 << 0)
745 # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
746 # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
747
748 #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
749 # define DP_PSR_CAPS_CHANGE (1 << 0)
750
751 #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
752 # define DP_PSR_SINK_INACTIVE 0
753 # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
754 # define DP_PSR_SINK_ACTIVE_RFB 2
755 # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
756 # define DP_PSR_SINK_ACTIVE_RESYNC 4
757 # define DP_PSR_SINK_INTERNAL_ERROR 7
758 # define DP_PSR_SINK_STATE_MASK 0x07
759
760 #define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
761 # define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
762 # define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
763 # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
764 # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
765
766 #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
767 # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
768
769 #define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
770 #define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
771 #define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
772 #define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
773
774 #define DP_DP13_DPCD_REV 0x2200
775 #define DP_DP13_MAX_LINK_RATE 0x2201
776
777 #define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
778 # define DP_GTC_CAP (1 << 0) /* DP 1.3 */
779 # define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
780 # define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
781 # define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
782 # define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
783 # define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
784 # define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
785 # define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
786
787 /* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
788 #define DP_CEC_TUNNELING_CAPABILITY 0x3000
789 # define DP_CEC_TUNNELING_CAPABLE (1 << 0)
790 # define DP_CEC_SNOOPING_CAPABLE (1 << 1)
791 # define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
792
793 #define DP_CEC_TUNNELING_CONTROL 0x3001
794 # define DP_CEC_TUNNELING_ENABLE (1 << 0)
795 # define DP_CEC_SNOOPING_ENABLE (1 << 1)
796
797 #define DP_CEC_RX_MESSAGE_INFO 0x3002
798 # define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
799 # define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
800 # define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
801 # define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
802 # define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
803 # define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
804
805 #define DP_CEC_TX_MESSAGE_INFO 0x3003
806 # define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
807 # define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
808 # define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
809 # define DP_CEC_TX_RETRY_COUNT_SHIFT 4
810 # define DP_CEC_TX_MESSAGE_SEND (1 << 7)
811
812 #define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
813 # define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
814 # define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
815 # define DP_CEC_TX_MESSAGE_SENT (1 << 4)
816 # define DP_CEC_TX_LINE_ERROR (1 << 5)
817 # define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
818 # define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
819
820 #define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
821 # define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
822 # define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
823 # define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
824 # define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
825 # define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
826 # define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
827 # define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
828 # define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
829 #define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
830 # define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
831 # define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
832 # define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
833 # define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
834 # define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
835 # define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
836 # define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
837 # define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
838
839 #define DP_CEC_RX_MESSAGE_BUFFER 0x3010
840 #define DP_CEC_TX_MESSAGE_BUFFER 0x3020
841 #define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
842
843 #define DP_AUX_HDCP_BKSV 0x68000
844 #define DP_AUX_HDCP_RI_PRIME 0x68005
845 #define DP_AUX_HDCP_AKSV 0x68007
846 #define DP_AUX_HDCP_AN 0x6800C
847 #define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
848 #define DP_AUX_HDCP_BCAPS 0x68028
849 # define DP_BCAPS_REPEATER_PRESENT BIT(1)
850 # define DP_BCAPS_HDCP_CAPABLE BIT(0)
851 #define DP_AUX_HDCP_BSTATUS 0x68029
852 # define DP_BSTATUS_REAUTH_REQ BIT(3)
853 # define DP_BSTATUS_LINK_FAILURE BIT(2)
854 # define DP_BSTATUS_R0_PRIME_READY BIT(1)
855 # define DP_BSTATUS_READY BIT(0)
856 #define DP_AUX_HDCP_BINFO 0x6802A
857 #define DP_AUX_HDCP_KSV_FIFO 0x6802C
858 #define DP_AUX_HDCP_AINFO 0x6803B
859
860 /* DP 1.2 Sideband message defines */
861 /* peer device type - DP 1.2a Table 2-92 */
862 #define DP_PEER_DEVICE_NONE 0x0
863 #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
864 #define DP_PEER_DEVICE_MST_BRANCHING 0x2
865 #define DP_PEER_DEVICE_SST_SINK 0x3
866 #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
867
868 /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
869 #define DP_LINK_ADDRESS 0x01
870 #define DP_CONNECTION_STATUS_NOTIFY 0x02
871 #define DP_ENUM_PATH_RESOURCES 0x10
872 #define DP_ALLOCATE_PAYLOAD 0x11
873 #define DP_QUERY_PAYLOAD 0x12
874 #define DP_RESOURCE_STATUS_NOTIFY 0x13
875 #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
876 #define DP_REMOTE_DPCD_READ 0x20
877 #define DP_REMOTE_DPCD_WRITE 0x21
878 #define DP_REMOTE_I2C_READ 0x22
879 #define DP_REMOTE_I2C_WRITE 0x23
880 #define DP_POWER_UP_PHY 0x24
881 #define DP_POWER_DOWN_PHY 0x25
882 #define DP_SINK_EVENT_NOTIFY 0x30
883 #define DP_QUERY_STREAM_ENC_STATUS 0x38
884
885 /* DP 1.2 MST sideband nak reasons - table 2.84 */
886 #define DP_NAK_WRITE_FAILURE 0x01
887 #define DP_NAK_INVALID_READ 0x02
888 #define DP_NAK_CRC_FAILURE 0x03
889 #define DP_NAK_BAD_PARAM 0x04
890 #define DP_NAK_DEFER 0x05
891 #define DP_NAK_LINK_FAILURE 0x06
892 #define DP_NAK_NO_RESOURCES 0x07
893 #define DP_NAK_DPCD_FAIL 0x08
894 #define DP_NAK_I2C_NAK 0x09
895 #define DP_NAK_ALLOCATE_FAIL 0x0a
896
897 #define MODE_I2C_START 1
898 #define MODE_I2C_WRITE 2
899 #define MODE_I2C_READ 4
900 #define MODE_I2C_STOP 8
901
902 /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
903 #define DP_MST_PHYSICAL_PORT_0 0
904 #define DP_MST_LOGICAL_PORT_0 8
905
906 #define DP_LINK_STATUS_SIZE 6
907 bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
908 int lane_count);
909 bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
910 int lane_count);
911 u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
912 int lane);
913 u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
914 int lane);
915
916 #define DP_BRANCH_OUI_HEADER_SIZE 0xc
917 #define DP_RECEIVER_CAP_SIZE 0xf
918 #define EDP_PSR_RECEIVER_CAP_SIZE 2
919 #define EDP_DISPLAY_CTL_CAP_SIZE 3
920
921 void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
922 void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
923
924 u8 drm_dp_link_rate_to_bw_code(int link_rate);
925 int drm_dp_bw_code_to_link_rate(u8 link_bw);
926
927 #define DP_SDP_AUDIO_TIMESTAMP 0x01
928 #define DP_SDP_AUDIO_STREAM 0x02
929 #define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
930 #define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
931 #define DP_SDP_ISRC 0x06 /* DP 1.2 */
932 #define DP_SDP_VSC 0x07 /* DP 1.2 */
933 #define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
934 #define DP_SDP_PPS 0x10 /* DP 1.4 */
935 #define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
936 #define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
937 /* 0x80+ CEA-861 infoframe types */
938
939 struct edp_sdp_header {
940 u8 HB0; /* Secondary Data Packet ID */
941 u8 HB1; /* Secondary Data Packet Type */
942 u8 HB2; /* 7:5 reserved, 4:0 revision number */
943 u8 HB3; /* 7:5 reserved, 4:0 number of valid data bytes */
944 } __packed;
945
946 #define EDP_SDP_HEADER_REVISION_MASK 0x1F
947 #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
948
949 struct edp_vsc_psr {
950 struct edp_sdp_header sdp_header;
951 u8 DB0; /* Stereo Interface */
952 u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
953 u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
954 u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
955 u8 DB4; /* CRC value bits 7:0 of the G or Y component */
956 u8 DB5; /* CRC value bits 15:8 of the G or Y component */
957 u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
958 u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
959 u8 DB8_31[24]; /* Reserved */
960 } __packed;
961
962 #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
963 #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
964 #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
965
966 int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
967
968 static inline int
969 drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
970 {
971 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
972 }
973
974 static inline u8
975 drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
976 {
977 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
978 }
979
980 static inline bool
981 drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
982 {
983 return dpcd[DP_DPCD_REV] >= 0x11 &&
984 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
985 }
986
987 static inline bool
988 drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
989 {
990 return dpcd[DP_DPCD_REV] >= 0x12 &&
991 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
992 }
993
994 static inline bool
995 drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
996 {
997 return dpcd[DP_DPCD_REV] >= 0x14 &&
998 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
999 }
1000
1001 static inline u8
1002 drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1003 {
1004 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1005 DP_TRAINING_PATTERN_MASK;
1006 }
1007
1008 static inline bool
1009 drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1010 {
1011 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1012 }
1013
1014 /*
1015 * DisplayPort AUX channel
1016 */
1017
1018 /**
1019 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1020 * @address: address of the (first) register to access
1021 * @request: contains the type of transaction (see DP_AUX_* macros)
1022 * @reply: upon completion, contains the reply type of the transaction
1023 * @buffer: pointer to a transmission or reception buffer
1024 * @size: size of @buffer
1025 */
1026 struct drm_dp_aux_msg {
1027 unsigned int address;
1028 u8 request;
1029 u8 reply;
1030 void *buffer;
1031 size_t size;
1032 };
1033
1034 /**
1035 * struct drm_dp_aux - DisplayPort AUX channel
1036 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
1037 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
1038 * @dev: pointer to struct device that is the parent for this AUX channel
1039 * @crtc: backpointer to the crtc that is currently using this AUX channel
1040 * @hw_mutex: internal mutex used for locking transfers
1041 * @crc_work: worker that captures CRCs for each frame
1042 * @crc_count: counter of captured frame CRCs
1043 * @transfer: transfers a message representing a single AUX transaction
1044 *
1045 * The .dev field should be set to a pointer to the device that implements
1046 * the AUX channel.
1047 *
1048 * The .name field may be used to specify the name of the I2C adapter. If set to
1049 * NULL, dev_name() of .dev will be used.
1050 *
1051 * Drivers provide a hardware-specific implementation of how transactions
1052 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
1053 * structure describing the transaction is passed into this function. Upon
1054 * success, the implementation should return the number of payload bytes
1055 * that were transferred, or a negative error-code on failure. Helpers
1056 * propagate errors from the .transfer() function, with the exception of
1057 * the -EBUSY error, which causes a transaction to be retried. On a short,
1058 * helpers will return -EPROTO to make it simpler to check for failure.
1059 *
1060 * An AUX channel can also be used to transport I2C messages to a sink. A
1061 * typical application of that is to access an EDID that's present in the
1062 * sink device. The .transfer() function can also be used to execute such
1063 * transactions. The drm_dp_aux_register() function registers an I2C
1064 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
1065 * should call drm_dp_aux_unregister() to remove the I2C adapter.
1066 * The I2C adapter uses long transfers by default; if a partial response is
1067 * received, the adapter will drop down to the size given by the partial
1068 * response for this transaction only.
1069 *
1070 * Note that the aux helper code assumes that the .transfer() function
1071 * only modifies the reply field of the drm_dp_aux_msg structure. The
1072 * retry logic and i2c helpers assume this is the case.
1073 */
1074 struct drm_dp_aux {
1075 const char *name;
1076 struct i2c_adapter ddc;
1077 struct device *dev;
1078 struct drm_crtc *crtc;
1079 struct mutex hw_mutex;
1080 struct work_struct crc_work;
1081 u8 crc_count;
1082 ssize_t (*transfer)(struct drm_dp_aux *aux,
1083 struct drm_dp_aux_msg *msg);
1084 /**
1085 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1086 */
1087 unsigned i2c_nack_count;
1088 /**
1089 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1090 */
1091 unsigned i2c_defer_count;
1092 };
1093
1094 ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1095 void *buffer, size_t size);
1096 ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1097 void *buffer, size_t size);
1098
1099 /**
1100 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1101 * @aux: DisplayPort AUX channel
1102 * @offset: address of the register to read
1103 * @valuep: location where the value of the register will be stored
1104 *
1105 * Returns the number of bytes transferred (1) on success, or a negative
1106 * error code on failure.
1107 */
1108 static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1109 unsigned int offset, u8 *valuep)
1110 {
1111 return drm_dp_dpcd_read(aux, offset, valuep, 1);
1112 }
1113
1114 /**
1115 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1116 * @aux: DisplayPort AUX channel
1117 * @offset: address of the register to write
1118 * @value: value to write to the register
1119 *
1120 * Returns the number of bytes transferred (1) on success, or a negative
1121 * error code on failure.
1122 */
1123 static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
1124 unsigned int offset, u8 value)
1125 {
1126 return drm_dp_dpcd_write(aux, offset, &value, 1);
1127 }
1128
1129 int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
1130 u8 status[DP_LINK_STATUS_SIZE]);
1131
1132 /*
1133 * DisplayPort link
1134 */
1135 #define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
1136
1137 struct drm_dp_link {
1138 unsigned char revision;
1139 unsigned int rate;
1140 unsigned int num_lanes;
1141 unsigned long capabilities;
1142 };
1143
1144 int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
1145 int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
1146 int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
1147 int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
1148 int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1149 const u8 port_cap[4]);
1150 int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1151 const u8 port_cap[4]);
1152 int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
1153 void drm_dp_downstream_debug(struct seq_file *m, const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1154 const u8 port_cap[4], struct drm_dp_aux *aux);
1155
1156 void drm_dp_aux_init(struct drm_dp_aux *aux);
1157 int drm_dp_aux_register(struct drm_dp_aux *aux);
1158 void drm_dp_aux_unregister(struct drm_dp_aux *aux);
1159
1160 int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
1161 int drm_dp_stop_crc(struct drm_dp_aux *aux);
1162
1163 struct drm_dp_dpcd_ident {
1164 u8 oui[3];
1165 u8 device_id[6];
1166 u8 hw_rev;
1167 u8 sw_major_rev;
1168 u8 sw_minor_rev;
1169 } __packed;
1170
1171 /**
1172 * struct drm_dp_desc - DP branch/sink device descriptor
1173 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
1174 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
1175 */
1176 struct drm_dp_desc {
1177 struct drm_dp_dpcd_ident ident;
1178 u32 quirks;
1179 };
1180
1181 int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
1182 bool is_branch);
1183
1184 /**
1185 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
1186 *
1187 * Display Port sink and branch devices in the wild have a variety of bugs, try
1188 * to collect them here. The quirks are shared, but it's up to the drivers to
1189 * implement workarounds for them.
1190 */
1191 enum drm_dp_quirk {
1192 /**
1193 * @DP_DPCD_QUIRK_LIMITED_M_N:
1194 *
1195 * The device requires main link attributes Mvid and Nvid to be limited
1196 * to 16 bits.
1197 */
1198 DP_DPCD_QUIRK_LIMITED_M_N,
1199 };
1200
1201 /**
1202 * drm_dp_has_quirk() - does the DP device have a specific quirk
1203 * @desc: Device decriptor filled by drm_dp_read_desc()
1204 * @quirk: Quirk to query for
1205 *
1206 * Return true if DP device identified by @desc has @quirk.
1207 */
1208 static inline bool
1209 drm_dp_has_quirk(const struct drm_dp_desc *desc, enum drm_dp_quirk quirk)
1210 {
1211 return desc->quirks & BIT(quirk);
1212 }
1213
1214 #endif /* _DRM_DP_HELPER_H_ */