]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - include/drm/i915_drm.h
net: add Fast Ethernet driver for PXA168.
[mirror_ubuntu-bionic-kernel.git] / include / drm / i915_drm.h
1 /*
2 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27 #ifndef _I915_DRM_H_
28 #define _I915_DRM_H_
29
30 #include "drm.h"
31
32 /* Please note that modifications to all structs defined here are
33 * subject to backwards-compatibility constraints.
34 */
35
36 #ifdef __KERNEL__
37 /* For use by IPS driver */
38 extern unsigned long i915_read_mch_val(void);
39 extern bool i915_gpu_raise(void);
40 extern bool i915_gpu_lower(void);
41 extern bool i915_gpu_busy(void);
42 extern bool i915_gpu_turbo_disable(void);
43 #endif
44
45 /* Each region is a minimum of 16k, and there are at most 255 of them.
46 */
47 #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
48 * of chars for next/prev indices */
49 #define I915_LOG_MIN_TEX_REGION_SIZE 14
50
51 typedef struct _drm_i915_init {
52 enum {
53 I915_INIT_DMA = 0x01,
54 I915_CLEANUP_DMA = 0x02,
55 I915_RESUME_DMA = 0x03
56 } func;
57 unsigned int mmio_offset;
58 int sarea_priv_offset;
59 unsigned int ring_start;
60 unsigned int ring_end;
61 unsigned int ring_size;
62 unsigned int front_offset;
63 unsigned int back_offset;
64 unsigned int depth_offset;
65 unsigned int w;
66 unsigned int h;
67 unsigned int pitch;
68 unsigned int pitch_bits;
69 unsigned int back_pitch;
70 unsigned int depth_pitch;
71 unsigned int cpp;
72 unsigned int chipset;
73 } drm_i915_init_t;
74
75 typedef struct _drm_i915_sarea {
76 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
77 int last_upload; /* last time texture was uploaded */
78 int last_enqueue; /* last time a buffer was enqueued */
79 int last_dispatch; /* age of the most recently dispatched buffer */
80 int ctxOwner; /* last context to upload state */
81 int texAge;
82 int pf_enabled; /* is pageflipping allowed? */
83 int pf_active;
84 int pf_current_page; /* which buffer is being displayed? */
85 int perf_boxes; /* performance boxes to be displayed */
86 int width, height; /* screen size in pixels */
87
88 drm_handle_t front_handle;
89 int front_offset;
90 int front_size;
91
92 drm_handle_t back_handle;
93 int back_offset;
94 int back_size;
95
96 drm_handle_t depth_handle;
97 int depth_offset;
98 int depth_size;
99
100 drm_handle_t tex_handle;
101 int tex_offset;
102 int tex_size;
103 int log_tex_granularity;
104 int pitch;
105 int rotation; /* 0, 90, 180 or 270 */
106 int rotated_offset;
107 int rotated_size;
108 int rotated_pitch;
109 int virtualX, virtualY;
110
111 unsigned int front_tiled;
112 unsigned int back_tiled;
113 unsigned int depth_tiled;
114 unsigned int rotated_tiled;
115 unsigned int rotated2_tiled;
116
117 int pipeA_x;
118 int pipeA_y;
119 int pipeA_w;
120 int pipeA_h;
121 int pipeB_x;
122 int pipeB_y;
123 int pipeB_w;
124 int pipeB_h;
125
126 /* fill out some space for old userspace triple buffer */
127 drm_handle_t unused_handle;
128 __u32 unused1, unused2, unused3;
129
130 /* buffer object handles for static buffers. May change
131 * over the lifetime of the client.
132 */
133 __u32 front_bo_handle;
134 __u32 back_bo_handle;
135 __u32 unused_bo_handle;
136 __u32 depth_bo_handle;
137
138 } drm_i915_sarea_t;
139
140 /* due to userspace building against these headers we need some compat here */
141 #define planeA_x pipeA_x
142 #define planeA_y pipeA_y
143 #define planeA_w pipeA_w
144 #define planeA_h pipeA_h
145 #define planeB_x pipeB_x
146 #define planeB_y pipeB_y
147 #define planeB_w pipeB_w
148 #define planeB_h pipeB_h
149
150 /* Flags for perf_boxes
151 */
152 #define I915_BOX_RING_EMPTY 0x1
153 #define I915_BOX_FLIP 0x2
154 #define I915_BOX_WAIT 0x4
155 #define I915_BOX_TEXTURE_LOAD 0x8
156 #define I915_BOX_LOST_CONTEXT 0x10
157
158 /* I915 specific ioctls
159 * The device specific ioctl range is 0x40 to 0x79.
160 */
161 #define DRM_I915_INIT 0x00
162 #define DRM_I915_FLUSH 0x01
163 #define DRM_I915_FLIP 0x02
164 #define DRM_I915_BATCHBUFFER 0x03
165 #define DRM_I915_IRQ_EMIT 0x04
166 #define DRM_I915_IRQ_WAIT 0x05
167 #define DRM_I915_GETPARAM 0x06
168 #define DRM_I915_SETPARAM 0x07
169 #define DRM_I915_ALLOC 0x08
170 #define DRM_I915_FREE 0x09
171 #define DRM_I915_INIT_HEAP 0x0a
172 #define DRM_I915_CMDBUFFER 0x0b
173 #define DRM_I915_DESTROY_HEAP 0x0c
174 #define DRM_I915_SET_VBLANK_PIPE 0x0d
175 #define DRM_I915_GET_VBLANK_PIPE 0x0e
176 #define DRM_I915_VBLANK_SWAP 0x0f
177 #define DRM_I915_HWS_ADDR 0x11
178 #define DRM_I915_GEM_INIT 0x13
179 #define DRM_I915_GEM_EXECBUFFER 0x14
180 #define DRM_I915_GEM_PIN 0x15
181 #define DRM_I915_GEM_UNPIN 0x16
182 #define DRM_I915_GEM_BUSY 0x17
183 #define DRM_I915_GEM_THROTTLE 0x18
184 #define DRM_I915_GEM_ENTERVT 0x19
185 #define DRM_I915_GEM_LEAVEVT 0x1a
186 #define DRM_I915_GEM_CREATE 0x1b
187 #define DRM_I915_GEM_PREAD 0x1c
188 #define DRM_I915_GEM_PWRITE 0x1d
189 #define DRM_I915_GEM_MMAP 0x1e
190 #define DRM_I915_GEM_SET_DOMAIN 0x1f
191 #define DRM_I915_GEM_SW_FINISH 0x20
192 #define DRM_I915_GEM_SET_TILING 0x21
193 #define DRM_I915_GEM_GET_TILING 0x22
194 #define DRM_I915_GEM_GET_APERTURE 0x23
195 #define DRM_I915_GEM_MMAP_GTT 0x24
196 #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
197 #define DRM_I915_GEM_MADVISE 0x26
198 #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
199 #define DRM_I915_OVERLAY_ATTRS 0x28
200 #define DRM_I915_GEM_EXECBUFFER2 0x29
201
202 #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
203 #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
204 #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
205 #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
206 #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
207 #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
208 #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
209 #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
210 #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
211 #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
212 #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
213 #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
214 #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
215 #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
216 #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
217 #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
218 #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
219 #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
220 #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
221 #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
222 #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
223 #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
224 #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
225 #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
226 #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
227 #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
228 #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
229 #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
230 #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
231 #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
232 #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
233 #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
234 #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
235 #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
236 #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
237 #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
238 #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
239 #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_IOCTL_I915_OVERLAY_ATTRS, struct drm_intel_overlay_put_image)
240 #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
241
242 /* Allow drivers to submit batchbuffers directly to hardware, relying
243 * on the security mechanisms provided by hardware.
244 */
245 typedef struct drm_i915_batchbuffer {
246 int start; /* agp offset */
247 int used; /* nr bytes in use */
248 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
249 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
250 int num_cliprects; /* mulitpass with multiple cliprects? */
251 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
252 } drm_i915_batchbuffer_t;
253
254 /* As above, but pass a pointer to userspace buffer which can be
255 * validated by the kernel prior to sending to hardware.
256 */
257 typedef struct _drm_i915_cmdbuffer {
258 char __user *buf; /* pointer to userspace command buffer */
259 int sz; /* nr bytes in buf */
260 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
261 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
262 int num_cliprects; /* mulitpass with multiple cliprects? */
263 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
264 } drm_i915_cmdbuffer_t;
265
266 /* Userspace can request & wait on irq's:
267 */
268 typedef struct drm_i915_irq_emit {
269 int __user *irq_seq;
270 } drm_i915_irq_emit_t;
271
272 typedef struct drm_i915_irq_wait {
273 int irq_seq;
274 } drm_i915_irq_wait_t;
275
276 /* Ioctl to query kernel params:
277 */
278 #define I915_PARAM_IRQ_ACTIVE 1
279 #define I915_PARAM_ALLOW_BATCHBUFFER 2
280 #define I915_PARAM_LAST_DISPATCH 3
281 #define I915_PARAM_CHIPSET_ID 4
282 #define I915_PARAM_HAS_GEM 5
283 #define I915_PARAM_NUM_FENCES_AVAIL 6
284 #define I915_PARAM_HAS_OVERLAY 7
285 #define I915_PARAM_HAS_PAGEFLIPPING 8
286 #define I915_PARAM_HAS_EXECBUF2 9
287 #define I915_PARAM_HAS_BSD 10
288
289 typedef struct drm_i915_getparam {
290 int param;
291 int __user *value;
292 } drm_i915_getparam_t;
293
294 /* Ioctl to set kernel params:
295 */
296 #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
297 #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
298 #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
299 #define I915_SETPARAM_NUM_USED_FENCES 4
300
301 typedef struct drm_i915_setparam {
302 int param;
303 int value;
304 } drm_i915_setparam_t;
305
306 /* A memory manager for regions of shared memory:
307 */
308 #define I915_MEM_REGION_AGP 1
309
310 typedef struct drm_i915_mem_alloc {
311 int region;
312 int alignment;
313 int size;
314 int __user *region_offset; /* offset from start of fb or agp */
315 } drm_i915_mem_alloc_t;
316
317 typedef struct drm_i915_mem_free {
318 int region;
319 int region_offset;
320 } drm_i915_mem_free_t;
321
322 typedef struct drm_i915_mem_init_heap {
323 int region;
324 int size;
325 int start;
326 } drm_i915_mem_init_heap_t;
327
328 /* Allow memory manager to be torn down and re-initialized (eg on
329 * rotate):
330 */
331 typedef struct drm_i915_mem_destroy_heap {
332 int region;
333 } drm_i915_mem_destroy_heap_t;
334
335 /* Allow X server to configure which pipes to monitor for vblank signals
336 */
337 #define DRM_I915_VBLANK_PIPE_A 1
338 #define DRM_I915_VBLANK_PIPE_B 2
339
340 typedef struct drm_i915_vblank_pipe {
341 int pipe;
342 } drm_i915_vblank_pipe_t;
343
344 /* Schedule buffer swap at given vertical blank:
345 */
346 typedef struct drm_i915_vblank_swap {
347 drm_drawable_t drawable;
348 enum drm_vblank_seq_type seqtype;
349 unsigned int sequence;
350 } drm_i915_vblank_swap_t;
351
352 typedef struct drm_i915_hws_addr {
353 __u64 addr;
354 } drm_i915_hws_addr_t;
355
356 struct drm_i915_gem_init {
357 /**
358 * Beginning offset in the GTT to be managed by the DRM memory
359 * manager.
360 */
361 __u64 gtt_start;
362 /**
363 * Ending offset in the GTT to be managed by the DRM memory
364 * manager.
365 */
366 __u64 gtt_end;
367 };
368
369 struct drm_i915_gem_create {
370 /**
371 * Requested size for the object.
372 *
373 * The (page-aligned) allocated size for the object will be returned.
374 */
375 __u64 size;
376 /**
377 * Returned handle for the object.
378 *
379 * Object handles are nonzero.
380 */
381 __u32 handle;
382 __u32 pad;
383 };
384
385 struct drm_i915_gem_pread {
386 /** Handle for the object being read. */
387 __u32 handle;
388 __u32 pad;
389 /** Offset into the object to read from */
390 __u64 offset;
391 /** Length of data to read */
392 __u64 size;
393 /**
394 * Pointer to write the data into.
395 *
396 * This is a fixed-size type for 32/64 compatibility.
397 */
398 __u64 data_ptr;
399 };
400
401 struct drm_i915_gem_pwrite {
402 /** Handle for the object being written to. */
403 __u32 handle;
404 __u32 pad;
405 /** Offset into the object to write to */
406 __u64 offset;
407 /** Length of data to write */
408 __u64 size;
409 /**
410 * Pointer to read the data from.
411 *
412 * This is a fixed-size type for 32/64 compatibility.
413 */
414 __u64 data_ptr;
415 };
416
417 struct drm_i915_gem_mmap {
418 /** Handle for the object being mapped. */
419 __u32 handle;
420 __u32 pad;
421 /** Offset in the object to map. */
422 __u64 offset;
423 /**
424 * Length of data to map.
425 *
426 * The value will be page-aligned.
427 */
428 __u64 size;
429 /**
430 * Returned pointer the data was mapped at.
431 *
432 * This is a fixed-size type for 32/64 compatibility.
433 */
434 __u64 addr_ptr;
435 };
436
437 struct drm_i915_gem_mmap_gtt {
438 /** Handle for the object being mapped. */
439 __u32 handle;
440 __u32 pad;
441 /**
442 * Fake offset to use for subsequent mmap call
443 *
444 * This is a fixed-size type for 32/64 compatibility.
445 */
446 __u64 offset;
447 };
448
449 struct drm_i915_gem_set_domain {
450 /** Handle for the object */
451 __u32 handle;
452
453 /** New read domains */
454 __u32 read_domains;
455
456 /** New write domain */
457 __u32 write_domain;
458 };
459
460 struct drm_i915_gem_sw_finish {
461 /** Handle for the object */
462 __u32 handle;
463 };
464
465 struct drm_i915_gem_relocation_entry {
466 /**
467 * Handle of the buffer being pointed to by this relocation entry.
468 *
469 * It's appealing to make this be an index into the mm_validate_entry
470 * list to refer to the buffer, but this allows the driver to create
471 * a relocation list for state buffers and not re-write it per
472 * exec using the buffer.
473 */
474 __u32 target_handle;
475
476 /**
477 * Value to be added to the offset of the target buffer to make up
478 * the relocation entry.
479 */
480 __u32 delta;
481
482 /** Offset in the buffer the relocation entry will be written into */
483 __u64 offset;
484
485 /**
486 * Offset value of the target buffer that the relocation entry was last
487 * written as.
488 *
489 * If the buffer has the same offset as last time, we can skip syncing
490 * and writing the relocation. This value is written back out by
491 * the execbuffer ioctl when the relocation is written.
492 */
493 __u64 presumed_offset;
494
495 /**
496 * Target memory domains read by this operation.
497 */
498 __u32 read_domains;
499
500 /**
501 * Target memory domains written by this operation.
502 *
503 * Note that only one domain may be written by the whole
504 * execbuffer operation, so that where there are conflicts,
505 * the application will get -EINVAL back.
506 */
507 __u32 write_domain;
508 };
509
510 /** @{
511 * Intel memory domains
512 *
513 * Most of these just align with the various caches in
514 * the system and are used to flush and invalidate as
515 * objects end up cached in different domains.
516 */
517 /** CPU cache */
518 #define I915_GEM_DOMAIN_CPU 0x00000001
519 /** Render cache, used by 2D and 3D drawing */
520 #define I915_GEM_DOMAIN_RENDER 0x00000002
521 /** Sampler cache, used by texture engine */
522 #define I915_GEM_DOMAIN_SAMPLER 0x00000004
523 /** Command queue, used to load batch buffers */
524 #define I915_GEM_DOMAIN_COMMAND 0x00000008
525 /** Instruction cache, used by shader programs */
526 #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
527 /** Vertex address cache */
528 #define I915_GEM_DOMAIN_VERTEX 0x00000020
529 /** GTT domain - aperture and scanout */
530 #define I915_GEM_DOMAIN_GTT 0x00000040
531 /** @} */
532
533 struct drm_i915_gem_exec_object {
534 /**
535 * User's handle for a buffer to be bound into the GTT for this
536 * operation.
537 */
538 __u32 handle;
539
540 /** Number of relocations to be performed on this buffer */
541 __u32 relocation_count;
542 /**
543 * Pointer to array of struct drm_i915_gem_relocation_entry containing
544 * the relocations to be performed in this buffer.
545 */
546 __u64 relocs_ptr;
547
548 /** Required alignment in graphics aperture */
549 __u64 alignment;
550
551 /**
552 * Returned value of the updated offset of the object, for future
553 * presumed_offset writes.
554 */
555 __u64 offset;
556 };
557
558 struct drm_i915_gem_execbuffer {
559 /**
560 * List of buffers to be validated with their relocations to be
561 * performend on them.
562 *
563 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
564 *
565 * These buffers must be listed in an order such that all relocations
566 * a buffer is performing refer to buffers that have already appeared
567 * in the validate list.
568 */
569 __u64 buffers_ptr;
570 __u32 buffer_count;
571
572 /** Offset in the batchbuffer to start execution from. */
573 __u32 batch_start_offset;
574 /** Bytes used in batchbuffer from batch_start_offset */
575 __u32 batch_len;
576 __u32 DR1;
577 __u32 DR4;
578 __u32 num_cliprects;
579 /** This is a struct drm_clip_rect *cliprects */
580 __u64 cliprects_ptr;
581 };
582
583 struct drm_i915_gem_exec_object2 {
584 /**
585 * User's handle for a buffer to be bound into the GTT for this
586 * operation.
587 */
588 __u32 handle;
589
590 /** Number of relocations to be performed on this buffer */
591 __u32 relocation_count;
592 /**
593 * Pointer to array of struct drm_i915_gem_relocation_entry containing
594 * the relocations to be performed in this buffer.
595 */
596 __u64 relocs_ptr;
597
598 /** Required alignment in graphics aperture */
599 __u64 alignment;
600
601 /**
602 * Returned value of the updated offset of the object, for future
603 * presumed_offset writes.
604 */
605 __u64 offset;
606
607 #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
608 __u64 flags;
609 __u64 rsvd1;
610 __u64 rsvd2;
611 };
612
613 struct drm_i915_gem_execbuffer2 {
614 /**
615 * List of gem_exec_object2 structs
616 */
617 __u64 buffers_ptr;
618 __u32 buffer_count;
619
620 /** Offset in the batchbuffer to start execution from. */
621 __u32 batch_start_offset;
622 /** Bytes used in batchbuffer from batch_start_offset */
623 __u32 batch_len;
624 __u32 DR1;
625 __u32 DR4;
626 __u32 num_cliprects;
627 /** This is a struct drm_clip_rect *cliprects */
628 __u64 cliprects_ptr;
629 #define I915_EXEC_RENDER (1<<0)
630 #define I915_EXEC_BSD (1<<1)
631 __u64 flags;
632 __u64 rsvd1;
633 __u64 rsvd2;
634 };
635
636 struct drm_i915_gem_pin {
637 /** Handle of the buffer to be pinned. */
638 __u32 handle;
639 __u32 pad;
640
641 /** alignment required within the aperture */
642 __u64 alignment;
643
644 /** Returned GTT offset of the buffer. */
645 __u64 offset;
646 };
647
648 struct drm_i915_gem_unpin {
649 /** Handle of the buffer to be unpinned. */
650 __u32 handle;
651 __u32 pad;
652 };
653
654 struct drm_i915_gem_busy {
655 /** Handle of the buffer to check for busy */
656 __u32 handle;
657
658 /** Return busy status (1 if busy, 0 if idle) */
659 __u32 busy;
660 };
661
662 #define I915_TILING_NONE 0
663 #define I915_TILING_X 1
664 #define I915_TILING_Y 2
665
666 #define I915_BIT_6_SWIZZLE_NONE 0
667 #define I915_BIT_6_SWIZZLE_9 1
668 #define I915_BIT_6_SWIZZLE_9_10 2
669 #define I915_BIT_6_SWIZZLE_9_11 3
670 #define I915_BIT_6_SWIZZLE_9_10_11 4
671 /* Not seen by userland */
672 #define I915_BIT_6_SWIZZLE_UNKNOWN 5
673 /* Seen by userland. */
674 #define I915_BIT_6_SWIZZLE_9_17 6
675 #define I915_BIT_6_SWIZZLE_9_10_17 7
676
677 struct drm_i915_gem_set_tiling {
678 /** Handle of the buffer to have its tiling state updated */
679 __u32 handle;
680
681 /**
682 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
683 * I915_TILING_Y).
684 *
685 * This value is to be set on request, and will be updated by the
686 * kernel on successful return with the actual chosen tiling layout.
687 *
688 * The tiling mode may be demoted to I915_TILING_NONE when the system
689 * has bit 6 swizzling that can't be managed correctly by GEM.
690 *
691 * Buffer contents become undefined when changing tiling_mode.
692 */
693 __u32 tiling_mode;
694
695 /**
696 * Stride in bytes for the object when in I915_TILING_X or
697 * I915_TILING_Y.
698 */
699 __u32 stride;
700
701 /**
702 * Returned address bit 6 swizzling required for CPU access through
703 * mmap mapping.
704 */
705 __u32 swizzle_mode;
706 };
707
708 struct drm_i915_gem_get_tiling {
709 /** Handle of the buffer to get tiling state for. */
710 __u32 handle;
711
712 /**
713 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
714 * I915_TILING_Y).
715 */
716 __u32 tiling_mode;
717
718 /**
719 * Returned address bit 6 swizzling required for CPU access through
720 * mmap mapping.
721 */
722 __u32 swizzle_mode;
723 };
724
725 struct drm_i915_gem_get_aperture {
726 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
727 __u64 aper_size;
728
729 /**
730 * Available space in the aperture used by i915_gem_execbuffer, in
731 * bytes
732 */
733 __u64 aper_available_size;
734 };
735
736 struct drm_i915_get_pipe_from_crtc_id {
737 /** ID of CRTC being requested **/
738 __u32 crtc_id;
739
740 /** pipe of requested CRTC **/
741 __u32 pipe;
742 };
743
744 #define I915_MADV_WILLNEED 0
745 #define I915_MADV_DONTNEED 1
746 #define __I915_MADV_PURGED 2 /* internal state */
747
748 struct drm_i915_gem_madvise {
749 /** Handle of the buffer to change the backing store advice */
750 __u32 handle;
751
752 /* Advice: either the buffer will be needed again in the near future,
753 * or wont be and could be discarded under memory pressure.
754 */
755 __u32 madv;
756
757 /** Whether the backing store still exists. */
758 __u32 retained;
759 };
760
761 /* flags */
762 #define I915_OVERLAY_TYPE_MASK 0xff
763 #define I915_OVERLAY_YUV_PLANAR 0x01
764 #define I915_OVERLAY_YUV_PACKED 0x02
765 #define I915_OVERLAY_RGB 0x03
766
767 #define I915_OVERLAY_DEPTH_MASK 0xff00
768 #define I915_OVERLAY_RGB24 0x1000
769 #define I915_OVERLAY_RGB16 0x2000
770 #define I915_OVERLAY_RGB15 0x3000
771 #define I915_OVERLAY_YUV422 0x0100
772 #define I915_OVERLAY_YUV411 0x0200
773 #define I915_OVERLAY_YUV420 0x0300
774 #define I915_OVERLAY_YUV410 0x0400
775
776 #define I915_OVERLAY_SWAP_MASK 0xff0000
777 #define I915_OVERLAY_NO_SWAP 0x000000
778 #define I915_OVERLAY_UV_SWAP 0x010000
779 #define I915_OVERLAY_Y_SWAP 0x020000
780 #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
781
782 #define I915_OVERLAY_FLAGS_MASK 0xff000000
783 #define I915_OVERLAY_ENABLE 0x01000000
784
785 struct drm_intel_overlay_put_image {
786 /* various flags and src format description */
787 __u32 flags;
788 /* source picture description */
789 __u32 bo_handle;
790 /* stride values and offsets are in bytes, buffer relative */
791 __u16 stride_Y; /* stride for packed formats */
792 __u16 stride_UV;
793 __u32 offset_Y; /* offset for packet formats */
794 __u32 offset_U;
795 __u32 offset_V;
796 /* in pixels */
797 __u16 src_width;
798 __u16 src_height;
799 /* to compensate the scaling factors for partially covered surfaces */
800 __u16 src_scan_width;
801 __u16 src_scan_height;
802 /* output crtc description */
803 __u32 crtc_id;
804 __u16 dst_x;
805 __u16 dst_y;
806 __u16 dst_width;
807 __u16 dst_height;
808 };
809
810 /* flags */
811 #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
812 #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
813 struct drm_intel_overlay_attrs {
814 __u32 flags;
815 __u32 color_key;
816 __s32 brightness;
817 __u32 contrast;
818 __u32 saturation;
819 __u32 gamma0;
820 __u32 gamma1;
821 __u32 gamma2;
822 __u32 gamma3;
823 __u32 gamma4;
824 __u32 gamma5;
825 };
826
827 #endif /* _I915_DRM_H_ */