]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - include/linux/irq.h
blk-stat: fix blk_stat_sum() if all samples are batched
[mirror_ubuntu-bionic-kernel.git] / include / linux / irq.h
1 #ifndef _LINUX_IRQ_H
2 #define _LINUX_IRQ_H
3
4 /*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
12 #include <linux/smp.h>
13 #include <linux/linkage.h>
14 #include <linux/cache.h>
15 #include <linux/spinlock.h>
16 #include <linux/cpumask.h>
17 #include <linux/gfp.h>
18 #include <linux/irqhandler.h>
19 #include <linux/irqreturn.h>
20 #include <linux/irqnr.h>
21 #include <linux/errno.h>
22 #include <linux/topology.h>
23 #include <linux/wait.h>
24 #include <linux/io.h>
25
26 #include <asm/irq.h>
27 #include <asm/ptrace.h>
28 #include <asm/irq_regs.h>
29
30 struct seq_file;
31 struct module;
32 struct msi_msg;
33 enum irqchip_irq_state;
34
35 /*
36 * IRQ line status.
37 *
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
59 * bits are modified via irq_set_irq_type()
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
65 * IRQ_NOTHREAD - Interrupt cannot be threaded
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
70 * IRQ_NESTED_THREAD - Interrupt nests into another thread
71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
75 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
76 */
77 enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
86 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
87
88 IRQ_TYPE_PROBE = 0x00000010,
89
90 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
98 IRQ_NOTHREAD = (1 << 16),
99 IRQ_PER_CPU_DEVID = (1 << 17),
100 IRQ_IS_POLLED = (1 << 18),
101 IRQ_DISABLE_UNLAZY = (1 << 19),
102 };
103
104 #define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
108 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
109
110 #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
112 /*
113 * Return value for chip->irq_set_affinity()
114 *
115 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
117 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
118 * support stacked irqchips, which indicates skipping
119 * all descendent irqchips.
120 */
121 enum {
122 IRQ_SET_MASK_OK = 0,
123 IRQ_SET_MASK_OK_NOCOPY,
124 IRQ_SET_MASK_OK_DONE,
125 };
126
127 struct msi_desc;
128 struct irq_domain;
129
130 /**
131 * struct irq_common_data - per irq data shared by all irqchips
132 * @state_use_accessors: status information for irq chip functions.
133 * Use accessor functions to deal with it
134 * @node: node index useful for balancing
135 * @handler_data: per-IRQ data for the irq_chip methods
136 * @affinity: IRQ affinity on SMP. If this is an IPI
137 * related irq, then this is the mask of the
138 * CPUs to which an IPI can be sent.
139 * @msi_desc: MSI descriptor
140 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
141 */
142 struct irq_common_data {
143 unsigned int __private state_use_accessors;
144 #ifdef CONFIG_NUMA
145 unsigned int node;
146 #endif
147 void *handler_data;
148 struct msi_desc *msi_desc;
149 cpumask_var_t affinity;
150 #ifdef CONFIG_GENERIC_IRQ_IPI
151 unsigned int ipi_offset;
152 #endif
153 };
154
155 /**
156 * struct irq_data - per irq chip data passed down to chip functions
157 * @mask: precomputed bitmask for accessing the chip registers
158 * @irq: interrupt number
159 * @hwirq: hardware interrupt number, local to the interrupt domain
160 * @common: point to data shared by all irqchips
161 * @chip: low level interrupt hardware access
162 * @domain: Interrupt translation domain; responsible for mapping
163 * between hwirq number and linux irq number.
164 * @parent_data: pointer to parent struct irq_data to support hierarchy
165 * irq_domain
166 * @chip_data: platform-specific per-chip private data for the chip
167 * methods, to allow shared chip implementations
168 */
169 struct irq_data {
170 u32 mask;
171 unsigned int irq;
172 unsigned long hwirq;
173 struct irq_common_data *common;
174 struct irq_chip *chip;
175 struct irq_domain *domain;
176 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
177 struct irq_data *parent_data;
178 #endif
179 void *chip_data;
180 };
181
182 /*
183 * Bit masks for irq_common_data.state_use_accessors
184 *
185 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
186 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
187 * IRQD_ACTIVATED - Interrupt has already been activated
188 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
189 * IRQD_PER_CPU - Interrupt is per cpu
190 * IRQD_AFFINITY_SET - Interrupt affinity was set
191 * IRQD_LEVEL - Interrupt is level triggered
192 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
193 * from suspend
194 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
195 * context
196 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
197 * IRQD_IRQ_MASKED - Masked state of the interrupt
198 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
199 * IRQD_WAKEUP_ARMED - Wakeup mode armed
200 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
201 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
202 */
203 enum {
204 IRQD_TRIGGER_MASK = 0xf,
205 IRQD_SETAFFINITY_PENDING = (1 << 8),
206 IRQD_ACTIVATED = (1 << 9),
207 IRQD_NO_BALANCING = (1 << 10),
208 IRQD_PER_CPU = (1 << 11),
209 IRQD_AFFINITY_SET = (1 << 12),
210 IRQD_LEVEL = (1 << 13),
211 IRQD_WAKEUP_STATE = (1 << 14),
212 IRQD_MOVE_PCNTXT = (1 << 15),
213 IRQD_IRQ_DISABLED = (1 << 16),
214 IRQD_IRQ_MASKED = (1 << 17),
215 IRQD_IRQ_INPROGRESS = (1 << 18),
216 IRQD_WAKEUP_ARMED = (1 << 19),
217 IRQD_FORWARDED_TO_VCPU = (1 << 20),
218 IRQD_AFFINITY_MANAGED = (1 << 21),
219 };
220
221 #define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
222
223 static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
224 {
225 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
226 }
227
228 static inline bool irqd_is_per_cpu(struct irq_data *d)
229 {
230 return __irqd_to_state(d) & IRQD_PER_CPU;
231 }
232
233 static inline bool irqd_can_balance(struct irq_data *d)
234 {
235 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
236 }
237
238 static inline bool irqd_affinity_was_set(struct irq_data *d)
239 {
240 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
241 }
242
243 static inline void irqd_mark_affinity_was_set(struct irq_data *d)
244 {
245 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
246 }
247
248 static inline u32 irqd_get_trigger_type(struct irq_data *d)
249 {
250 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
251 }
252
253 /*
254 * Must only be called inside irq_chip.irq_set_type() functions.
255 */
256 static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
257 {
258 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
259 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
260 }
261
262 static inline bool irqd_is_level_type(struct irq_data *d)
263 {
264 return __irqd_to_state(d) & IRQD_LEVEL;
265 }
266
267 static inline bool irqd_is_wakeup_set(struct irq_data *d)
268 {
269 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
270 }
271
272 static inline bool irqd_can_move_in_process_context(struct irq_data *d)
273 {
274 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
275 }
276
277 static inline bool irqd_irq_disabled(struct irq_data *d)
278 {
279 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
280 }
281
282 static inline bool irqd_irq_masked(struct irq_data *d)
283 {
284 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
285 }
286
287 static inline bool irqd_irq_inprogress(struct irq_data *d)
288 {
289 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
290 }
291
292 static inline bool irqd_is_wakeup_armed(struct irq_data *d)
293 {
294 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
295 }
296
297 static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
298 {
299 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
300 }
301
302 static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
303 {
304 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
305 }
306
307 static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
308 {
309 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
310 }
311
312 static inline bool irqd_affinity_is_managed(struct irq_data *d)
313 {
314 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
315 }
316
317 static inline bool irqd_is_activated(struct irq_data *d)
318 {
319 return __irqd_to_state(d) & IRQD_ACTIVATED;
320 }
321
322 static inline void irqd_set_activated(struct irq_data *d)
323 {
324 __irqd_to_state(d) |= IRQD_ACTIVATED;
325 }
326
327 static inline void irqd_clr_activated(struct irq_data *d)
328 {
329 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
330 }
331
332 #undef __irqd_to_state
333
334 static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
335 {
336 return d->hwirq;
337 }
338
339 /**
340 * struct irq_chip - hardware interrupt chip descriptor
341 *
342 * @parent_device: pointer to parent device for irqchip
343 * @name: name for /proc/interrupts
344 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
345 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
346 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
347 * @irq_disable: disable the interrupt
348 * @irq_ack: start of a new interrupt
349 * @irq_mask: mask an interrupt source
350 * @irq_mask_ack: ack and mask an interrupt source
351 * @irq_unmask: unmask an interrupt source
352 * @irq_eoi: end of interrupt
353 * @irq_set_affinity: set the CPU affinity on SMP machines
354 * @irq_retrigger: resend an IRQ to the CPU
355 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
356 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
357 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
358 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
359 * @irq_cpu_online: configure an interrupt source for a secondary CPU
360 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
361 * @irq_suspend: function called from core code on suspend once per
362 * chip, when one or more interrupts are installed
363 * @irq_resume: function called from core code on resume once per chip,
364 * when one ore more interrupts are installed
365 * @irq_pm_shutdown: function called from core code on shutdown once per chip
366 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
367 * @irq_print_chip: optional to print special chip info in show_interrupts
368 * @irq_request_resources: optional to request resources before calling
369 * any other callback related to this irq
370 * @irq_release_resources: optional to release resources acquired with
371 * irq_request_resources
372 * @irq_compose_msi_msg: optional to compose message content for MSI
373 * @irq_write_msi_msg: optional to write message content for MSI
374 * @irq_get_irqchip_state: return the internal state of an interrupt
375 * @irq_set_irqchip_state: set the internal state of a interrupt
376 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
377 * @ipi_send_single: send a single IPI to destination cpus
378 * @ipi_send_mask: send an IPI to destination cpus in cpumask
379 * @flags: chip specific flags
380 */
381 struct irq_chip {
382 struct device *parent_device;
383 const char *name;
384 unsigned int (*irq_startup)(struct irq_data *data);
385 void (*irq_shutdown)(struct irq_data *data);
386 void (*irq_enable)(struct irq_data *data);
387 void (*irq_disable)(struct irq_data *data);
388
389 void (*irq_ack)(struct irq_data *data);
390 void (*irq_mask)(struct irq_data *data);
391 void (*irq_mask_ack)(struct irq_data *data);
392 void (*irq_unmask)(struct irq_data *data);
393 void (*irq_eoi)(struct irq_data *data);
394
395 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
396 int (*irq_retrigger)(struct irq_data *data);
397 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
398 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
399
400 void (*irq_bus_lock)(struct irq_data *data);
401 void (*irq_bus_sync_unlock)(struct irq_data *data);
402
403 void (*irq_cpu_online)(struct irq_data *data);
404 void (*irq_cpu_offline)(struct irq_data *data);
405
406 void (*irq_suspend)(struct irq_data *data);
407 void (*irq_resume)(struct irq_data *data);
408 void (*irq_pm_shutdown)(struct irq_data *data);
409
410 void (*irq_calc_mask)(struct irq_data *data);
411
412 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
413 int (*irq_request_resources)(struct irq_data *data);
414 void (*irq_release_resources)(struct irq_data *data);
415
416 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
417 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
418
419 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
420 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
421
422 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
423
424 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
425 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
426
427 unsigned long flags;
428 };
429
430 /*
431 * irq_chip specific flags
432 *
433 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
434 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
435 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
436 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
437 * when irq enabled
438 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
439 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
440 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
441 */
442 enum {
443 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
444 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
445 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
446 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
447 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
448 IRQCHIP_ONESHOT_SAFE = (1 << 5),
449 IRQCHIP_EOI_THREADED = (1 << 6),
450 };
451
452 #include <linux/irqdesc.h>
453
454 /*
455 * Pick up the arch-dependent methods:
456 */
457 #include <asm/hw_irq.h>
458
459 #ifndef NR_IRQS_LEGACY
460 # define NR_IRQS_LEGACY 0
461 #endif
462
463 #ifndef ARCH_IRQ_INIT_FLAGS
464 # define ARCH_IRQ_INIT_FLAGS 0
465 #endif
466
467 #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
468
469 struct irqaction;
470 extern int setup_irq(unsigned int irq, struct irqaction *new);
471 extern void remove_irq(unsigned int irq, struct irqaction *act);
472 extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
473 extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
474
475 extern void irq_cpu_online(void);
476 extern void irq_cpu_offline(void);
477 extern int irq_set_affinity_locked(struct irq_data *data,
478 const struct cpumask *cpumask, bool force);
479 extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
480
481 extern void irq_migrate_all_off_this_cpu(void);
482
483 #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
484 void irq_move_irq(struct irq_data *data);
485 void irq_move_masked_irq(struct irq_data *data);
486 #else
487 static inline void irq_move_irq(struct irq_data *data) { }
488 static inline void irq_move_masked_irq(struct irq_data *data) { }
489 #endif
490
491 extern int no_irq_affinity;
492
493 #ifdef CONFIG_HARDIRQS_SW_RESEND
494 int irq_set_parent(int irq, int parent_irq);
495 #else
496 static inline int irq_set_parent(int irq, int parent_irq)
497 {
498 return 0;
499 }
500 #endif
501
502 /*
503 * Built-in IRQ handlers for various IRQ types,
504 * callable via desc->handle_irq()
505 */
506 extern void handle_level_irq(struct irq_desc *desc);
507 extern void handle_fasteoi_irq(struct irq_desc *desc);
508 extern void handle_edge_irq(struct irq_desc *desc);
509 extern void handle_edge_eoi_irq(struct irq_desc *desc);
510 extern void handle_simple_irq(struct irq_desc *desc);
511 extern void handle_untracked_irq(struct irq_desc *desc);
512 extern void handle_percpu_irq(struct irq_desc *desc);
513 extern void handle_percpu_devid_irq(struct irq_desc *desc);
514 extern void handle_bad_irq(struct irq_desc *desc);
515 extern void handle_nested_irq(unsigned int irq);
516
517 extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
518 extern int irq_chip_pm_get(struct irq_data *data);
519 extern int irq_chip_pm_put(struct irq_data *data);
520 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
521 extern void irq_chip_enable_parent(struct irq_data *data);
522 extern void irq_chip_disable_parent(struct irq_data *data);
523 extern void irq_chip_ack_parent(struct irq_data *data);
524 extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
525 extern void irq_chip_mask_parent(struct irq_data *data);
526 extern void irq_chip_unmask_parent(struct irq_data *data);
527 extern void irq_chip_eoi_parent(struct irq_data *data);
528 extern int irq_chip_set_affinity_parent(struct irq_data *data,
529 const struct cpumask *dest,
530 bool force);
531 extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
532 extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
533 void *vcpu_info);
534 extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
535 #endif
536
537 /* Handling of unhandled and spurious interrupts: */
538 extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
539
540
541 /* Enable/disable irq debugging output: */
542 extern int noirqdebug_setup(char *str);
543
544 /* Checks whether the interrupt can be requested by request_irq(): */
545 extern int can_request_irq(unsigned int irq, unsigned long irqflags);
546
547 /* Dummy irq-chip implementations: */
548 extern struct irq_chip no_irq_chip;
549 extern struct irq_chip dummy_irq_chip;
550
551 extern void
552 irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
553 irq_flow_handler_t handle, const char *name);
554
555 static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
556 irq_flow_handler_t handle)
557 {
558 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
559 }
560
561 extern int irq_set_percpu_devid(unsigned int irq);
562 extern int irq_set_percpu_devid_partition(unsigned int irq,
563 const struct cpumask *affinity);
564 extern int irq_get_percpu_devid_partition(unsigned int irq,
565 struct cpumask *affinity);
566
567 extern void
568 __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
569 const char *name);
570
571 static inline void
572 irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
573 {
574 __irq_set_handler(irq, handle, 0, NULL);
575 }
576
577 /*
578 * Set a highlevel chained flow handler for a given IRQ.
579 * (a chained handler is automatically enabled and set to
580 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
581 */
582 static inline void
583 irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
584 {
585 __irq_set_handler(irq, handle, 1, NULL);
586 }
587
588 /*
589 * Set a highlevel chained flow handler and its data for a given IRQ.
590 * (a chained handler is automatically enabled and set to
591 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
592 */
593 void
594 irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
595 void *data);
596
597 void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
598
599 static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
600 {
601 irq_modify_status(irq, 0, set);
602 }
603
604 static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
605 {
606 irq_modify_status(irq, clr, 0);
607 }
608
609 static inline void irq_set_noprobe(unsigned int irq)
610 {
611 irq_modify_status(irq, 0, IRQ_NOPROBE);
612 }
613
614 static inline void irq_set_probe(unsigned int irq)
615 {
616 irq_modify_status(irq, IRQ_NOPROBE, 0);
617 }
618
619 static inline void irq_set_nothread(unsigned int irq)
620 {
621 irq_modify_status(irq, 0, IRQ_NOTHREAD);
622 }
623
624 static inline void irq_set_thread(unsigned int irq)
625 {
626 irq_modify_status(irq, IRQ_NOTHREAD, 0);
627 }
628
629 static inline void irq_set_nested_thread(unsigned int irq, bool nest)
630 {
631 if (nest)
632 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
633 else
634 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
635 }
636
637 static inline void irq_set_percpu_devid_flags(unsigned int irq)
638 {
639 irq_set_status_flags(irq,
640 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
641 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
642 }
643
644 /* Set/get chip/data for an IRQ: */
645 extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
646 extern int irq_set_handler_data(unsigned int irq, void *data);
647 extern int irq_set_chip_data(unsigned int irq, void *data);
648 extern int irq_set_irq_type(unsigned int irq, unsigned int type);
649 extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
650 extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
651 struct msi_desc *entry);
652 extern struct irq_data *irq_get_irq_data(unsigned int irq);
653
654 static inline struct irq_chip *irq_get_chip(unsigned int irq)
655 {
656 struct irq_data *d = irq_get_irq_data(irq);
657 return d ? d->chip : NULL;
658 }
659
660 static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
661 {
662 return d->chip;
663 }
664
665 static inline void *irq_get_chip_data(unsigned int irq)
666 {
667 struct irq_data *d = irq_get_irq_data(irq);
668 return d ? d->chip_data : NULL;
669 }
670
671 static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
672 {
673 return d->chip_data;
674 }
675
676 static inline void *irq_get_handler_data(unsigned int irq)
677 {
678 struct irq_data *d = irq_get_irq_data(irq);
679 return d ? d->common->handler_data : NULL;
680 }
681
682 static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
683 {
684 return d->common->handler_data;
685 }
686
687 static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
688 {
689 struct irq_data *d = irq_get_irq_data(irq);
690 return d ? d->common->msi_desc : NULL;
691 }
692
693 static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
694 {
695 return d->common->msi_desc;
696 }
697
698 static inline u32 irq_get_trigger_type(unsigned int irq)
699 {
700 struct irq_data *d = irq_get_irq_data(irq);
701 return d ? irqd_get_trigger_type(d) : 0;
702 }
703
704 static inline int irq_common_data_get_node(struct irq_common_data *d)
705 {
706 #ifdef CONFIG_NUMA
707 return d->node;
708 #else
709 return 0;
710 #endif
711 }
712
713 static inline int irq_data_get_node(struct irq_data *d)
714 {
715 return irq_common_data_get_node(d->common);
716 }
717
718 static inline struct cpumask *irq_get_affinity_mask(int irq)
719 {
720 struct irq_data *d = irq_get_irq_data(irq);
721
722 return d ? d->common->affinity : NULL;
723 }
724
725 static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
726 {
727 return d->common->affinity;
728 }
729
730 unsigned int arch_dynirq_lower_bound(unsigned int from);
731
732 int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
733 struct module *owner, const struct cpumask *affinity);
734
735 int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
736 unsigned int cnt, int node, struct module *owner,
737 const struct cpumask *affinity);
738
739 /* use macros to avoid needing export.h for THIS_MODULE */
740 #define irq_alloc_descs(irq, from, cnt, node) \
741 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
742
743 #define irq_alloc_desc(node) \
744 irq_alloc_descs(-1, 0, 1, node)
745
746 #define irq_alloc_desc_at(at, node) \
747 irq_alloc_descs(at, at, 1, node)
748
749 #define irq_alloc_desc_from(from, node) \
750 irq_alloc_descs(-1, from, 1, node)
751
752 #define irq_alloc_descs_from(from, cnt, node) \
753 irq_alloc_descs(-1, from, cnt, node)
754
755 #define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
756 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
757
758 #define devm_irq_alloc_desc(dev, node) \
759 devm_irq_alloc_descs(dev, -1, 0, 1, node)
760
761 #define devm_irq_alloc_desc_at(dev, at, node) \
762 devm_irq_alloc_descs(dev, at, at, 1, node)
763
764 #define devm_irq_alloc_desc_from(dev, from, node) \
765 devm_irq_alloc_descs(dev, -1, from, 1, node)
766
767 #define devm_irq_alloc_descs_from(dev, from, cnt, node) \
768 devm_irq_alloc_descs(dev, -1, from, cnt, node)
769
770 void irq_free_descs(unsigned int irq, unsigned int cnt);
771 static inline void irq_free_desc(unsigned int irq)
772 {
773 irq_free_descs(irq, 1);
774 }
775
776 #ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
777 unsigned int irq_alloc_hwirqs(int cnt, int node);
778 static inline unsigned int irq_alloc_hwirq(int node)
779 {
780 return irq_alloc_hwirqs(1, node);
781 }
782 void irq_free_hwirqs(unsigned int from, int cnt);
783 static inline void irq_free_hwirq(unsigned int irq)
784 {
785 return irq_free_hwirqs(irq, 1);
786 }
787 int arch_setup_hwirq(unsigned int irq, int node);
788 void arch_teardown_hwirq(unsigned int irq);
789 #endif
790
791 #ifdef CONFIG_GENERIC_IRQ_LEGACY
792 void irq_init_desc(unsigned int irq);
793 #endif
794
795 /**
796 * struct irq_chip_regs - register offsets for struct irq_gci
797 * @enable: Enable register offset to reg_base
798 * @disable: Disable register offset to reg_base
799 * @mask: Mask register offset to reg_base
800 * @ack: Ack register offset to reg_base
801 * @eoi: Eoi register offset to reg_base
802 * @type: Type configuration register offset to reg_base
803 * @polarity: Polarity configuration register offset to reg_base
804 */
805 struct irq_chip_regs {
806 unsigned long enable;
807 unsigned long disable;
808 unsigned long mask;
809 unsigned long ack;
810 unsigned long eoi;
811 unsigned long type;
812 unsigned long polarity;
813 };
814
815 /**
816 * struct irq_chip_type - Generic interrupt chip instance for a flow type
817 * @chip: The real interrupt chip which provides the callbacks
818 * @regs: Register offsets for this chip
819 * @handler: Flow handler associated with this chip
820 * @type: Chip can handle these flow types
821 * @mask_cache_priv: Cached mask register private to the chip type
822 * @mask_cache: Pointer to cached mask register
823 *
824 * A irq_generic_chip can have several instances of irq_chip_type when
825 * it requires different functions and register offsets for different
826 * flow types.
827 */
828 struct irq_chip_type {
829 struct irq_chip chip;
830 struct irq_chip_regs regs;
831 irq_flow_handler_t handler;
832 u32 type;
833 u32 mask_cache_priv;
834 u32 *mask_cache;
835 };
836
837 /**
838 * struct irq_chip_generic - Generic irq chip data structure
839 * @lock: Lock to protect register and cache data access
840 * @reg_base: Register base address (virtual)
841 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
842 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
843 * @suspend: Function called from core code on suspend once per
844 * chip; can be useful instead of irq_chip::suspend to
845 * handle chip details even when no interrupts are in use
846 * @resume: Function called from core code on resume once per chip;
847 * can be useful instead of irq_chip::suspend to handle
848 * chip details even when no interrupts are in use
849 * @irq_base: Interrupt base nr for this chip
850 * @irq_cnt: Number of interrupts handled by this chip
851 * @mask_cache: Cached mask register shared between all chip types
852 * @type_cache: Cached type register
853 * @polarity_cache: Cached polarity register
854 * @wake_enabled: Interrupt can wakeup from suspend
855 * @wake_active: Interrupt is marked as an wakeup from suspend source
856 * @num_ct: Number of available irq_chip_type instances (usually 1)
857 * @private: Private data for non generic chip callbacks
858 * @installed: bitfield to denote installed interrupts
859 * @unused: bitfield to denote unused interrupts
860 * @domain: irq domain pointer
861 * @list: List head for keeping track of instances
862 * @chip_types: Array of interrupt irq_chip_types
863 *
864 * Note, that irq_chip_generic can have multiple irq_chip_type
865 * implementations which can be associated to a particular irq line of
866 * an irq_chip_generic instance. That allows to share and protect
867 * state in an irq_chip_generic instance when we need to implement
868 * different flow mechanisms (level/edge) for it.
869 */
870 struct irq_chip_generic {
871 raw_spinlock_t lock;
872 void __iomem *reg_base;
873 u32 (*reg_readl)(void __iomem *addr);
874 void (*reg_writel)(u32 val, void __iomem *addr);
875 void (*suspend)(struct irq_chip_generic *gc);
876 void (*resume)(struct irq_chip_generic *gc);
877 unsigned int irq_base;
878 unsigned int irq_cnt;
879 u32 mask_cache;
880 u32 type_cache;
881 u32 polarity_cache;
882 u32 wake_enabled;
883 u32 wake_active;
884 unsigned int num_ct;
885 void *private;
886 unsigned long installed;
887 unsigned long unused;
888 struct irq_domain *domain;
889 struct list_head list;
890 struct irq_chip_type chip_types[0];
891 };
892
893 /**
894 * enum irq_gc_flags - Initialization flags for generic irq chips
895 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
896 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
897 * irq chips which need to call irq_set_wake() on
898 * the parent irq. Usually GPIO implementations
899 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
900 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
901 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
902 */
903 enum irq_gc_flags {
904 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
905 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
906 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
907 IRQ_GC_NO_MASK = 1 << 3,
908 IRQ_GC_BE_IO = 1 << 4,
909 };
910
911 /*
912 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
913 * @irqs_per_chip: Number of interrupts per chip
914 * @num_chips: Number of chips
915 * @irq_flags_to_set: IRQ* flags to set on irq setup
916 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
917 * @gc_flags: Generic chip specific setup flags
918 * @gc: Array of pointers to generic interrupt chips
919 */
920 struct irq_domain_chip_generic {
921 unsigned int irqs_per_chip;
922 unsigned int num_chips;
923 unsigned int irq_flags_to_clear;
924 unsigned int irq_flags_to_set;
925 enum irq_gc_flags gc_flags;
926 struct irq_chip_generic *gc[0];
927 };
928
929 /* Generic chip callback functions */
930 void irq_gc_noop(struct irq_data *d);
931 void irq_gc_mask_disable_reg(struct irq_data *d);
932 void irq_gc_mask_set_bit(struct irq_data *d);
933 void irq_gc_mask_clr_bit(struct irq_data *d);
934 void irq_gc_unmask_enable_reg(struct irq_data *d);
935 void irq_gc_ack_set_bit(struct irq_data *d);
936 void irq_gc_ack_clr_bit(struct irq_data *d);
937 void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
938 void irq_gc_eoi(struct irq_data *d);
939 int irq_gc_set_wake(struct irq_data *d, unsigned int on);
940
941 /* Setup functions for irq_chip_generic */
942 int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
943 irq_hw_number_t hw_irq);
944 struct irq_chip_generic *
945 irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
946 void __iomem *reg_base, irq_flow_handler_t handler);
947 void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
948 enum irq_gc_flags flags, unsigned int clr,
949 unsigned int set);
950 int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
951 void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
952 unsigned int clr, unsigned int set);
953
954 struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
955
956 int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
957 int num_ct, const char *name,
958 irq_flow_handler_t handler,
959 unsigned int clr, unsigned int set,
960 enum irq_gc_flags flags);
961
962 #define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
963 handler, clr, set, flags) \
964 ({ \
965 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
966 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
967 handler, clr, set, flags); \
968 })
969
970 static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
971 {
972 return container_of(d->chip, struct irq_chip_type, chip);
973 }
974
975 #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
976
977 #ifdef CONFIG_SMP
978 static inline void irq_gc_lock(struct irq_chip_generic *gc)
979 {
980 raw_spin_lock(&gc->lock);
981 }
982
983 static inline void irq_gc_unlock(struct irq_chip_generic *gc)
984 {
985 raw_spin_unlock(&gc->lock);
986 }
987 #else
988 static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
989 static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
990 #endif
991
992 /*
993 * The irqsave variants are for usage in non interrupt code. Do not use
994 * them in irq_chip callbacks. Use irq_gc_lock() instead.
995 */
996 #define irq_gc_lock_irqsave(gc, flags) \
997 raw_spin_lock_irqsave(&(gc)->lock, flags)
998
999 #define irq_gc_unlock_irqrestore(gc, flags) \
1000 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1001
1002 static inline void irq_reg_writel(struct irq_chip_generic *gc,
1003 u32 val, int reg_offset)
1004 {
1005 if (gc->reg_writel)
1006 gc->reg_writel(val, gc->reg_base + reg_offset);
1007 else
1008 writel(val, gc->reg_base + reg_offset);
1009 }
1010
1011 static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1012 int reg_offset)
1013 {
1014 if (gc->reg_readl)
1015 return gc->reg_readl(gc->reg_base + reg_offset);
1016 else
1017 return readl(gc->reg_base + reg_offset);
1018 }
1019
1020 /* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1021 #define INVALID_HWIRQ (~0UL)
1022 irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
1023 int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1024 int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1025 int ipi_send_single(unsigned int virq, unsigned int cpu);
1026 int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
1027
1028 #endif /* _LINUX_IRQ_H */