]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - include/linux/mv643xx.h
Pull dock-bay into release branch
[mirror_ubuntu-artful-kernel.git] / include / linux / mv643xx.h
1 /*
2 * mv643xx.h - MV-643XX Internal registers definition file.
3 *
4 * Copyright 2002 Momentum Computer, Inc.
5 * Author: Matthew Dharm <mdharm@momenco.com>
6 * Copyright 2002 GALILEO TECHNOLOGY, LTD.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 */
13 #ifndef __ASM_MV643XX_H
14 #define __ASM_MV643XX_H
15
16 #include <asm/types.h>
17
18 /****************************************/
19 /* Processor Address Space */
20 /****************************************/
21
22 /* DDR SDRAM BAR and size registers */
23
24 #define MV64340_CS_0_BASE_ADDR 0x008
25 #define MV64340_CS_0_SIZE 0x010
26 #define MV64340_CS_1_BASE_ADDR 0x208
27 #define MV64340_CS_1_SIZE 0x210
28 #define MV64340_CS_2_BASE_ADDR 0x018
29 #define MV64340_CS_2_SIZE 0x020
30 #define MV64340_CS_3_BASE_ADDR 0x218
31 #define MV64340_CS_3_SIZE 0x220
32
33 /* Devices BAR and size registers */
34
35 #define MV64340_DEV_CS0_BASE_ADDR 0x028
36 #define MV64340_DEV_CS0_SIZE 0x030
37 #define MV64340_DEV_CS1_BASE_ADDR 0x228
38 #define MV64340_DEV_CS1_SIZE 0x230
39 #define MV64340_DEV_CS2_BASE_ADDR 0x248
40 #define MV64340_DEV_CS2_SIZE 0x250
41 #define MV64340_DEV_CS3_BASE_ADDR 0x038
42 #define MV64340_DEV_CS3_SIZE 0x040
43 #define MV64340_BOOTCS_BASE_ADDR 0x238
44 #define MV64340_BOOTCS_SIZE 0x240
45
46 /* PCI 0 BAR and size registers */
47
48 #define MV64340_PCI_0_IO_BASE_ADDR 0x048
49 #define MV64340_PCI_0_IO_SIZE 0x050
50 #define MV64340_PCI_0_MEMORY0_BASE_ADDR 0x058
51 #define MV64340_PCI_0_MEMORY0_SIZE 0x060
52 #define MV64340_PCI_0_MEMORY1_BASE_ADDR 0x080
53 #define MV64340_PCI_0_MEMORY1_SIZE 0x088
54 #define MV64340_PCI_0_MEMORY2_BASE_ADDR 0x258
55 #define MV64340_PCI_0_MEMORY2_SIZE 0x260
56 #define MV64340_PCI_0_MEMORY3_BASE_ADDR 0x280
57 #define MV64340_PCI_0_MEMORY3_SIZE 0x288
58
59 /* PCI 1 BAR and size registers */
60 #define MV64340_PCI_1_IO_BASE_ADDR 0x090
61 #define MV64340_PCI_1_IO_SIZE 0x098
62 #define MV64340_PCI_1_MEMORY0_BASE_ADDR 0x0a0
63 #define MV64340_PCI_1_MEMORY0_SIZE 0x0a8
64 #define MV64340_PCI_1_MEMORY1_BASE_ADDR 0x0b0
65 #define MV64340_PCI_1_MEMORY1_SIZE 0x0b8
66 #define MV64340_PCI_1_MEMORY2_BASE_ADDR 0x2a0
67 #define MV64340_PCI_1_MEMORY2_SIZE 0x2a8
68 #define MV64340_PCI_1_MEMORY3_BASE_ADDR 0x2b0
69 #define MV64340_PCI_1_MEMORY3_SIZE 0x2b8
70
71 /* SRAM base address */
72 #define MV64340_INTEGRATED_SRAM_BASE_ADDR 0x268
73
74 /* internal registers space base address */
75 #define MV64340_INTERNAL_SPACE_BASE_ADDR 0x068
76
77 /* Enables the CS , DEV_CS , PCI 0 and PCI 1
78 windows above */
79 #define MV64340_BASE_ADDR_ENABLE 0x278
80
81 /****************************************/
82 /* PCI remap registers */
83 /****************************************/
84 /* PCI 0 */
85 #define MV64340_PCI_0_IO_ADDR_REMAP 0x0f0
86 #define MV64340_PCI_0_MEMORY0_LOW_ADDR_REMAP 0x0f8
87 #define MV64340_PCI_0_MEMORY0_HIGH_ADDR_REMAP 0x320
88 #define MV64340_PCI_0_MEMORY1_LOW_ADDR_REMAP 0x100
89 #define MV64340_PCI_0_MEMORY1_HIGH_ADDR_REMAP 0x328
90 #define MV64340_PCI_0_MEMORY2_LOW_ADDR_REMAP 0x2f8
91 #define MV64340_PCI_0_MEMORY2_HIGH_ADDR_REMAP 0x330
92 #define MV64340_PCI_0_MEMORY3_LOW_ADDR_REMAP 0x300
93 #define MV64340_PCI_0_MEMORY3_HIGH_ADDR_REMAP 0x338
94 /* PCI 1 */
95 #define MV64340_PCI_1_IO_ADDR_REMAP 0x108
96 #define MV64340_PCI_1_MEMORY0_LOW_ADDR_REMAP 0x110
97 #define MV64340_PCI_1_MEMORY0_HIGH_ADDR_REMAP 0x340
98 #define MV64340_PCI_1_MEMORY1_LOW_ADDR_REMAP 0x118
99 #define MV64340_PCI_1_MEMORY1_HIGH_ADDR_REMAP 0x348
100 #define MV64340_PCI_1_MEMORY2_LOW_ADDR_REMAP 0x310
101 #define MV64340_PCI_1_MEMORY2_HIGH_ADDR_REMAP 0x350
102 #define MV64340_PCI_1_MEMORY3_LOW_ADDR_REMAP 0x318
103 #define MV64340_PCI_1_MEMORY3_HIGH_ADDR_REMAP 0x358
104
105 #define MV64340_CPU_PCI_0_HEADERS_RETARGET_CONTROL 0x3b0
106 #define MV64340_CPU_PCI_0_HEADERS_RETARGET_BASE 0x3b8
107 #define MV64340_CPU_PCI_1_HEADERS_RETARGET_CONTROL 0x3c0
108 #define MV64340_CPU_PCI_1_HEADERS_RETARGET_BASE 0x3c8
109 #define MV64340_CPU_GE_HEADERS_RETARGET_CONTROL 0x3d0
110 #define MV64340_CPU_GE_HEADERS_RETARGET_BASE 0x3d8
111 #define MV64340_CPU_IDMA_HEADERS_RETARGET_CONTROL 0x3e0
112 #define MV64340_CPU_IDMA_HEADERS_RETARGET_BASE 0x3e8
113
114 /****************************************/
115 /* CPU Control Registers */
116 /****************************************/
117
118 #define MV64340_CPU_CONFIG 0x000
119 #define MV64340_CPU_MODE 0x120
120 #define MV64340_CPU_MASTER_CONTROL 0x160
121 #define MV64340_CPU_CROSS_BAR_CONTROL_LOW 0x150
122 #define MV64340_CPU_CROSS_BAR_CONTROL_HIGH 0x158
123 #define MV64340_CPU_CROSS_BAR_TIMEOUT 0x168
124
125 /****************************************/
126 /* SMP RegisterS */
127 /****************************************/
128
129 #define MV64340_SMP_WHO_AM_I 0x200
130 #define MV64340_SMP_CPU0_DOORBELL 0x214
131 #define MV64340_SMP_CPU0_DOORBELL_CLEAR 0x21C
132 #define MV64340_SMP_CPU1_DOORBELL 0x224
133 #define MV64340_SMP_CPU1_DOORBELL_CLEAR 0x22C
134 #define MV64340_SMP_CPU0_DOORBELL_MASK 0x234
135 #define MV64340_SMP_CPU1_DOORBELL_MASK 0x23C
136 #define MV64340_SMP_SEMAPHOR0 0x244
137 #define MV64340_SMP_SEMAPHOR1 0x24c
138 #define MV64340_SMP_SEMAPHOR2 0x254
139 #define MV64340_SMP_SEMAPHOR3 0x25c
140 #define MV64340_SMP_SEMAPHOR4 0x264
141 #define MV64340_SMP_SEMAPHOR5 0x26c
142 #define MV64340_SMP_SEMAPHOR6 0x274
143 #define MV64340_SMP_SEMAPHOR7 0x27c
144
145 /****************************************/
146 /* CPU Sync Barrier Register */
147 /****************************************/
148
149 #define MV64340_CPU_0_SYNC_BARRIER_TRIGGER 0x0c0
150 #define MV64340_CPU_0_SYNC_BARRIER_VIRTUAL 0x0c8
151 #define MV64340_CPU_1_SYNC_BARRIER_TRIGGER 0x0d0
152 #define MV64340_CPU_1_SYNC_BARRIER_VIRTUAL 0x0d8
153
154 /****************************************/
155 /* CPU Access Protect */
156 /****************************************/
157
158 #define MV64340_CPU_PROTECT_WINDOW_0_BASE_ADDR 0x180
159 #define MV64340_CPU_PROTECT_WINDOW_0_SIZE 0x188
160 #define MV64340_CPU_PROTECT_WINDOW_1_BASE_ADDR 0x190
161 #define MV64340_CPU_PROTECT_WINDOW_1_SIZE 0x198
162 #define MV64340_CPU_PROTECT_WINDOW_2_BASE_ADDR 0x1a0
163 #define MV64340_CPU_PROTECT_WINDOW_2_SIZE 0x1a8
164 #define MV64340_CPU_PROTECT_WINDOW_3_BASE_ADDR 0x1b0
165 #define MV64340_CPU_PROTECT_WINDOW_3_SIZE 0x1b8
166
167
168 /****************************************/
169 /* CPU Error Report */
170 /****************************************/
171
172 #define MV64340_CPU_ERROR_ADDR_LOW 0x070
173 #define MV64340_CPU_ERROR_ADDR_HIGH 0x078
174 #define MV64340_CPU_ERROR_DATA_LOW 0x128
175 #define MV64340_CPU_ERROR_DATA_HIGH 0x130
176 #define MV64340_CPU_ERROR_PARITY 0x138
177 #define MV64340_CPU_ERROR_CAUSE 0x140
178 #define MV64340_CPU_ERROR_MASK 0x148
179
180 /****************************************/
181 /* CPU Interface Debug Registers */
182 /****************************************/
183
184 #define MV64340_PUNIT_SLAVE_DEBUG_LOW 0x360
185 #define MV64340_PUNIT_SLAVE_DEBUG_HIGH 0x368
186 #define MV64340_PUNIT_MASTER_DEBUG_LOW 0x370
187 #define MV64340_PUNIT_MASTER_DEBUG_HIGH 0x378
188 #define MV64340_PUNIT_MMASK 0x3e4
189
190 /****************************************/
191 /* Integrated SRAM Registers */
192 /****************************************/
193
194 #define MV64340_SRAM_CONFIG 0x380
195 #define MV64340_SRAM_TEST_MODE 0X3F4
196 #define MV64340_SRAM_ERROR_CAUSE 0x388
197 #define MV64340_SRAM_ERROR_ADDR 0x390
198 #define MV64340_SRAM_ERROR_ADDR_HIGH 0X3F8
199 #define MV64340_SRAM_ERROR_DATA_LOW 0x398
200 #define MV64340_SRAM_ERROR_DATA_HIGH 0x3a0
201 #define MV64340_SRAM_ERROR_DATA_PARITY 0x3a8
202
203 /****************************************/
204 /* SDRAM Configuration */
205 /****************************************/
206
207 #define MV64340_SDRAM_CONFIG 0x1400
208 #define MV64340_D_UNIT_CONTROL_LOW 0x1404
209 #define MV64340_D_UNIT_CONTROL_HIGH 0x1424
210 #define MV64340_SDRAM_TIMING_CONTROL_LOW 0x1408
211 #define MV64340_SDRAM_TIMING_CONTROL_HIGH 0x140c
212 #define MV64340_SDRAM_ADDR_CONTROL 0x1410
213 #define MV64340_SDRAM_OPEN_PAGES_CONTROL 0x1414
214 #define MV64340_SDRAM_OPERATION 0x1418
215 #define MV64340_SDRAM_MODE 0x141c
216 #define MV64340_EXTENDED_DRAM_MODE 0x1420
217 #define MV64340_SDRAM_CROSS_BAR_CONTROL_LOW 0x1430
218 #define MV64340_SDRAM_CROSS_BAR_CONTROL_HIGH 0x1434
219 #define MV64340_SDRAM_CROSS_BAR_TIMEOUT 0x1438
220 #define MV64340_SDRAM_ADDR_CTRL_PADS_CALIBRATION 0x14c0
221 #define MV64340_SDRAM_DATA_PADS_CALIBRATION 0x14c4
222
223 /****************************************/
224 /* SDRAM Error Report */
225 /****************************************/
226
227 #define MV64340_SDRAM_ERROR_DATA_LOW 0x1444
228 #define MV64340_SDRAM_ERROR_DATA_HIGH 0x1440
229 #define MV64340_SDRAM_ERROR_ADDR 0x1450
230 #define MV64340_SDRAM_RECEIVED_ECC 0x1448
231 #define MV64340_SDRAM_CALCULATED_ECC 0x144c
232 #define MV64340_SDRAM_ECC_CONTROL 0x1454
233 #define MV64340_SDRAM_ECC_ERROR_COUNTER 0x1458
234
235 /******************************************/
236 /* Controlled Delay Line (CDL) Registers */
237 /******************************************/
238
239 #define MV64340_DFCDL_CONFIG0 0x1480
240 #define MV64340_DFCDL_CONFIG1 0x1484
241 #define MV64340_DLL_WRITE 0x1488
242 #define MV64340_DLL_READ 0x148c
243 #define MV64340_SRAM_ADDR 0x1490
244 #define MV64340_SRAM_DATA0 0x1494
245 #define MV64340_SRAM_DATA1 0x1498
246 #define MV64340_SRAM_DATA2 0x149c
247 #define MV64340_DFCL_PROBE 0x14a0
248
249 /******************************************/
250 /* Debug Registers */
251 /******************************************/
252
253 #define MV64340_DUNIT_DEBUG_LOW 0x1460
254 #define MV64340_DUNIT_DEBUG_HIGH 0x1464
255 #define MV64340_DUNIT_MMASK 0X1b40
256
257 /****************************************/
258 /* Device Parameters */
259 /****************************************/
260
261 #define MV64340_DEVICE_BANK0_PARAMETERS 0x45c
262 #define MV64340_DEVICE_BANK1_PARAMETERS 0x460
263 #define MV64340_DEVICE_BANK2_PARAMETERS 0x464
264 #define MV64340_DEVICE_BANK3_PARAMETERS 0x468
265 #define MV64340_DEVICE_BOOT_BANK_PARAMETERS 0x46c
266 #define MV64340_DEVICE_INTERFACE_CONTROL 0x4c0
267 #define MV64340_DEVICE_INTERFACE_CROSS_BAR_CONTROL_LOW 0x4c8
268 #define MV64340_DEVICE_INTERFACE_CROSS_BAR_CONTROL_HIGH 0x4cc
269 #define MV64340_DEVICE_INTERFACE_CROSS_BAR_TIMEOUT 0x4c4
270
271 /****************************************/
272 /* Device interrupt registers */
273 /****************************************/
274
275 #define MV64340_DEVICE_INTERRUPT_CAUSE 0x4d0
276 #define MV64340_DEVICE_INTERRUPT_MASK 0x4d4
277 #define MV64340_DEVICE_ERROR_ADDR 0x4d8
278 #define MV64340_DEVICE_ERROR_DATA 0x4dc
279 #define MV64340_DEVICE_ERROR_PARITY 0x4e0
280
281 /****************************************/
282 /* Device debug registers */
283 /****************************************/
284
285 #define MV64340_DEVICE_DEBUG_LOW 0x4e4
286 #define MV64340_DEVICE_DEBUG_HIGH 0x4e8
287 #define MV64340_RUNIT_MMASK 0x4f0
288
289 /****************************************/
290 /* PCI Slave Address Decoding registers */
291 /****************************************/
292
293 #define MV64340_PCI_0_CS_0_BANK_SIZE 0xc08
294 #define MV64340_PCI_1_CS_0_BANK_SIZE 0xc88
295 #define MV64340_PCI_0_CS_1_BANK_SIZE 0xd08
296 #define MV64340_PCI_1_CS_1_BANK_SIZE 0xd88
297 #define MV64340_PCI_0_CS_2_BANK_SIZE 0xc0c
298 #define MV64340_PCI_1_CS_2_BANK_SIZE 0xc8c
299 #define MV64340_PCI_0_CS_3_BANK_SIZE 0xd0c
300 #define MV64340_PCI_1_CS_3_BANK_SIZE 0xd8c
301 #define MV64340_PCI_0_DEVCS_0_BANK_SIZE 0xc10
302 #define MV64340_PCI_1_DEVCS_0_BANK_SIZE 0xc90
303 #define MV64340_PCI_0_DEVCS_1_BANK_SIZE 0xd10
304 #define MV64340_PCI_1_DEVCS_1_BANK_SIZE 0xd90
305 #define MV64340_PCI_0_DEVCS_2_BANK_SIZE 0xd18
306 #define MV64340_PCI_1_DEVCS_2_BANK_SIZE 0xd98
307 #define MV64340_PCI_0_DEVCS_3_BANK_SIZE 0xc14
308 #define MV64340_PCI_1_DEVCS_3_BANK_SIZE 0xc94
309 #define MV64340_PCI_0_DEVCS_BOOT_BANK_SIZE 0xd14
310 #define MV64340_PCI_1_DEVCS_BOOT_BANK_SIZE 0xd94
311 #define MV64340_PCI_0_P2P_MEM0_BAR_SIZE 0xd1c
312 #define MV64340_PCI_1_P2P_MEM0_BAR_SIZE 0xd9c
313 #define MV64340_PCI_0_P2P_MEM1_BAR_SIZE 0xd20
314 #define MV64340_PCI_1_P2P_MEM1_BAR_SIZE 0xda0
315 #define MV64340_PCI_0_P2P_I_O_BAR_SIZE 0xd24
316 #define MV64340_PCI_1_P2P_I_O_BAR_SIZE 0xda4
317 #define MV64340_PCI_0_CPU_BAR_SIZE 0xd28
318 #define MV64340_PCI_1_CPU_BAR_SIZE 0xda8
319 #define MV64340_PCI_0_INTERNAL_SRAM_BAR_SIZE 0xe00
320 #define MV64340_PCI_1_INTERNAL_SRAM_BAR_SIZE 0xe80
321 #define MV64340_PCI_0_EXPANSION_ROM_BAR_SIZE 0xd2c
322 #define MV64340_PCI_1_EXPANSION_ROM_BAR_SIZE 0xd9c
323 #define MV64340_PCI_0_BASE_ADDR_REG_ENABLE 0xc3c
324 #define MV64340_PCI_1_BASE_ADDR_REG_ENABLE 0xcbc
325 #define MV64340_PCI_0_CS_0_BASE_ADDR_REMAP 0xc48
326 #define MV64340_PCI_1_CS_0_BASE_ADDR_REMAP 0xcc8
327 #define MV64340_PCI_0_CS_1_BASE_ADDR_REMAP 0xd48
328 #define MV64340_PCI_1_CS_1_BASE_ADDR_REMAP 0xdc8
329 #define MV64340_PCI_0_CS_2_BASE_ADDR_REMAP 0xc4c
330 #define MV64340_PCI_1_CS_2_BASE_ADDR_REMAP 0xccc
331 #define MV64340_PCI_0_CS_3_BASE_ADDR_REMAP 0xd4c
332 #define MV64340_PCI_1_CS_3_BASE_ADDR_REMAP 0xdcc
333 #define MV64340_PCI_0_CS_0_BASE_HIGH_ADDR_REMAP 0xF04
334 #define MV64340_PCI_1_CS_0_BASE_HIGH_ADDR_REMAP 0xF84
335 #define MV64340_PCI_0_CS_1_BASE_HIGH_ADDR_REMAP 0xF08
336 #define MV64340_PCI_1_CS_1_BASE_HIGH_ADDR_REMAP 0xF88
337 #define MV64340_PCI_0_CS_2_BASE_HIGH_ADDR_REMAP 0xF0C
338 #define MV64340_PCI_1_CS_2_BASE_HIGH_ADDR_REMAP 0xF8C
339 #define MV64340_PCI_0_CS_3_BASE_HIGH_ADDR_REMAP 0xF10
340 #define MV64340_PCI_1_CS_3_BASE_HIGH_ADDR_REMAP 0xF90
341 #define MV64340_PCI_0_DEVCS_0_BASE_ADDR_REMAP 0xc50
342 #define MV64340_PCI_1_DEVCS_0_BASE_ADDR_REMAP 0xcd0
343 #define MV64340_PCI_0_DEVCS_1_BASE_ADDR_REMAP 0xd50
344 #define MV64340_PCI_1_DEVCS_1_BASE_ADDR_REMAP 0xdd0
345 #define MV64340_PCI_0_DEVCS_2_BASE_ADDR_REMAP 0xd58
346 #define MV64340_PCI_1_DEVCS_2_BASE_ADDR_REMAP 0xdd8
347 #define MV64340_PCI_0_DEVCS_3_BASE_ADDR_REMAP 0xc54
348 #define MV64340_PCI_1_DEVCS_3_BASE_ADDR_REMAP 0xcd4
349 #define MV64340_PCI_0_DEVCS_BOOTCS_BASE_ADDR_REMAP 0xd54
350 #define MV64340_PCI_1_DEVCS_BOOTCS_BASE_ADDR_REMAP 0xdd4
351 #define MV64340_PCI_0_P2P_MEM0_BASE_ADDR_REMAP_LOW 0xd5c
352 #define MV64340_PCI_1_P2P_MEM0_BASE_ADDR_REMAP_LOW 0xddc
353 #define MV64340_PCI_0_P2P_MEM0_BASE_ADDR_REMAP_HIGH 0xd60
354 #define MV64340_PCI_1_P2P_MEM0_BASE_ADDR_REMAP_HIGH 0xde0
355 #define MV64340_PCI_0_P2P_MEM1_BASE_ADDR_REMAP_LOW 0xd64
356 #define MV64340_PCI_1_P2P_MEM1_BASE_ADDR_REMAP_LOW 0xde4
357 #define MV64340_PCI_0_P2P_MEM1_BASE_ADDR_REMAP_HIGH 0xd68
358 #define MV64340_PCI_1_P2P_MEM1_BASE_ADDR_REMAP_HIGH 0xde8
359 #define MV64340_PCI_0_P2P_I_O_BASE_ADDR_REMAP 0xd6c
360 #define MV64340_PCI_1_P2P_I_O_BASE_ADDR_REMAP 0xdec
361 #define MV64340_PCI_0_CPU_BASE_ADDR_REMAP_LOW 0xd70
362 #define MV64340_PCI_1_CPU_BASE_ADDR_REMAP_LOW 0xdf0
363 #define MV64340_PCI_0_CPU_BASE_ADDR_REMAP_HIGH 0xd74
364 #define MV64340_PCI_1_CPU_BASE_ADDR_REMAP_HIGH 0xdf4
365 #define MV64340_PCI_0_INTEGRATED_SRAM_BASE_ADDR_REMAP 0xf00
366 #define MV64340_PCI_1_INTEGRATED_SRAM_BASE_ADDR_REMAP 0xf80
367 #define MV64340_PCI_0_EXPANSION_ROM_BASE_ADDR_REMAP 0xf38
368 #define MV64340_PCI_1_EXPANSION_ROM_BASE_ADDR_REMAP 0xfb8
369 #define MV64340_PCI_0_ADDR_DECODE_CONTROL 0xd3c
370 #define MV64340_PCI_1_ADDR_DECODE_CONTROL 0xdbc
371 #define MV64340_PCI_0_HEADERS_RETARGET_CONTROL 0xF40
372 #define MV64340_PCI_1_HEADERS_RETARGET_CONTROL 0xFc0
373 #define MV64340_PCI_0_HEADERS_RETARGET_BASE 0xF44
374 #define MV64340_PCI_1_HEADERS_RETARGET_BASE 0xFc4
375 #define MV64340_PCI_0_HEADERS_RETARGET_HIGH 0xF48
376 #define MV64340_PCI_1_HEADERS_RETARGET_HIGH 0xFc8
377
378 /***********************************/
379 /* PCI Control Register Map */
380 /***********************************/
381
382 #define MV64340_PCI_0_DLL_STATUS_AND_COMMAND 0x1d20
383 #define MV64340_PCI_1_DLL_STATUS_AND_COMMAND 0x1da0
384 #define MV64340_PCI_0_MPP_PADS_DRIVE_CONTROL 0x1d1C
385 #define MV64340_PCI_1_MPP_PADS_DRIVE_CONTROL 0x1d9C
386 #define MV64340_PCI_0_COMMAND 0xc00
387 #define MV64340_PCI_1_COMMAND 0xc80
388 #define MV64340_PCI_0_MODE 0xd00
389 #define MV64340_PCI_1_MODE 0xd80
390 #define MV64340_PCI_0_RETRY 0xc04
391 #define MV64340_PCI_1_RETRY 0xc84
392 #define MV64340_PCI_0_READ_BUFFER_DISCARD_TIMER 0xd04
393 #define MV64340_PCI_1_READ_BUFFER_DISCARD_TIMER 0xd84
394 #define MV64340_PCI_0_MSI_TRIGGER_TIMER 0xc38
395 #define MV64340_PCI_1_MSI_TRIGGER_TIMER 0xcb8
396 #define MV64340_PCI_0_ARBITER_CONTROL 0x1d00
397 #define MV64340_PCI_1_ARBITER_CONTROL 0x1d80
398 #define MV64340_PCI_0_CROSS_BAR_CONTROL_LOW 0x1d08
399 #define MV64340_PCI_1_CROSS_BAR_CONTROL_LOW 0x1d88
400 #define MV64340_PCI_0_CROSS_BAR_CONTROL_HIGH 0x1d0c
401 #define MV64340_PCI_1_CROSS_BAR_CONTROL_HIGH 0x1d8c
402 #define MV64340_PCI_0_CROSS_BAR_TIMEOUT 0x1d04
403 #define MV64340_PCI_1_CROSS_BAR_TIMEOUT 0x1d84
404 #define MV64340_PCI_0_SYNC_BARRIER_TRIGGER_REG 0x1D18
405 #define MV64340_PCI_1_SYNC_BARRIER_TRIGGER_REG 0x1D98
406 #define MV64340_PCI_0_SYNC_BARRIER_VIRTUAL_REG 0x1d10
407 #define MV64340_PCI_1_SYNC_BARRIER_VIRTUAL_REG 0x1d90
408 #define MV64340_PCI_0_P2P_CONFIG 0x1d14
409 #define MV64340_PCI_1_P2P_CONFIG 0x1d94
410
411 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_0_LOW 0x1e00
412 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_0_HIGH 0x1e04
413 #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_0 0x1e08
414 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_1_LOW 0x1e10
415 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_1_HIGH 0x1e14
416 #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_1 0x1e18
417 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_2_LOW 0x1e20
418 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_2_HIGH 0x1e24
419 #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_2 0x1e28
420 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_3_LOW 0x1e30
421 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_3_HIGH 0x1e34
422 #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_3 0x1e38
423 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_4_LOW 0x1e40
424 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_4_HIGH 0x1e44
425 #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_4 0x1e48
426 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_5_LOW 0x1e50
427 #define MV64340_PCI_0_ACCESS_CONTROL_BASE_5_HIGH 0x1e54
428 #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_5 0x1e58
429
430 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_0_LOW 0x1e80
431 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_0_HIGH 0x1e84
432 #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_0 0x1e88
433 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_1_LOW 0x1e90
434 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_1_HIGH 0x1e94
435 #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_1 0x1e98
436 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_2_LOW 0x1ea0
437 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_2_HIGH 0x1ea4
438 #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_2 0x1ea8
439 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_3_LOW 0x1eb0
440 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_3_HIGH 0x1eb4
441 #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_3 0x1eb8
442 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_4_LOW 0x1ec0
443 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_4_HIGH 0x1ec4
444 #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_4 0x1ec8
445 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_5_LOW 0x1ed0
446 #define MV64340_PCI_1_ACCESS_CONTROL_BASE_5_HIGH 0x1ed4
447 #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_5 0x1ed8
448
449 /****************************************/
450 /* PCI Configuration Access Registers */
451 /****************************************/
452
453 #define MV64340_PCI_0_CONFIG_ADDR 0xcf8
454 #define MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG 0xcfc
455 #define MV64340_PCI_1_CONFIG_ADDR 0xc78
456 #define MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG 0xc7c
457 #define MV64340_PCI_0_INTERRUPT_ACKNOWLEDGE_VIRTUAL_REG 0xc34
458 #define MV64340_PCI_1_INTERRUPT_ACKNOWLEDGE_VIRTUAL_REG 0xcb4
459
460 /****************************************/
461 /* PCI Error Report Registers */
462 /****************************************/
463
464 #define MV64340_PCI_0_SERR_MASK 0xc28
465 #define MV64340_PCI_1_SERR_MASK 0xca8
466 #define MV64340_PCI_0_ERROR_ADDR_LOW 0x1d40
467 #define MV64340_PCI_1_ERROR_ADDR_LOW 0x1dc0
468 #define MV64340_PCI_0_ERROR_ADDR_HIGH 0x1d44
469 #define MV64340_PCI_1_ERROR_ADDR_HIGH 0x1dc4
470 #define MV64340_PCI_0_ERROR_ATTRIBUTE 0x1d48
471 #define MV64340_PCI_1_ERROR_ATTRIBUTE 0x1dc8
472 #define MV64340_PCI_0_ERROR_COMMAND 0x1d50
473 #define MV64340_PCI_1_ERROR_COMMAND 0x1dd0
474 #define MV64340_PCI_0_ERROR_CAUSE 0x1d58
475 #define MV64340_PCI_1_ERROR_CAUSE 0x1dd8
476 #define MV64340_PCI_0_ERROR_MASK 0x1d5c
477 #define MV64340_PCI_1_ERROR_MASK 0x1ddc
478
479 /****************************************/
480 /* PCI Debug Registers */
481 /****************************************/
482
483 #define MV64340_PCI_0_MMASK 0X1D24
484 #define MV64340_PCI_1_MMASK 0X1DA4
485
486 /*********************************************/
487 /* PCI Configuration, Function 0, Registers */
488 /*********************************************/
489
490 #define MV64340_PCI_DEVICE_AND_VENDOR_ID 0x000
491 #define MV64340_PCI_STATUS_AND_COMMAND 0x004
492 #define MV64340_PCI_CLASS_CODE_AND_REVISION_ID 0x008
493 #define MV64340_PCI_BIST_HEADER_TYPE_LATENCY_TIMER_CACHE_LINE 0x00C
494
495 #define MV64340_PCI_SCS_0_BASE_ADDR_LOW 0x010
496 #define MV64340_PCI_SCS_0_BASE_ADDR_HIGH 0x014
497 #define MV64340_PCI_SCS_1_BASE_ADDR_LOW 0x018
498 #define MV64340_PCI_SCS_1_BASE_ADDR_HIGH 0x01C
499 #define MV64340_PCI_INTERNAL_REG_MEM_MAPPED_BASE_ADDR_LOW 0x020
500 #define MV64340_PCI_INTERNAL_REG_MEM_MAPPED_BASE_ADDR_HIGH 0x024
501 #define MV64340_PCI_SUBSYSTEM_ID_AND_SUBSYSTEM_VENDOR_ID 0x02c
502 #define MV64340_PCI_EXPANSION_ROM_BASE_ADDR_REG 0x030
503 #define MV64340_PCI_CAPABILTY_LIST_POINTER 0x034
504 #define MV64340_PCI_INTERRUPT_PIN_AND_LINE 0x03C
505 /* capability list */
506 #define MV64340_PCI_POWER_MANAGEMENT_CAPABILITY 0x040
507 #define MV64340_PCI_POWER_MANAGEMENT_STATUS_AND_CONTROL 0x044
508 #define MV64340_PCI_VPD_ADDR 0x048
509 #define MV64340_PCI_VPD_DATA 0x04c
510 #define MV64340_PCI_MSI_MESSAGE_CONTROL 0x050
511 #define MV64340_PCI_MSI_MESSAGE_ADDR 0x054
512 #define MV64340_PCI_MSI_MESSAGE_UPPER_ADDR 0x058
513 #define MV64340_PCI_MSI_MESSAGE_DATA 0x05c
514 #define MV64340_PCI_X_COMMAND 0x060
515 #define MV64340_PCI_X_STATUS 0x064
516 #define MV64340_PCI_COMPACT_PCI_HOT_SWAP 0x068
517
518 /***********************************************/
519 /* PCI Configuration, Function 1, Registers */
520 /***********************************************/
521
522 #define MV64340_PCI_SCS_2_BASE_ADDR_LOW 0x110
523 #define MV64340_PCI_SCS_2_BASE_ADDR_HIGH 0x114
524 #define MV64340_PCI_SCS_3_BASE_ADDR_LOW 0x118
525 #define MV64340_PCI_SCS_3_BASE_ADDR_HIGH 0x11c
526 #define MV64340_PCI_INTERNAL_SRAM_BASE_ADDR_LOW 0x120
527 #define MV64340_PCI_INTERNAL_SRAM_BASE_ADDR_HIGH 0x124
528
529 /***********************************************/
530 /* PCI Configuration, Function 2, Registers */
531 /***********************************************/
532
533 #define MV64340_PCI_DEVCS_0_BASE_ADDR_LOW 0x210
534 #define MV64340_PCI_DEVCS_0_BASE_ADDR_HIGH 0x214
535 #define MV64340_PCI_DEVCS_1_BASE_ADDR_LOW 0x218
536 #define MV64340_PCI_DEVCS_1_BASE_ADDR_HIGH 0x21c
537 #define MV64340_PCI_DEVCS_2_BASE_ADDR_LOW 0x220
538 #define MV64340_PCI_DEVCS_2_BASE_ADDR_HIGH 0x224
539
540 /***********************************************/
541 /* PCI Configuration, Function 3, Registers */
542 /***********************************************/
543
544 #define MV64340_PCI_DEVCS_3_BASE_ADDR_LOW 0x310
545 #define MV64340_PCI_DEVCS_3_BASE_ADDR_HIGH 0x314
546 #define MV64340_PCI_BOOT_CS_BASE_ADDR_LOW 0x318
547 #define MV64340_PCI_BOOT_CS_BASE_ADDR_HIGH 0x31c
548 #define MV64340_PCI_CPU_BASE_ADDR_LOW 0x220
549 #define MV64340_PCI_CPU_BASE_ADDR_HIGH 0x224
550
551 /***********************************************/
552 /* PCI Configuration, Function 4, Registers */
553 /***********************************************/
554
555 #define MV64340_PCI_P2P_MEM0_BASE_ADDR_LOW 0x410
556 #define MV64340_PCI_P2P_MEM0_BASE_ADDR_HIGH 0x414
557 #define MV64340_PCI_P2P_MEM1_BASE_ADDR_LOW 0x418
558 #define MV64340_PCI_P2P_MEM1_BASE_ADDR_HIGH 0x41c
559 #define MV64340_PCI_P2P_I_O_BASE_ADDR 0x420
560 #define MV64340_PCI_INTERNAL_REGS_I_O_MAPPED_BASE_ADDR 0x424
561
562 /****************************************/
563 /* Messaging Unit Registers (I20) */
564 /****************************************/
565
566 #define MV64340_I2O_INBOUND_MESSAGE_REG0_PCI_0_SIDE 0x010
567 #define MV64340_I2O_INBOUND_MESSAGE_REG1_PCI_0_SIDE 0x014
568 #define MV64340_I2O_OUTBOUND_MESSAGE_REG0_PCI_0_SIDE 0x018
569 #define MV64340_I2O_OUTBOUND_MESSAGE_REG1_PCI_0_SIDE 0x01C
570 #define MV64340_I2O_INBOUND_DOORBELL_REG_PCI_0_SIDE 0x020
571 #define MV64340_I2O_INBOUND_INTERRUPT_CAUSE_REG_PCI_0_SIDE 0x024
572 #define MV64340_I2O_INBOUND_INTERRUPT_MASK_REG_PCI_0_SIDE 0x028
573 #define MV64340_I2O_OUTBOUND_DOORBELL_REG_PCI_0_SIDE 0x02C
574 #define MV64340_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_PCI_0_SIDE 0x030
575 #define MV64340_I2O_OUTBOUND_INTERRUPT_MASK_REG_PCI_0_SIDE 0x034
576 #define MV64340_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_0_SIDE 0x040
577 #define MV64340_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_0_SIDE 0x044
578 #define MV64340_I2O_QUEUE_CONTROL_REG_PCI_0_SIDE 0x050
579 #define MV64340_I2O_QUEUE_BASE_ADDR_REG_PCI_0_SIDE 0x054
580 #define MV64340_I2O_INBOUND_FREE_HEAD_POINTER_REG_PCI_0_SIDE 0x060
581 #define MV64340_I2O_INBOUND_FREE_TAIL_POINTER_REG_PCI_0_SIDE 0x064
582 #define MV64340_I2O_INBOUND_POST_HEAD_POINTER_REG_PCI_0_SIDE 0x068
583 #define MV64340_I2O_INBOUND_POST_TAIL_POINTER_REG_PCI_0_SIDE 0x06C
584 #define MV64340_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_PCI_0_SIDE 0x070
585 #define MV64340_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_PCI_0_SIDE 0x074
586 #define MV64340_I2O_OUTBOUND_POST_HEAD_POINTER_REG_PCI_0_SIDE 0x0F8
587 #define MV64340_I2O_OUTBOUND_POST_TAIL_POINTER_REG_PCI_0_SIDE 0x0FC
588
589 #define MV64340_I2O_INBOUND_MESSAGE_REG0_PCI_1_SIDE 0x090
590 #define MV64340_I2O_INBOUND_MESSAGE_REG1_PCI_1_SIDE 0x094
591 #define MV64340_I2O_OUTBOUND_MESSAGE_REG0_PCI_1_SIDE 0x098
592 #define MV64340_I2O_OUTBOUND_MESSAGE_REG1_PCI_1_SIDE 0x09C
593 #define MV64340_I2O_INBOUND_DOORBELL_REG_PCI_1_SIDE 0x0A0
594 #define MV64340_I2O_INBOUND_INTERRUPT_CAUSE_REG_PCI_1_SIDE 0x0A4
595 #define MV64340_I2O_INBOUND_INTERRUPT_MASK_REG_PCI_1_SIDE 0x0A8
596 #define MV64340_I2O_OUTBOUND_DOORBELL_REG_PCI_1_SIDE 0x0AC
597 #define MV64340_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_PCI_1_SIDE 0x0B0
598 #define MV64340_I2O_OUTBOUND_INTERRUPT_MASK_REG_PCI_1_SIDE 0x0B4
599 #define MV64340_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_1_SIDE 0x0C0
600 #define MV64340_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_1_SIDE 0x0C4
601 #define MV64340_I2O_QUEUE_CONTROL_REG_PCI_1_SIDE 0x0D0
602 #define MV64340_I2O_QUEUE_BASE_ADDR_REG_PCI_1_SIDE 0x0D4
603 #define MV64340_I2O_INBOUND_FREE_HEAD_POINTER_REG_PCI_1_SIDE 0x0E0
604 #define MV64340_I2O_INBOUND_FREE_TAIL_POINTER_REG_PCI_1_SIDE 0x0E4
605 #define MV64340_I2O_INBOUND_POST_HEAD_POINTER_REG_PCI_1_SIDE 0x0E8
606 #define MV64340_I2O_INBOUND_POST_TAIL_POINTER_REG_PCI_1_SIDE 0x0EC
607 #define MV64340_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_PCI_1_SIDE 0x0F0
608 #define MV64340_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_PCI_1_SIDE 0x0F4
609 #define MV64340_I2O_OUTBOUND_POST_HEAD_POINTER_REG_PCI_1_SIDE 0x078
610 #define MV64340_I2O_OUTBOUND_POST_TAIL_POINTER_REG_PCI_1_SIDE 0x07C
611
612 #define MV64340_I2O_INBOUND_MESSAGE_REG0_CPU0_SIDE 0x1C10
613 #define MV64340_I2O_INBOUND_MESSAGE_REG1_CPU0_SIDE 0x1C14
614 #define MV64340_I2O_OUTBOUND_MESSAGE_REG0_CPU0_SIDE 0x1C18
615 #define MV64340_I2O_OUTBOUND_MESSAGE_REG1_CPU0_SIDE 0x1C1C
616 #define MV64340_I2O_INBOUND_DOORBELL_REG_CPU0_SIDE 0x1C20
617 #define MV64340_I2O_INBOUND_INTERRUPT_CAUSE_REG_CPU0_SIDE 0x1C24
618 #define MV64340_I2O_INBOUND_INTERRUPT_MASK_REG_CPU0_SIDE 0x1C28
619 #define MV64340_I2O_OUTBOUND_DOORBELL_REG_CPU0_SIDE 0x1C2C
620 #define MV64340_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_CPU0_SIDE 0x1C30
621 #define MV64340_I2O_OUTBOUND_INTERRUPT_MASK_REG_CPU0_SIDE 0x1C34
622 #define MV64340_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_CPU0_SIDE 0x1C40
623 #define MV64340_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_CPU0_SIDE 0x1C44
624 #define MV64340_I2O_QUEUE_CONTROL_REG_CPU0_SIDE 0x1C50
625 #define MV64340_I2O_QUEUE_BASE_ADDR_REG_CPU0_SIDE 0x1C54
626 #define MV64340_I2O_INBOUND_FREE_HEAD_POINTER_REG_CPU0_SIDE 0x1C60
627 #define MV64340_I2O_INBOUND_FREE_TAIL_POINTER_REG_CPU0_SIDE 0x1C64
628 #define MV64340_I2O_INBOUND_POST_HEAD_POINTER_REG_CPU0_SIDE 0x1C68
629 #define MV64340_I2O_INBOUND_POST_TAIL_POINTER_REG_CPU0_SIDE 0x1C6C
630 #define MV64340_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_CPU0_SIDE 0x1C70
631 #define MV64340_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_CPU0_SIDE 0x1C74
632 #define MV64340_I2O_OUTBOUND_POST_HEAD_POINTER_REG_CPU0_SIDE 0x1CF8
633 #define MV64340_I2O_OUTBOUND_POST_TAIL_POINTER_REG_CPU0_SIDE 0x1CFC
634 #define MV64340_I2O_INBOUND_MESSAGE_REG0_CPU1_SIDE 0x1C90
635 #define MV64340_I2O_INBOUND_MESSAGE_REG1_CPU1_SIDE 0x1C94
636 #define MV64340_I2O_OUTBOUND_MESSAGE_REG0_CPU1_SIDE 0x1C98
637 #define MV64340_I2O_OUTBOUND_MESSAGE_REG1_CPU1_SIDE 0x1C9C
638 #define MV64340_I2O_INBOUND_DOORBELL_REG_CPU1_SIDE 0x1CA0
639 #define MV64340_I2O_INBOUND_INTERRUPT_CAUSE_REG_CPU1_SIDE 0x1CA4
640 #define MV64340_I2O_INBOUND_INTERRUPT_MASK_REG_CPU1_SIDE 0x1CA8
641 #define MV64340_I2O_OUTBOUND_DOORBELL_REG_CPU1_SIDE 0x1CAC
642 #define MV64340_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_CPU1_SIDE 0x1CB0
643 #define MV64340_I2O_OUTBOUND_INTERRUPT_MASK_REG_CPU1_SIDE 0x1CB4
644 #define MV64340_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_CPU1_SIDE 0x1CC0
645 #define MV64340_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_CPU1_SIDE 0x1CC4
646 #define MV64340_I2O_QUEUE_CONTROL_REG_CPU1_SIDE 0x1CD0
647 #define MV64340_I2O_QUEUE_BASE_ADDR_REG_CPU1_SIDE 0x1CD4
648 #define MV64340_I2O_INBOUND_FREE_HEAD_POINTER_REG_CPU1_SIDE 0x1CE0
649 #define MV64340_I2O_INBOUND_FREE_TAIL_POINTER_REG_CPU1_SIDE 0x1CE4
650 #define MV64340_I2O_INBOUND_POST_HEAD_POINTER_REG_CPU1_SIDE 0x1CE8
651 #define MV64340_I2O_INBOUND_POST_TAIL_POINTER_REG_CPU1_SIDE 0x1CEC
652 #define MV64340_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_CPU1_SIDE 0x1CF0
653 #define MV64340_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_CPU1_SIDE 0x1CF4
654 #define MV64340_I2O_OUTBOUND_POST_HEAD_POINTER_REG_CPU1_SIDE 0x1C78
655 #define MV64340_I2O_OUTBOUND_POST_TAIL_POINTER_REG_CPU1_SIDE 0x1C7C
656
657 /****************************************/
658 /* Ethernet Unit Registers */
659 /****************************************/
660
661 #define MV643XX_ETH_SHARED_REGS 0x2000
662 #define MV643XX_ETH_SHARED_REGS_SIZE 0x2000
663
664 #define MV643XX_ETH_PHY_ADDR_REG 0x2000
665 #define MV643XX_ETH_SMI_REG 0x2004
666 #define MV643XX_ETH_UNIT_DEFAULT_ADDR_REG 0x2008
667 #define MV643XX_ETH_UNIT_DEFAULTID_REG 0x200c
668 #define MV643XX_ETH_UNIT_INTERRUPT_CAUSE_REG 0x2080
669 #define MV643XX_ETH_UNIT_INTERRUPT_MASK_REG 0x2084
670 #define MV643XX_ETH_UNIT_INTERNAL_USE_REG 0x24fc
671 #define MV643XX_ETH_UNIT_ERROR_ADDR_REG 0x2094
672 #define MV643XX_ETH_BAR_0 0x2200
673 #define MV643XX_ETH_BAR_1 0x2208
674 #define MV643XX_ETH_BAR_2 0x2210
675 #define MV643XX_ETH_BAR_3 0x2218
676 #define MV643XX_ETH_BAR_4 0x2220
677 #define MV643XX_ETH_BAR_5 0x2228
678 #define MV643XX_ETH_SIZE_REG_0 0x2204
679 #define MV643XX_ETH_SIZE_REG_1 0x220c
680 #define MV643XX_ETH_SIZE_REG_2 0x2214
681 #define MV643XX_ETH_SIZE_REG_3 0x221c
682 #define MV643XX_ETH_SIZE_REG_4 0x2224
683 #define MV643XX_ETH_SIZE_REG_5 0x222c
684 #define MV643XX_ETH_HEADERS_RETARGET_BASE_REG 0x2230
685 #define MV643XX_ETH_HEADERS_RETARGET_CONTROL_REG 0x2234
686 #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_0 0x2280
687 #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_1 0x2284
688 #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_2 0x2288
689 #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_3 0x228c
690 #define MV643XX_ETH_BASE_ADDR_ENABLE_REG 0x2290
691 #define MV643XX_ETH_ACCESS_PROTECTION_REG(port) (0x2294 + (port<<2))
692 #define MV643XX_ETH_MIB_COUNTERS_BASE(port) (0x3000 + (port<<7))
693 #define MV643XX_ETH_PORT_CONFIG_REG(port) (0x2400 + (port<<10))
694 #define MV643XX_ETH_PORT_CONFIG_EXTEND_REG(port) (0x2404 + (port<<10))
695 #define MV643XX_ETH_MII_SERIAL_PARAMETRS_REG(port) (0x2408 + (port<<10))
696 #define MV643XX_ETH_GMII_SERIAL_PARAMETRS_REG(port) (0x240c + (port<<10))
697 #define MV643XX_ETH_VLAN_ETHERTYPE_REG(port) (0x2410 + (port<<10))
698 #define MV643XX_ETH_MAC_ADDR_LOW(port) (0x2414 + (port<<10))
699 #define MV643XX_ETH_MAC_ADDR_HIGH(port) (0x2418 + (port<<10))
700 #define MV643XX_ETH_SDMA_CONFIG_REG(port) (0x241c + (port<<10))
701 #define MV643XX_ETH_DSCP_0(port) (0x2420 + (port<<10))
702 #define MV643XX_ETH_DSCP_1(port) (0x2424 + (port<<10))
703 #define MV643XX_ETH_DSCP_2(port) (0x2428 + (port<<10))
704 #define MV643XX_ETH_DSCP_3(port) (0x242c + (port<<10))
705 #define MV643XX_ETH_DSCP_4(port) (0x2430 + (port<<10))
706 #define MV643XX_ETH_DSCP_5(port) (0x2434 + (port<<10))
707 #define MV643XX_ETH_DSCP_6(port) (0x2438 + (port<<10))
708 #define MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port) (0x243c + (port<<10))
709 #define MV643XX_ETH_VLAN_PRIORITY_TAG_TO_PRIORITY(port) (0x2440 + (port<<10))
710 #define MV643XX_ETH_PORT_STATUS_REG(port) (0x2444 + (port<<10))
711 #define MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port) (0x2448 + (port<<10))
712 #define MV643XX_ETH_TX_QUEUE_FIXED_PRIORITY(port) (0x244c + (port<<10))
713 #define MV643XX_ETH_PORT_TX_TOKEN_BUCKET_RATE_CONFIG(port) (0x2450 + (port<<10))
714 #define MV643XX_ETH_MAXIMUM_TRANSMIT_UNIT(port) (0x2458 + (port<<10))
715 #define MV643XX_ETH_PORT_MAXIMUM_TOKEN_BUCKET_SIZE(port) (0x245c + (port<<10))
716 #define MV643XX_ETH_INTERRUPT_CAUSE_REG(port) (0x2460 + (port<<10))
717 #define MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port) (0x2464 + (port<<10))
718 #define MV643XX_ETH_INTERRUPT_MASK_REG(port) (0x2468 + (port<<10))
719 #define MV643XX_ETH_INTERRUPT_EXTEND_MASK_REG(port) (0x246c + (port<<10))
720 #define MV643XX_ETH_RX_FIFO_URGENT_THRESHOLD_REG(port) (0x2470 + (port<<10))
721 #define MV643XX_ETH_TX_FIFO_URGENT_THRESHOLD_REG(port) (0x2474 + (port<<10))
722 #define MV643XX_ETH_RX_MINIMAL_FRAME_SIZE_REG(port) (0x247c + (port<<10))
723 #define MV643XX_ETH_RX_DISCARDED_FRAMES_COUNTER(port) (0x2484 + (port<<10))
724 #define MV643XX_ETH_PORT_DEBUG_0_REG(port) (0x248c + (port<<10))
725 #define MV643XX_ETH_PORT_DEBUG_1_REG(port) (0x2490 + (port<<10))
726 #define MV643XX_ETH_PORT_INTERNAL_ADDR_ERROR_REG(port) (0x2494 + (port<<10))
727 #define MV643XX_ETH_INTERNAL_USE_REG(port) (0x24fc + (port<<10))
728 #define MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port) (0x2680 + (port<<10))
729 #define MV643XX_ETH_CURRENT_SERVED_TX_DESC_PTR(port) (0x2684 + (port<<10))
730 #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port) (0x260c + (port<<10))
731 #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_1(port) (0x261c + (port<<10))
732 #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_2(port) (0x262c + (port<<10))
733 #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_3(port) (0x263c + (port<<10))
734 #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_4(port) (0x264c + (port<<10))
735 #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_5(port) (0x265c + (port<<10))
736 #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_6(port) (0x266c + (port<<10))
737 #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_7(port) (0x267c + (port<<10))
738 #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port) (0x26c0 + (port<<10))
739 #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_1(port) (0x26c4 + (port<<10))
740 #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_2(port) (0x26c8 + (port<<10))
741 #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_3(port) (0x26cc + (port<<10))
742 #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_4(port) (0x26d0 + (port<<10))
743 #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_5(port) (0x26d4 + (port<<10))
744 #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_6(port) (0x26d8 + (port<<10))
745 #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_7(port) (0x26dc + (port<<10))
746 #define MV643XX_ETH_TX_QUEUE_0_TOKEN_BUCKET_COUNT(port) (0x2700 + (port<<10))
747 #define MV643XX_ETH_TX_QUEUE_1_TOKEN_BUCKET_COUNT(port) (0x2710 + (port<<10))
748 #define MV643XX_ETH_TX_QUEUE_2_TOKEN_BUCKET_COUNT(port) (0x2720 + (port<<10))
749 #define MV643XX_ETH_TX_QUEUE_3_TOKEN_BUCKET_COUNT(port) (0x2730 + (port<<10))
750 #define MV643XX_ETH_TX_QUEUE_4_TOKEN_BUCKET_COUNT(port) (0x2740 + (port<<10))
751 #define MV643XX_ETH_TX_QUEUE_5_TOKEN_BUCKET_COUNT(port) (0x2750 + (port<<10))
752 #define MV643XX_ETH_TX_QUEUE_6_TOKEN_BUCKET_COUNT(port) (0x2760 + (port<<10))
753 #define MV643XX_ETH_TX_QUEUE_7_TOKEN_BUCKET_COUNT(port) (0x2770 + (port<<10))
754 #define MV643XX_ETH_TX_QUEUE_0_TOKEN_BUCKET_CONFIG(port) (0x2704 + (port<<10))
755 #define MV643XX_ETH_TX_QUEUE_1_TOKEN_BUCKET_CONFIG(port) (0x2714 + (port<<10))
756 #define MV643XX_ETH_TX_QUEUE_2_TOKEN_BUCKET_CONFIG(port) (0x2724 + (port<<10))
757 #define MV643XX_ETH_TX_QUEUE_3_TOKEN_BUCKET_CONFIG(port) (0x2734 + (port<<10))
758 #define MV643XX_ETH_TX_QUEUE_4_TOKEN_BUCKET_CONFIG(port) (0x2744 + (port<<10))
759 #define MV643XX_ETH_TX_QUEUE_5_TOKEN_BUCKET_CONFIG(port) (0x2754 + (port<<10))
760 #define MV643XX_ETH_TX_QUEUE_6_TOKEN_BUCKET_CONFIG(port) (0x2764 + (port<<10))
761 #define MV643XX_ETH_TX_QUEUE_7_TOKEN_BUCKET_CONFIG(port) (0x2774 + (port<<10))
762 #define MV643XX_ETH_TX_QUEUE_0_ARBITER_CONFIG(port) (0x2708 + (port<<10))
763 #define MV643XX_ETH_TX_QUEUE_1_ARBITER_CONFIG(port) (0x2718 + (port<<10))
764 #define MV643XX_ETH_TX_QUEUE_2_ARBITER_CONFIG(port) (0x2728 + (port<<10))
765 #define MV643XX_ETH_TX_QUEUE_3_ARBITER_CONFIG(port) (0x2738 + (port<<10))
766 #define MV643XX_ETH_TX_QUEUE_4_ARBITER_CONFIG(port) (0x2748 + (port<<10))
767 #define MV643XX_ETH_TX_QUEUE_5_ARBITER_CONFIG(port) (0x2758 + (port<<10))
768 #define MV643XX_ETH_TX_QUEUE_6_ARBITER_CONFIG(port) (0x2768 + (port<<10))
769 #define MV643XX_ETH_TX_QUEUE_7_ARBITER_CONFIG(port) (0x2778 + (port<<10))
770 #define MV643XX_ETH_PORT_TX_TOKEN_BUCKET_COUNT(port) (0x2780 + (port<<10))
771 #define MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(port) (0x3400 + (port<<10))
772 #define MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(port) (0x3500 + (port<<10))
773 #define MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE(port) (0x3600 + (port<<10))
774
775 /*******************************************/
776 /* CUNIT Registers */
777 /*******************************************/
778
779 /* Address Decoding Register Map */
780
781 #define MV64340_CUNIT_BASE_ADDR_REG0 0xf200
782 #define MV64340_CUNIT_BASE_ADDR_REG1 0xf208
783 #define MV64340_CUNIT_BASE_ADDR_REG2 0xf210
784 #define MV64340_CUNIT_BASE_ADDR_REG3 0xf218
785 #define MV64340_CUNIT_SIZE0 0xf204
786 #define MV64340_CUNIT_SIZE1 0xf20c
787 #define MV64340_CUNIT_SIZE2 0xf214
788 #define MV64340_CUNIT_SIZE3 0xf21c
789 #define MV64340_CUNIT_HIGH_ADDR_REMAP_REG0 0xf240
790 #define MV64340_CUNIT_HIGH_ADDR_REMAP_REG1 0xf244
791 #define MV64340_CUNIT_BASE_ADDR_ENABLE_REG 0xf250
792 #define MV64340_MPSC0_ACCESS_PROTECTION_REG 0xf254
793 #define MV64340_MPSC1_ACCESS_PROTECTION_REG 0xf258
794 #define MV64340_CUNIT_INTERNAL_SPACE_BASE_ADDR_REG 0xf25C
795
796 /* Error Report Registers */
797
798 #define MV64340_CUNIT_INTERRUPT_CAUSE_REG 0xf310
799 #define MV64340_CUNIT_INTERRUPT_MASK_REG 0xf314
800 #define MV64340_CUNIT_ERROR_ADDR 0xf318
801
802 /* Cunit Control Registers */
803
804 #define MV64340_CUNIT_ARBITER_CONTROL_REG 0xf300
805 #define MV64340_CUNIT_CONFIG_REG 0xb40c
806 #define MV64340_CUNIT_CRROSBAR_TIMEOUT_REG 0xf304
807
808 /* Cunit Debug Registers */
809
810 #define MV64340_CUNIT_DEBUG_LOW 0xf340
811 #define MV64340_CUNIT_DEBUG_HIGH 0xf344
812 #define MV64340_CUNIT_MMASK 0xf380
813
814 /* MPSCs Clocks Routing Registers */
815
816 #define MV64340_MPSC_ROUTING_REG 0xb400
817 #define MV64340_MPSC_RX_CLOCK_ROUTING_REG 0xb404
818 #define MV64340_MPSC_TX_CLOCK_ROUTING_REG 0xb408
819
820 /* MPSCs Interrupts Registers */
821
822 #define MV64340_MPSC_CAUSE_REG(port) (0xb804 + (port<<3))
823 #define MV64340_MPSC_MASK_REG(port) (0xb884 + (port<<3))
824
825 #define MV64340_MPSC_MAIN_CONFIG_LOW(port) (0x8000 + (port<<12))
826 #define MV64340_MPSC_MAIN_CONFIG_HIGH(port) (0x8004 + (port<<12))
827 #define MV64340_MPSC_PROTOCOL_CONFIG(port) (0x8008 + (port<<12))
828 #define MV64340_MPSC_CHANNEL_REG1(port) (0x800c + (port<<12))
829 #define MV64340_MPSC_CHANNEL_REG2(port) (0x8010 + (port<<12))
830 #define MV64340_MPSC_CHANNEL_REG3(port) (0x8014 + (port<<12))
831 #define MV64340_MPSC_CHANNEL_REG4(port) (0x8018 + (port<<12))
832 #define MV64340_MPSC_CHANNEL_REG5(port) (0x801c + (port<<12))
833 #define MV64340_MPSC_CHANNEL_REG6(port) (0x8020 + (port<<12))
834 #define MV64340_MPSC_CHANNEL_REG7(port) (0x8024 + (port<<12))
835 #define MV64340_MPSC_CHANNEL_REG8(port) (0x8028 + (port<<12))
836 #define MV64340_MPSC_CHANNEL_REG9(port) (0x802c + (port<<12))
837 #define MV64340_MPSC_CHANNEL_REG10(port) (0x8030 + (port<<12))
838
839 /* MPSC0 Registers */
840
841
842 /***************************************/
843 /* SDMA Registers */
844 /***************************************/
845
846 #define MV64340_SDMA_CONFIG_REG(channel) (0x4000 + (channel<<13))
847 #define MV64340_SDMA_COMMAND_REG(channel) (0x4008 + (channel<<13))
848 #define MV64340_SDMA_CURRENT_RX_DESCRIPTOR_POINTER(channel) (0x4810 + (channel<<13))
849 #define MV64340_SDMA_CURRENT_TX_DESCRIPTOR_POINTER(channel) (0x4c10 + (channel<<13))
850 #define MV64340_SDMA_FIRST_TX_DESCRIPTOR_POINTER(channel) (0x4c14 + (channel<<13))
851
852 #define MV64340_SDMA_CAUSE_REG 0xb800
853 #define MV64340_SDMA_MASK_REG 0xb880
854
855 /* BRG Interrupts */
856
857 #define MV64340_BRG_CONFIG_REG(brg) (0xb200 + (brg<<3))
858 #define MV64340_BRG_BAUDE_TUNING_REG(brg) (0xb208 + (brg<<3))
859 #define MV64340_BRG_CAUSE_REG 0xb834
860 #define MV64340_BRG_MASK_REG 0xb8b4
861
862 /****************************************/
863 /* DMA Channel Control */
864 /****************************************/
865
866 #define MV64340_DMA_CHANNEL0_CONTROL 0x840
867 #define MV64340_DMA_CHANNEL0_CONTROL_HIGH 0x880
868 #define MV64340_DMA_CHANNEL1_CONTROL 0x844
869 #define MV64340_DMA_CHANNEL1_CONTROL_HIGH 0x884
870 #define MV64340_DMA_CHANNEL2_CONTROL 0x848
871 #define MV64340_DMA_CHANNEL2_CONTROL_HIGH 0x888
872 #define MV64340_DMA_CHANNEL3_CONTROL 0x84C
873 #define MV64340_DMA_CHANNEL3_CONTROL_HIGH 0x88C
874
875
876 /****************************************/
877 /* IDMA Registers */
878 /****************************************/
879
880 #define MV64340_DMA_CHANNEL0_BYTE_COUNT 0x800
881 #define MV64340_DMA_CHANNEL1_BYTE_COUNT 0x804
882 #define MV64340_DMA_CHANNEL2_BYTE_COUNT 0x808
883 #define MV64340_DMA_CHANNEL3_BYTE_COUNT 0x80C
884 #define MV64340_DMA_CHANNEL0_SOURCE_ADDR 0x810
885 #define MV64340_DMA_CHANNEL1_SOURCE_ADDR 0x814
886 #define MV64340_DMA_CHANNEL2_SOURCE_ADDR 0x818
887 #define MV64340_DMA_CHANNEL3_SOURCE_ADDR 0x81c
888 #define MV64340_DMA_CHANNEL0_DESTINATION_ADDR 0x820
889 #define MV64340_DMA_CHANNEL1_DESTINATION_ADDR 0x824
890 #define MV64340_DMA_CHANNEL2_DESTINATION_ADDR 0x828
891 #define MV64340_DMA_CHANNEL3_DESTINATION_ADDR 0x82C
892 #define MV64340_DMA_CHANNEL0_NEXT_DESCRIPTOR_POINTER 0x830
893 #define MV64340_DMA_CHANNEL1_NEXT_DESCRIPTOR_POINTER 0x834
894 #define MV64340_DMA_CHANNEL2_NEXT_DESCRIPTOR_POINTER 0x838
895 #define MV64340_DMA_CHANNEL3_NEXT_DESCRIPTOR_POINTER 0x83C
896 #define MV64340_DMA_CHANNEL0_CURRENT_DESCRIPTOR_POINTER 0x870
897 #define MV64340_DMA_CHANNEL1_CURRENT_DESCRIPTOR_POINTER 0x874
898 #define MV64340_DMA_CHANNEL2_CURRENT_DESCRIPTOR_POINTER 0x878
899 #define MV64340_DMA_CHANNEL3_CURRENT_DESCRIPTOR_POINTER 0x87C
900
901 /* IDMA Address Decoding Base Address Registers */
902
903 #define MV64340_DMA_BASE_ADDR_REG0 0xa00
904 #define MV64340_DMA_BASE_ADDR_REG1 0xa08
905 #define MV64340_DMA_BASE_ADDR_REG2 0xa10
906 #define MV64340_DMA_BASE_ADDR_REG3 0xa18
907 #define MV64340_DMA_BASE_ADDR_REG4 0xa20
908 #define MV64340_DMA_BASE_ADDR_REG5 0xa28
909 #define MV64340_DMA_BASE_ADDR_REG6 0xa30
910 #define MV64340_DMA_BASE_ADDR_REG7 0xa38
911
912 /* IDMA Address Decoding Size Address Register */
913
914 #define MV64340_DMA_SIZE_REG0 0xa04
915 #define MV64340_DMA_SIZE_REG1 0xa0c
916 #define MV64340_DMA_SIZE_REG2 0xa14
917 #define MV64340_DMA_SIZE_REG3 0xa1c
918 #define MV64340_DMA_SIZE_REG4 0xa24
919 #define MV64340_DMA_SIZE_REG5 0xa2c
920 #define MV64340_DMA_SIZE_REG6 0xa34
921 #define MV64340_DMA_SIZE_REG7 0xa3C
922
923 /* IDMA Address Decoding High Address Remap and Access
924 Protection Registers */
925
926 #define MV64340_DMA_HIGH_ADDR_REMAP_REG0 0xa60
927 #define MV64340_DMA_HIGH_ADDR_REMAP_REG1 0xa64
928 #define MV64340_DMA_HIGH_ADDR_REMAP_REG2 0xa68
929 #define MV64340_DMA_HIGH_ADDR_REMAP_REG3 0xa6C
930 #define MV64340_DMA_BASE_ADDR_ENABLE_REG 0xa80
931 #define MV64340_DMA_CHANNEL0_ACCESS_PROTECTION_REG 0xa70
932 #define MV64340_DMA_CHANNEL1_ACCESS_PROTECTION_REG 0xa74
933 #define MV64340_DMA_CHANNEL2_ACCESS_PROTECTION_REG 0xa78
934 #define MV64340_DMA_CHANNEL3_ACCESS_PROTECTION_REG 0xa7c
935 #define MV64340_DMA_ARBITER_CONTROL 0x860
936 #define MV64340_DMA_CROSS_BAR_TIMEOUT 0x8d0
937
938 /* IDMA Headers Retarget Registers */
939
940 #define MV64340_DMA_HEADERS_RETARGET_CONTROL 0xa84
941 #define MV64340_DMA_HEADERS_RETARGET_BASE 0xa88
942
943 /* IDMA Interrupt Register */
944
945 #define MV64340_DMA_INTERRUPT_CAUSE_REG 0x8c0
946 #define MV64340_DMA_INTERRUPT_CAUSE_MASK 0x8c4
947 #define MV64340_DMA_ERROR_ADDR 0x8c8
948 #define MV64340_DMA_ERROR_SELECT 0x8cc
949
950 /* IDMA Debug Register ( for internal use ) */
951
952 #define MV64340_DMA_DEBUG_LOW 0x8e0
953 #define MV64340_DMA_DEBUG_HIGH 0x8e4
954 #define MV64340_DMA_SPARE 0xA8C
955
956 /****************************************/
957 /* Timer_Counter */
958 /****************************************/
959
960 #define MV64340_TIMER_COUNTER0 0x850
961 #define MV64340_TIMER_COUNTER1 0x854
962 #define MV64340_TIMER_COUNTER2 0x858
963 #define MV64340_TIMER_COUNTER3 0x85C
964 #define MV64340_TIMER_COUNTER_0_3_CONTROL 0x864
965 #define MV64340_TIMER_COUNTER_0_3_INTERRUPT_CAUSE 0x868
966 #define MV64340_TIMER_COUNTER_0_3_INTERRUPT_MASK 0x86c
967
968 /****************************************/
969 /* Watchdog registers */
970 /****************************************/
971
972 #define MV64340_WATCHDOG_CONFIG_REG 0xb410
973 #define MV64340_WATCHDOG_VALUE_REG 0xb414
974
975 /****************************************/
976 /* I2C Registers */
977 /****************************************/
978
979 #define MV64XXX_I2C_CTLR_NAME "mv64xxx_i2c"
980 #define MV64XXX_I2C_OFFSET 0xc000
981 #define MV64XXX_I2C_REG_BLOCK_SIZE 0x0020
982
983 /****************************************/
984 /* GPP Interface Registers */
985 /****************************************/
986
987 #define MV64340_GPP_IO_CONTROL 0xf100
988 #define MV64340_GPP_LEVEL_CONTROL 0xf110
989 #define MV64340_GPP_VALUE 0xf104
990 #define MV64340_GPP_INTERRUPT_CAUSE 0xf108
991 #define MV64340_GPP_INTERRUPT_MASK0 0xf10c
992 #define MV64340_GPP_INTERRUPT_MASK1 0xf114
993 #define MV64340_GPP_VALUE_SET 0xf118
994 #define MV64340_GPP_VALUE_CLEAR 0xf11c
995
996 /****************************************/
997 /* Interrupt Controller Registers */
998 /****************************************/
999
1000 /****************************************/
1001 /* Interrupts */
1002 /****************************************/
1003
1004 #define MV64340_MAIN_INTERRUPT_CAUSE_LOW 0x004
1005 #define MV64340_MAIN_INTERRUPT_CAUSE_HIGH 0x00c
1006 #define MV64340_CPU_INTERRUPT0_MASK_LOW 0x014
1007 #define MV64340_CPU_INTERRUPT0_MASK_HIGH 0x01c
1008 #define MV64340_CPU_INTERRUPT0_SELECT_CAUSE 0x024
1009 #define MV64340_CPU_INTERRUPT1_MASK_LOW 0x034
1010 #define MV64340_CPU_INTERRUPT1_MASK_HIGH 0x03c
1011 #define MV64340_CPU_INTERRUPT1_SELECT_CAUSE 0x044
1012 #define MV64340_INTERRUPT0_MASK_0_LOW 0x054
1013 #define MV64340_INTERRUPT0_MASK_0_HIGH 0x05c
1014 #define MV64340_INTERRUPT0_SELECT_CAUSE 0x064
1015 #define MV64340_INTERRUPT1_MASK_0_LOW 0x074
1016 #define MV64340_INTERRUPT1_MASK_0_HIGH 0x07c
1017 #define MV64340_INTERRUPT1_SELECT_CAUSE 0x084
1018
1019 /****************************************/
1020 /* MPP Interface Registers */
1021 /****************************************/
1022
1023 #define MV64340_MPP_CONTROL0 0xf000
1024 #define MV64340_MPP_CONTROL1 0xf004
1025 #define MV64340_MPP_CONTROL2 0xf008
1026 #define MV64340_MPP_CONTROL3 0xf00c
1027
1028 /****************************************/
1029 /* Serial Initialization registers */
1030 /****************************************/
1031
1032 #define MV64340_SERIAL_INIT_LAST_DATA 0xf324
1033 #define MV64340_SERIAL_INIT_CONTROL 0xf328
1034 #define MV64340_SERIAL_INIT_STATUS 0xf32c
1035
1036 extern void mv64340_irq_init(unsigned int base);
1037
1038 /* MPSC Platform Device, Driver Data (Shared register regions) */
1039 #define MPSC_SHARED_NAME "mpsc_shared"
1040
1041 #define MPSC_ROUTING_BASE_ORDER 0
1042 #define MPSC_SDMA_INTR_BASE_ORDER 1
1043
1044 #define MPSC_ROUTING_REG_BLOCK_SIZE 0x000c
1045 #define MPSC_SDMA_INTR_REG_BLOCK_SIZE 0x0084
1046
1047 struct mpsc_shared_pdata {
1048 u32 mrr_val;
1049 u32 rcrr_val;
1050 u32 tcrr_val;
1051 u32 intr_cause_val;
1052 u32 intr_mask_val;
1053 };
1054
1055 /* MPSC Platform Device, Driver Data */
1056 #define MPSC_CTLR_NAME "mpsc"
1057
1058 #define MPSC_BASE_ORDER 0
1059 #define MPSC_SDMA_BASE_ORDER 1
1060 #define MPSC_BRG_BASE_ORDER 2
1061
1062 #define MPSC_REG_BLOCK_SIZE 0x0038
1063 #define MPSC_SDMA_REG_BLOCK_SIZE 0x0c18
1064 #define MPSC_BRG_REG_BLOCK_SIZE 0x0008
1065
1066 struct mpsc_pdata {
1067 u8 mirror_regs;
1068 u8 cache_mgmt;
1069 u8 max_idle;
1070 int default_baud;
1071 int default_bits;
1072 int default_parity;
1073 int default_flow;
1074 u32 chr_1_val;
1075 u32 chr_2_val;
1076 u32 chr_10_val;
1077 u32 mpcr_val;
1078 u32 bcr_val;
1079 u8 brg_can_tune;
1080 u8 brg_clk_src;
1081 u32 brg_clk_freq;
1082 };
1083
1084 /* i2c Platform Device, Driver Data */
1085 struct mv64xxx_i2c_pdata {
1086 u32 freq_m;
1087 u32 freq_n;
1088 u32 timeout; /* In milliseconds */
1089 u32 retries;
1090 };
1091
1092 /* These macros describe Ethernet Port configuration reg (Px_cR) bits */
1093 #define MV643XX_ETH_UNICAST_NORMAL_MODE 0
1094 #define MV643XX_ETH_UNICAST_PROMISCUOUS_MODE (1<<0)
1095 #define MV643XX_ETH_DEFAULT_RX_QUEUE_0 0
1096 #define MV643XX_ETH_DEFAULT_RX_QUEUE_1 (1<<1)
1097 #define MV643XX_ETH_DEFAULT_RX_QUEUE_2 (1<<2)
1098 #define MV643XX_ETH_DEFAULT_RX_QUEUE_3 ((1<<2) | (1<<1))
1099 #define MV643XX_ETH_DEFAULT_RX_QUEUE_4 (1<<3)
1100 #define MV643XX_ETH_DEFAULT_RX_QUEUE_5 ((1<<3) | (1<<1))
1101 #define MV643XX_ETH_DEFAULT_RX_QUEUE_6 ((1<<3) | (1<<2))
1102 #define MV643XX_ETH_DEFAULT_RX_QUEUE_7 ((1<<3) | (1<<2) | (1<<1))
1103 #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_0 0
1104 #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_1 (1<<4)
1105 #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_2 (1<<5)
1106 #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_3 ((1<<5) | (1<<4))
1107 #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_4 (1<<6)
1108 #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_5 ((1<<6) | (1<<4))
1109 #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_6 ((1<<6) | (1<<5))
1110 #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_7 ((1<<6) | (1<<5) | (1<<4))
1111 #define MV643XX_ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP 0
1112 #define MV643XX_ETH_REJECT_BC_IF_NOT_IP_OR_ARP (1<<7)
1113 #define MV643XX_ETH_RECEIVE_BC_IF_IP 0
1114 #define MV643XX_ETH_REJECT_BC_IF_IP (1<<8)
1115 #define MV643XX_ETH_RECEIVE_BC_IF_ARP 0
1116 #define MV643XX_ETH_REJECT_BC_IF_ARP (1<<9)
1117 #define MV643XX_ETH_TX_AM_NO_UPDATE_ERROR_SUMMARY (1<<12)
1118 #define MV643XX_ETH_CAPTURE_TCP_FRAMES_DIS 0
1119 #define MV643XX_ETH_CAPTURE_TCP_FRAMES_EN (1<<14)
1120 #define MV643XX_ETH_CAPTURE_UDP_FRAMES_DIS 0
1121 #define MV643XX_ETH_CAPTURE_UDP_FRAMES_EN (1<<15)
1122 #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_0 0
1123 #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_1 (1<<16)
1124 #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_2 (1<<17)
1125 #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_3 ((1<<17) | (1<<16))
1126 #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_4 (1<<18)
1127 #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_5 ((1<<18) | (1<<16))
1128 #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_6 ((1<<18) | (1<<17))
1129 #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_7 ((1<<18) | (1<<17) | (1<<16))
1130 #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_0 0
1131 #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_1 (1<<19)
1132 #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_2 (1<<20)
1133 #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_3 ((1<<20) | (1<<19))
1134 #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_4 (1<<21)
1135 #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_5 ((1<<21) | (1<<19))
1136 #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_6 ((1<<21) | (1<<20))
1137 #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_7 ((1<<21) | (1<<20) | (1<<19))
1138 #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_0 0
1139 #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_1 (1<<22)
1140 #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_2 (1<<23)
1141 #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_3 ((1<<23) | (1<<22))
1142 #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_4 (1<<24)
1143 #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_5 ((1<<24) | (1<<22))
1144 #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_6 ((1<<24) | (1<<23))
1145 #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_7 ((1<<24) | (1<<23) | (1<<22))
1146
1147 #define MV643XX_ETH_PORT_CONFIG_DEFAULT_VALUE \
1148 MV643XX_ETH_UNICAST_NORMAL_MODE | \
1149 MV643XX_ETH_DEFAULT_RX_QUEUE_0 | \
1150 MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_0 | \
1151 MV643XX_ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP | \
1152 MV643XX_ETH_RECEIVE_BC_IF_IP | \
1153 MV643XX_ETH_RECEIVE_BC_IF_ARP | \
1154 MV643XX_ETH_CAPTURE_TCP_FRAMES_DIS | \
1155 MV643XX_ETH_CAPTURE_UDP_FRAMES_DIS | \
1156 MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_0 | \
1157 MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_0 | \
1158 MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_0
1159
1160 /* These macros describe Ethernet Port configuration extend reg (Px_cXR) bits*/
1161 #define MV643XX_ETH_CLASSIFY_EN (1<<0)
1162 #define MV643XX_ETH_SPAN_BPDU_PACKETS_AS_NORMAL 0
1163 #define MV643XX_ETH_SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 (1<<1)
1164 #define MV643XX_ETH_PARTITION_DISABLE 0
1165 #define MV643XX_ETH_PARTITION_ENABLE (1<<2)
1166
1167 #define MV643XX_ETH_PORT_CONFIG_EXTEND_DEFAULT_VALUE \
1168 MV643XX_ETH_SPAN_BPDU_PACKETS_AS_NORMAL | \
1169 MV643XX_ETH_PARTITION_DISABLE
1170
1171 /* These macros describe Ethernet Port Sdma configuration reg (SDCR) bits */
1172 #define MV643XX_ETH_RIFB (1<<0)
1173 #define MV643XX_ETH_RX_BURST_SIZE_1_64BIT 0
1174 #define MV643XX_ETH_RX_BURST_SIZE_2_64BIT (1<<1)
1175 #define MV643XX_ETH_RX_BURST_SIZE_4_64BIT (1<<2)
1176 #define MV643XX_ETH_RX_BURST_SIZE_8_64BIT ((1<<2) | (1<<1))
1177 #define MV643XX_ETH_RX_BURST_SIZE_16_64BIT (1<<3)
1178 #define MV643XX_ETH_BLM_RX_NO_SWAP (1<<4)
1179 #define MV643XX_ETH_BLM_RX_BYTE_SWAP 0
1180 #define MV643XX_ETH_BLM_TX_NO_SWAP (1<<5)
1181 #define MV643XX_ETH_BLM_TX_BYTE_SWAP 0
1182 #define MV643XX_ETH_DESCRIPTORS_BYTE_SWAP (1<<6)
1183 #define MV643XX_ETH_DESCRIPTORS_NO_SWAP 0
1184 #define MV643XX_ETH_TX_BURST_SIZE_1_64BIT 0
1185 #define MV643XX_ETH_TX_BURST_SIZE_2_64BIT (1<<22)
1186 #define MV643XX_ETH_TX_BURST_SIZE_4_64BIT (1<<23)
1187 #define MV643XX_ETH_TX_BURST_SIZE_8_64BIT ((1<<23) | (1<<22))
1188 #define MV643XX_ETH_TX_BURST_SIZE_16_64BIT (1<<24)
1189
1190 #define MV643XX_ETH_IPG_INT_RX(value) ((value & 0x3fff) << 8)
1191
1192 #define MV643XX_ETH_PORT_SDMA_CONFIG_DEFAULT_VALUE \
1193 MV643XX_ETH_RX_BURST_SIZE_4_64BIT | \
1194 MV643XX_ETH_IPG_INT_RX(0) | \
1195 MV643XX_ETH_TX_BURST_SIZE_4_64BIT
1196
1197 /* These macros describe Ethernet Port serial control reg (PSCR) bits */
1198 #define MV643XX_ETH_SERIAL_PORT_DISABLE 0
1199 #define MV643XX_ETH_SERIAL_PORT_ENABLE (1<<0)
1200 #define MV643XX_ETH_FORCE_LINK_PASS (1<<1)
1201 #define MV643XX_ETH_DO_NOT_FORCE_LINK_PASS 0
1202 #define MV643XX_ETH_ENABLE_AUTO_NEG_FOR_DUPLX 0
1203 #define MV643XX_ETH_DISABLE_AUTO_NEG_FOR_DUPLX (1<<2)
1204 #define MV643XX_ETH_ENABLE_AUTO_NEG_FOR_FLOW_CTRL 0
1205 #define MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1<<3)
1206 #define MV643XX_ETH_ADV_NO_FLOW_CTRL 0
1207 #define MV643XX_ETH_ADV_SYMMETRIC_FLOW_CTRL (1<<4)
1208 #define MV643XX_ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX 0
1209 #define MV643XX_ETH_FORCE_FC_MODE_TX_PAUSE_DIS (1<<5)
1210 #define MV643XX_ETH_FORCE_BP_MODE_NO_JAM 0
1211 #define MV643XX_ETH_FORCE_BP_MODE_JAM_TX (1<<7)
1212 #define MV643XX_ETH_FORCE_BP_MODE_JAM_TX_ON_RX_ERR (1<<8)
1213 #define MV643XX_ETH_SERIAL_PORT_CONTROL_RESERVED (1<<9)
1214 #define MV643XX_ETH_FORCE_LINK_FAIL 0
1215 #define MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL (1<<10)
1216 #define MV643XX_ETH_RETRANSMIT_16_ATTEMPTS 0
1217 #define MV643XX_ETH_RETRANSMIT_FOREVER (1<<11)
1218 #define MV643XX_ETH_DISABLE_AUTO_NEG_SPEED_GMII (1<<13)
1219 #define MV643XX_ETH_ENABLE_AUTO_NEG_SPEED_GMII 0
1220 #define MV643XX_ETH_DTE_ADV_0 0
1221 #define MV643XX_ETH_DTE_ADV_1 (1<<14)
1222 #define MV643XX_ETH_DISABLE_AUTO_NEG_BYPASS 0
1223 #define MV643XX_ETH_ENABLE_AUTO_NEG_BYPASS (1<<15)
1224 #define MV643XX_ETH_AUTO_NEG_NO_CHANGE 0
1225 #define MV643XX_ETH_RESTART_AUTO_NEG (1<<16)
1226 #define MV643XX_ETH_MAX_RX_PACKET_1518BYTE 0
1227 #define MV643XX_ETH_MAX_RX_PACKET_1522BYTE (1<<17)
1228 #define MV643XX_ETH_MAX_RX_PACKET_1552BYTE (1<<18)
1229 #define MV643XX_ETH_MAX_RX_PACKET_9022BYTE ((1<<18) | (1<<17))
1230 #define MV643XX_ETH_MAX_RX_PACKET_9192BYTE (1<<19)
1231 #define MV643XX_ETH_MAX_RX_PACKET_9700BYTE ((1<<19) | (1<<17))
1232 #define MV643XX_ETH_SET_EXT_LOOPBACK (1<<20)
1233 #define MV643XX_ETH_CLR_EXT_LOOPBACK 0
1234 #define MV643XX_ETH_SET_FULL_DUPLEX_MODE (1<<21)
1235 #define MV643XX_ETH_SET_HALF_DUPLEX_MODE 0
1236 #define MV643XX_ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (1<<22)
1237 #define MV643XX_ETH_DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX 0
1238 #define MV643XX_ETH_SET_GMII_SPEED_TO_10_100 0
1239 #define MV643XX_ETH_SET_GMII_SPEED_TO_1000 (1<<23)
1240 #define MV643XX_ETH_SET_MII_SPEED_TO_10 0
1241 #define MV643XX_ETH_SET_MII_SPEED_TO_100 (1<<24)
1242
1243 #define MV643XX_ETH_MAX_RX_PACKET_MASK (0x7<<17)
1244
1245 #define MV643XX_ETH_PORT_SERIAL_CONTROL_DEFAULT_VALUE \
1246 MV643XX_ETH_DO_NOT_FORCE_LINK_PASS | \
1247 MV643XX_ETH_ENABLE_AUTO_NEG_FOR_DUPLX | \
1248 MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
1249 MV643XX_ETH_ADV_SYMMETRIC_FLOW_CTRL | \
1250 MV643XX_ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
1251 MV643XX_ETH_FORCE_BP_MODE_NO_JAM | \
1252 (1<<9) /* reserved */ | \
1253 MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL | \
1254 MV643XX_ETH_RETRANSMIT_16_ATTEMPTS | \
1255 MV643XX_ETH_ENABLE_AUTO_NEG_SPEED_GMII | \
1256 MV643XX_ETH_DTE_ADV_0 | \
1257 MV643XX_ETH_DISABLE_AUTO_NEG_BYPASS | \
1258 MV643XX_ETH_AUTO_NEG_NO_CHANGE | \
1259 MV643XX_ETH_MAX_RX_PACKET_9700BYTE | \
1260 MV643XX_ETH_CLR_EXT_LOOPBACK | \
1261 MV643XX_ETH_SET_FULL_DUPLEX_MODE | \
1262 MV643XX_ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
1263
1264 /* These macros describe Ethernet Serial Status reg (PSR) bits */
1265 #define MV643XX_ETH_PORT_STATUS_MODE_10_BIT (1<<0)
1266 #define MV643XX_ETH_PORT_STATUS_LINK_UP (1<<1)
1267 #define MV643XX_ETH_PORT_STATUS_FULL_DUPLEX (1<<2)
1268 #define MV643XX_ETH_PORT_STATUS_FLOW_CONTROL (1<<3)
1269 #define MV643XX_ETH_PORT_STATUS_GMII_1000 (1<<4)
1270 #define MV643XX_ETH_PORT_STATUS_MII_100 (1<<5)
1271 /* PSR bit 6 is undocumented */
1272 #define MV643XX_ETH_PORT_STATUS_TX_IN_PROGRESS (1<<7)
1273 #define MV643XX_ETH_PORT_STATUS_AUTONEG_BYPASSED (1<<8)
1274 #define MV643XX_ETH_PORT_STATUS_PARTITION (1<<9)
1275 #define MV643XX_ETH_PORT_STATUS_TX_FIFO_EMPTY (1<<10)
1276 /* PSR bits 11-31 are reserved */
1277
1278 #define MV643XX_ETH_PORT_DEFAULT_TRANSMIT_QUEUE_SIZE 800
1279 #define MV643XX_ETH_PORT_DEFAULT_RECEIVE_QUEUE_SIZE 400
1280
1281 #define MV643XX_ETH_DESC_SIZE 64
1282
1283 #define MV643XX_ETH_SHARED_NAME "mv643xx_eth_shared"
1284 #define MV643XX_ETH_NAME "mv643xx_eth"
1285
1286 struct mv643xx_eth_platform_data {
1287 int port_number;
1288 u16 force_phy_addr; /* force override if phy_addr == 0 */
1289 u16 phy_addr;
1290
1291 /* If speed is 0, then speed and duplex are autonegotiated. */
1292 int speed; /* 0, SPEED_10, SPEED_100, SPEED_1000 */
1293 int duplex; /* DUPLEX_HALF or DUPLEX_FULL */
1294
1295 /* non-zero values of the following fields override defaults */
1296 u32 tx_queue_size;
1297 u32 rx_queue_size;
1298 u32 tx_sram_addr;
1299 u32 tx_sram_size;
1300 u32 rx_sram_addr;
1301 u32 rx_sram_size;
1302 u8 mac_addr[6]; /* mac address if non-zero*/
1303 };
1304
1305 #endif /* __ASM_MV643XX_H */