]> git.proxmox.com Git - mirror_qemu.git/blob - qom/cpu.c
Use cpu_create(type) instead of cpu_init(cpu_model)
[mirror_qemu.git] / qom / cpu.c
1 /*
2 * QEMU CPU model
3 *
4 * Copyright (c) 2012-2014 SUSE LINUX Products GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
19 */
20
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "qemu-common.h"
24 #include "qom/cpu.h"
25 #include "sysemu/hw_accel.h"
26 #include "qemu/notify.h"
27 #include "qemu/log.h"
28 #include "exec/log.h"
29 #include "exec/cpu-common.h"
30 #include "qemu/error-report.h"
31 #include "sysemu/sysemu.h"
32 #include "hw/boards.h"
33 #include "hw/qdev-properties.h"
34 #include "trace-root.h"
35
36 CPUInterruptHandler cpu_interrupt_handler;
37
38 CPUState *cpu_by_arch_id(int64_t id)
39 {
40 CPUState *cpu;
41
42 CPU_FOREACH(cpu) {
43 CPUClass *cc = CPU_GET_CLASS(cpu);
44
45 if (cc->get_arch_id(cpu) == id) {
46 return cpu;
47 }
48 }
49 return NULL;
50 }
51
52 bool cpu_exists(int64_t id)
53 {
54 return !!cpu_by_arch_id(id);
55 }
56
57 CPUState *cpu_create(const char *typename)
58 {
59 Error *err = NULL;
60 CPUState *cpu = CPU(object_new(typename));
61 object_property_set_bool(OBJECT(cpu), true, "realized", &err);
62 if (err != NULL) {
63 error_report_err(err);
64 object_unref(OBJECT(cpu));
65 exit(EXIT_FAILURE);
66 }
67 return cpu;
68 }
69
70 bool cpu_paging_enabled(const CPUState *cpu)
71 {
72 CPUClass *cc = CPU_GET_CLASS(cpu);
73
74 return cc->get_paging_enabled(cpu);
75 }
76
77 static bool cpu_common_get_paging_enabled(const CPUState *cpu)
78 {
79 return false;
80 }
81
82 void cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
83 Error **errp)
84 {
85 CPUClass *cc = CPU_GET_CLASS(cpu);
86
87 cc->get_memory_mapping(cpu, list, errp);
88 }
89
90 static void cpu_common_get_memory_mapping(CPUState *cpu,
91 MemoryMappingList *list,
92 Error **errp)
93 {
94 error_setg(errp, "Obtaining memory mappings is unsupported on this CPU.");
95 }
96
97 /* Resetting the IRQ comes from across the code base so we take the
98 * BQL here if we need to. cpu_interrupt assumes it is held.*/
99 void cpu_reset_interrupt(CPUState *cpu, int mask)
100 {
101 bool need_lock = !qemu_mutex_iothread_locked();
102
103 if (need_lock) {
104 qemu_mutex_lock_iothread();
105 }
106 cpu->interrupt_request &= ~mask;
107 if (need_lock) {
108 qemu_mutex_unlock_iothread();
109 }
110 }
111
112 void cpu_exit(CPUState *cpu)
113 {
114 atomic_set(&cpu->exit_request, 1);
115 /* Ensure cpu_exec will see the exit request after TCG has exited. */
116 smp_wmb();
117 atomic_set(&cpu->icount_decr.u16.high, -1);
118 }
119
120 int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
121 void *opaque)
122 {
123 CPUClass *cc = CPU_GET_CLASS(cpu);
124
125 return (*cc->write_elf32_qemunote)(f, cpu, opaque);
126 }
127
128 static int cpu_common_write_elf32_qemunote(WriteCoreDumpFunction f,
129 CPUState *cpu, void *opaque)
130 {
131 return 0;
132 }
133
134 int cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
135 int cpuid, void *opaque)
136 {
137 CPUClass *cc = CPU_GET_CLASS(cpu);
138
139 return (*cc->write_elf32_note)(f, cpu, cpuid, opaque);
140 }
141
142 static int cpu_common_write_elf32_note(WriteCoreDumpFunction f,
143 CPUState *cpu, int cpuid,
144 void *opaque)
145 {
146 return -1;
147 }
148
149 int cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
150 void *opaque)
151 {
152 CPUClass *cc = CPU_GET_CLASS(cpu);
153
154 return (*cc->write_elf64_qemunote)(f, cpu, opaque);
155 }
156
157 static int cpu_common_write_elf64_qemunote(WriteCoreDumpFunction f,
158 CPUState *cpu, void *opaque)
159 {
160 return 0;
161 }
162
163 int cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
164 int cpuid, void *opaque)
165 {
166 CPUClass *cc = CPU_GET_CLASS(cpu);
167
168 return (*cc->write_elf64_note)(f, cpu, cpuid, opaque);
169 }
170
171 static int cpu_common_write_elf64_note(WriteCoreDumpFunction f,
172 CPUState *cpu, int cpuid,
173 void *opaque)
174 {
175 return -1;
176 }
177
178
179 static int cpu_common_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg)
180 {
181 return 0;
182 }
183
184 static int cpu_common_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg)
185 {
186 return 0;
187 }
188
189 static bool cpu_common_debug_check_watchpoint(CPUState *cpu, CPUWatchpoint *wp)
190 {
191 /* If no extra check is required, QEMU watchpoint match can be considered
192 * as an architectural match.
193 */
194 return true;
195 }
196
197 bool target_words_bigendian(void);
198 static bool cpu_common_virtio_is_big_endian(CPUState *cpu)
199 {
200 return target_words_bigendian();
201 }
202
203 static void cpu_common_noop(CPUState *cpu)
204 {
205 }
206
207 static bool cpu_common_exec_interrupt(CPUState *cpu, int int_req)
208 {
209 return false;
210 }
211
212 GuestPanicInformation *cpu_get_crash_info(CPUState *cpu)
213 {
214 CPUClass *cc = CPU_GET_CLASS(cpu);
215 GuestPanicInformation *res = NULL;
216
217 if (cc->get_crash_info) {
218 res = cc->get_crash_info(cpu);
219 }
220 return res;
221 }
222
223 void cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
224 int flags)
225 {
226 CPUClass *cc = CPU_GET_CLASS(cpu);
227
228 if (cc->dump_state) {
229 cpu_synchronize_state(cpu);
230 cc->dump_state(cpu, f, cpu_fprintf, flags);
231 }
232 }
233
234 void cpu_dump_statistics(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
235 int flags)
236 {
237 CPUClass *cc = CPU_GET_CLASS(cpu);
238
239 if (cc->dump_statistics) {
240 cc->dump_statistics(cpu, f, cpu_fprintf, flags);
241 }
242 }
243
244 void cpu_reset(CPUState *cpu)
245 {
246 CPUClass *klass = CPU_GET_CLASS(cpu);
247
248 if (klass->reset != NULL) {
249 (*klass->reset)(cpu);
250 }
251
252 trace_guest_cpu_reset(cpu);
253 }
254
255 static void cpu_common_reset(CPUState *cpu)
256 {
257 CPUClass *cc = CPU_GET_CLASS(cpu);
258
259 if (qemu_loglevel_mask(CPU_LOG_RESET)) {
260 qemu_log("CPU Reset (CPU %d)\n", cpu->cpu_index);
261 log_cpu_state(cpu, cc->reset_dump_flags);
262 }
263
264 cpu->interrupt_request = 0;
265 cpu->halted = 0;
266 cpu->mem_io_pc = 0;
267 cpu->mem_io_vaddr = 0;
268 cpu->icount_extra = 0;
269 cpu->icount_decr.u32 = 0;
270 cpu->can_do_io = 1;
271 cpu->exception_index = -1;
272 cpu->crash_occurred = false;
273 cpu->cflags_next_tb = -1;
274
275 if (tcg_enabled()) {
276 cpu_tb_jmp_cache_clear(cpu);
277
278 tcg_flush_softmmu_tlb(cpu);
279 }
280 }
281
282 static bool cpu_common_has_work(CPUState *cs)
283 {
284 return false;
285 }
286
287 ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model)
288 {
289 CPUClass *cc;
290
291 if (!cpu_model) {
292 return NULL;
293 }
294 cc = CPU_CLASS(object_class_by_name(typename));
295
296 return cc->class_by_name(cpu_model);
297 }
298
299 static ObjectClass *cpu_common_class_by_name(const char *cpu_model)
300 {
301 return NULL;
302 }
303
304 static void cpu_common_parse_features(const char *typename, char *features,
305 Error **errp)
306 {
307 char *val;
308 static bool cpu_globals_initialized;
309 /* Single "key=value" string being parsed */
310 char *featurestr = features ? strtok(features, ",") : NULL;
311
312 /* should be called only once, catch invalid users */
313 assert(!cpu_globals_initialized);
314 cpu_globals_initialized = true;
315
316 while (featurestr) {
317 val = strchr(featurestr, '=');
318 if (val) {
319 GlobalProperty *prop = g_new0(typeof(*prop), 1);
320 *val = 0;
321 val++;
322 prop->driver = typename;
323 prop->property = g_strdup(featurestr);
324 prop->value = g_strdup(val);
325 prop->errp = &error_fatal;
326 qdev_prop_register_global(prop);
327 } else {
328 error_setg(errp, "Expected key=value format, found %s.",
329 featurestr);
330 return;
331 }
332 featurestr = strtok(NULL, ",");
333 }
334 }
335
336 static void cpu_common_realizefn(DeviceState *dev, Error **errp)
337 {
338 CPUState *cpu = CPU(dev);
339 Object *machine = qdev_get_machine();
340
341 /* qdev_get_machine() can return something that's not TYPE_MACHINE
342 * if this is one of the user-only emulators; in that case there's
343 * no need to check the ignore_memory_transaction_failures board flag.
344 */
345 if (object_dynamic_cast(machine, TYPE_MACHINE)) {
346 ObjectClass *oc = object_get_class(machine);
347 MachineClass *mc = MACHINE_CLASS(oc);
348
349 if (mc) {
350 cpu->ignore_memory_transaction_failures =
351 mc->ignore_memory_transaction_failures;
352 }
353 }
354
355 if (dev->hotplugged) {
356 cpu_synchronize_post_init(cpu);
357 cpu_resume(cpu);
358 }
359
360 /* NOTE: latest generic point where the cpu is fully realized */
361 trace_init_vcpu(cpu);
362 }
363
364 static void cpu_common_unrealizefn(DeviceState *dev, Error **errp)
365 {
366 CPUState *cpu = CPU(dev);
367 /* NOTE: latest generic point before the cpu is fully unrealized */
368 trace_fini_vcpu(cpu);
369 cpu_exec_unrealizefn(cpu);
370 }
371
372 static void cpu_common_initfn(Object *obj)
373 {
374 CPUState *cpu = CPU(obj);
375 CPUClass *cc = CPU_GET_CLASS(obj);
376
377 cpu->cpu_index = UNASSIGNED_CPU_INDEX;
378 cpu->gdb_num_regs = cpu->gdb_num_g_regs = cc->gdb_num_core_regs;
379 /* *-user doesn't have configurable SMP topology */
380 /* the default value is changed by qemu_init_vcpu() for softmmu */
381 cpu->nr_cores = 1;
382 cpu->nr_threads = 1;
383
384 qemu_mutex_init(&cpu->work_mutex);
385 QTAILQ_INIT(&cpu->breakpoints);
386 QTAILQ_INIT(&cpu->watchpoints);
387
388 cpu_exec_initfn(cpu);
389 }
390
391 static void cpu_common_finalize(Object *obj)
392 {
393 }
394
395 static int64_t cpu_common_get_arch_id(CPUState *cpu)
396 {
397 return cpu->cpu_index;
398 }
399
400 static vaddr cpu_adjust_watchpoint_address(CPUState *cpu, vaddr addr, int len)
401 {
402 return addr;
403 }
404
405 static void generic_handle_interrupt(CPUState *cpu, int mask)
406 {
407 cpu->interrupt_request |= mask;
408
409 if (!qemu_cpu_is_self(cpu)) {
410 qemu_cpu_kick(cpu);
411 }
412 }
413
414 CPUInterruptHandler cpu_interrupt_handler = generic_handle_interrupt;
415
416 static void cpu_class_init(ObjectClass *klass, void *data)
417 {
418 DeviceClass *dc = DEVICE_CLASS(klass);
419 CPUClass *k = CPU_CLASS(klass);
420
421 k->class_by_name = cpu_common_class_by_name;
422 k->parse_features = cpu_common_parse_features;
423 k->reset = cpu_common_reset;
424 k->get_arch_id = cpu_common_get_arch_id;
425 k->has_work = cpu_common_has_work;
426 k->get_paging_enabled = cpu_common_get_paging_enabled;
427 k->get_memory_mapping = cpu_common_get_memory_mapping;
428 k->write_elf32_qemunote = cpu_common_write_elf32_qemunote;
429 k->write_elf32_note = cpu_common_write_elf32_note;
430 k->write_elf64_qemunote = cpu_common_write_elf64_qemunote;
431 k->write_elf64_note = cpu_common_write_elf64_note;
432 k->gdb_read_register = cpu_common_gdb_read_register;
433 k->gdb_write_register = cpu_common_gdb_write_register;
434 k->virtio_is_big_endian = cpu_common_virtio_is_big_endian;
435 k->debug_excp_handler = cpu_common_noop;
436 k->debug_check_watchpoint = cpu_common_debug_check_watchpoint;
437 k->cpu_exec_enter = cpu_common_noop;
438 k->cpu_exec_exit = cpu_common_noop;
439 k->cpu_exec_interrupt = cpu_common_exec_interrupt;
440 k->adjust_watchpoint_address = cpu_adjust_watchpoint_address;
441 set_bit(DEVICE_CATEGORY_CPU, dc->categories);
442 dc->realize = cpu_common_realizefn;
443 dc->unrealize = cpu_common_unrealizefn;
444 dc->props = cpu_common_props;
445 /*
446 * Reason: CPUs still need special care by board code: wiring up
447 * IRQs, adding reset handlers, halting non-first CPUs, ...
448 */
449 dc->user_creatable = false;
450 }
451
452 static const TypeInfo cpu_type_info = {
453 .name = TYPE_CPU,
454 .parent = TYPE_DEVICE,
455 .instance_size = sizeof(CPUState),
456 .instance_init = cpu_common_initfn,
457 .instance_finalize = cpu_common_finalize,
458 .abstract = true,
459 .class_size = sizeof(CPUClass),
460 .class_init = cpu_class_init,
461 };
462
463 static void cpu_register_types(void)
464 {
465 type_register_static(&cpu_type_info);
466 }
467
468 type_init(cpu_register_types)