]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blob - sound/pci/hda/hda_intel.c
Merge branches 'x86/amd', 'x86/vt-d', 'arm/rockchip', 'arm/omap', 'arm/mediatek'...
[mirror_ubuntu-hirsute-kernel.git] / sound / pci / hda / hda_intel.c
1 /*
2 *
3 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
5 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
37 #include <linux/delay.h>
38 #include <linux/interrupt.h>
39 #include <linux/kernel.h>
40 #include <linux/module.h>
41 #include <linux/dma-mapping.h>
42 #include <linux/moduleparam.h>
43 #include <linux/init.h>
44 #include <linux/slab.h>
45 #include <linux/pci.h>
46 #include <linux/mutex.h>
47 #include <linux/io.h>
48 #include <linux/pm_runtime.h>
49 #include <linux/clocksource.h>
50 #include <linux/time.h>
51 #include <linux/completion.h>
52
53 #ifdef CONFIG_X86
54 /* for snoop control */
55 #include <asm/pgtable.h>
56 #include <asm/set_memory.h>
57 #include <asm/cpufeature.h>
58 #endif
59 #include <sound/core.h>
60 #include <sound/initval.h>
61 #include <sound/hdaudio.h>
62 #include <sound/hda_i915.h>
63 #include <linux/vgaarb.h>
64 #include <linux/vga_switcheroo.h>
65 #include <linux/firmware.h>
66 #include "hda_codec.h"
67 #include "hda_controller.h"
68 #include "hda_intel.h"
69
70 #define CREATE_TRACE_POINTS
71 #include "hda_intel_trace.h"
72
73 /* position fix mode */
74 enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
80 POS_FIX_SKL,
81 };
82
83 /* Defines for ATI HD Audio support in SB450 south bridge */
84 #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
85 #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
86
87 /* Defines for Nvidia HDA support */
88 #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
89 #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
90 #define NVIDIA_HDA_ISTRM_COH 0x4d
91 #define NVIDIA_HDA_OSTRM_COH 0x4c
92 #define NVIDIA_HDA_ENABLE_COHBIT 0x01
93
94 /* Defines for Intel SCH HDA snoop control */
95 #define INTEL_HDA_CGCTL 0x48
96 #define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
97 #define INTEL_SCH_HDA_DEVC 0x78
98 #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
99
100 /* Define IN stream 0 FIFO size offset in VIA controller */
101 #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
102 /* Define VIA HD Audio Device ID*/
103 #define VIA_HDAC_DEVICE_ID 0x3288
104
105 /* max number of SDs */
106 /* ICH, ATI and VIA have 4 playback and 4 capture */
107 #define ICH6_NUM_CAPTURE 4
108 #define ICH6_NUM_PLAYBACK 4
109
110 /* ULI has 6 playback and 5 capture */
111 #define ULI_NUM_CAPTURE 5
112 #define ULI_NUM_PLAYBACK 6
113
114 /* ATI HDMI may have up to 8 playbacks and 0 capture */
115 #define ATIHDMI_NUM_CAPTURE 0
116 #define ATIHDMI_NUM_PLAYBACK 8
117
118 /* TERA has 4 playback and 3 capture */
119 #define TERA_NUM_CAPTURE 3
120 #define TERA_NUM_PLAYBACK 4
121
122
123 static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
124 static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
125 static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
126 static char *model[SNDRV_CARDS];
127 static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
128 static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
129 static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
130 static int probe_only[SNDRV_CARDS];
131 static int jackpoll_ms[SNDRV_CARDS];
132 static int single_cmd = -1;
133 static int enable_msi = -1;
134 #ifdef CONFIG_SND_HDA_PATCH_LOADER
135 static char *patch[SNDRV_CARDS];
136 #endif
137 #ifdef CONFIG_SND_HDA_INPUT_BEEP
138 static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
139 CONFIG_SND_HDA_INPUT_BEEP_MODE};
140 #endif
141
142 module_param_array(index, int, NULL, 0444);
143 MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
144 module_param_array(id, charp, NULL, 0444);
145 MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
146 module_param_array(enable, bool, NULL, 0444);
147 MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
148 module_param_array(model, charp, NULL, 0444);
149 MODULE_PARM_DESC(model, "Use the given board model.");
150 module_param_array(position_fix, int, NULL, 0444);
151 MODULE_PARM_DESC(position_fix, "DMA pointer read method."
152 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
153 module_param_array(bdl_pos_adj, int, NULL, 0644);
154 MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
155 module_param_array(probe_mask, int, NULL, 0444);
156 MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
157 module_param_array(probe_only, int, NULL, 0444);
158 MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
159 module_param_array(jackpoll_ms, int, NULL, 0444);
160 MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
161 module_param(single_cmd, bint, 0444);
162 MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
163 "(for debugging only).");
164 module_param(enable_msi, bint, 0444);
165 MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
166 #ifdef CONFIG_SND_HDA_PATCH_LOADER
167 module_param_array(patch, charp, NULL, 0444);
168 MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
169 #endif
170 #ifdef CONFIG_SND_HDA_INPUT_BEEP
171 module_param_array(beep_mode, bool, NULL, 0444);
172 MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
173 "(0=off, 1=on) (default=1).");
174 #endif
175
176 #ifdef CONFIG_PM
177 static int param_set_xint(const char *val, const struct kernel_param *kp);
178 static const struct kernel_param_ops param_ops_xint = {
179 .set = param_set_xint,
180 .get = param_get_int,
181 };
182 #define param_check_xint param_check_int
183
184 static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
185 module_param(power_save, xint, 0644);
186 MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
187 "(in second, 0 = disable).");
188
189 static bool pm_blacklist = true;
190 module_param(pm_blacklist, bool, 0644);
191 MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");
192
193 /* reset the HD-audio controller in power save mode.
194 * this may give more power-saving, but will take longer time to
195 * wake up.
196 */
197 static bool power_save_controller = 1;
198 module_param(power_save_controller, bool, 0644);
199 MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
200 #else
201 #define power_save 0
202 #endif /* CONFIG_PM */
203
204 static int align_buffer_size = -1;
205 module_param(align_buffer_size, bint, 0644);
206 MODULE_PARM_DESC(align_buffer_size,
207 "Force buffer and period sizes to be multiple of 128 bytes.");
208
209 #ifdef CONFIG_X86
210 static int hda_snoop = -1;
211 module_param_named(snoop, hda_snoop, bint, 0444);
212 MODULE_PARM_DESC(snoop, "Enable/disable snooping");
213 #else
214 #define hda_snoop true
215 #endif
216
217
218 MODULE_LICENSE("GPL");
219 MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
220 "{Intel, ICH6M},"
221 "{Intel, ICH7},"
222 "{Intel, ESB2},"
223 "{Intel, ICH8},"
224 "{Intel, ICH9},"
225 "{Intel, ICH10},"
226 "{Intel, PCH},"
227 "{Intel, CPT},"
228 "{Intel, PPT},"
229 "{Intel, LPT},"
230 "{Intel, LPT_LP},"
231 "{Intel, WPT_LP},"
232 "{Intel, SPT},"
233 "{Intel, SPT_LP},"
234 "{Intel, HPT},"
235 "{Intel, PBG},"
236 "{Intel, SCH},"
237 "{ATI, SB450},"
238 "{ATI, SB600},"
239 "{ATI, RS600},"
240 "{ATI, RS690},"
241 "{ATI, RS780},"
242 "{ATI, R600},"
243 "{ATI, RV630},"
244 "{ATI, RV610},"
245 "{ATI, RV670},"
246 "{ATI, RV635},"
247 "{ATI, RV620},"
248 "{ATI, RV770},"
249 "{VIA, VT8251},"
250 "{VIA, VT8237A},"
251 "{SiS, SIS966},"
252 "{ULI, M5461}}");
253 MODULE_DESCRIPTION("Intel HDA driver");
254
255 #if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
256 #if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
257 #define SUPPORT_VGA_SWITCHEROO
258 #endif
259 #endif
260
261
262 /*
263 */
264
265 /* driver types */
266 enum {
267 AZX_DRIVER_ICH,
268 AZX_DRIVER_PCH,
269 AZX_DRIVER_SCH,
270 AZX_DRIVER_SKL,
271 AZX_DRIVER_HDMI,
272 AZX_DRIVER_ATI,
273 AZX_DRIVER_ATIHDMI,
274 AZX_DRIVER_ATIHDMI_NS,
275 AZX_DRIVER_VIA,
276 AZX_DRIVER_SIS,
277 AZX_DRIVER_ULI,
278 AZX_DRIVER_NVIDIA,
279 AZX_DRIVER_TERA,
280 AZX_DRIVER_CTX,
281 AZX_DRIVER_CTHDA,
282 AZX_DRIVER_CMEDIA,
283 AZX_DRIVER_GENERIC,
284 AZX_NUM_DRIVERS, /* keep this as last entry */
285 };
286
287 #define azx_get_snoop_type(chip) \
288 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
289 #define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
290
291 /* quirks for old Intel chipsets */
292 #define AZX_DCAPS_INTEL_ICH \
293 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
294
295 /* quirks for Intel PCH */
296 #define AZX_DCAPS_INTEL_PCH_BASE \
297 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
298 AZX_DCAPS_SNOOP_TYPE(SCH))
299
300 /* PCH up to IVB; no runtime PM; bind with i915 gfx */
301 #define AZX_DCAPS_INTEL_PCH_NOPM \
302 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
303
304 /* PCH for HSW/BDW; with runtime PM */
305 /* no i915 binding for this as HSW/BDW has another controller for HDMI */
306 #define AZX_DCAPS_INTEL_PCH \
307 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
308
309 /* HSW HDMI */
310 #define AZX_DCAPS_INTEL_HASWELL \
311 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
312 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
313 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
314
315 /* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
316 #define AZX_DCAPS_INTEL_BROADWELL \
317 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
318 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
319 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
320
321 #define AZX_DCAPS_INTEL_BAYTRAIL \
322 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
323 AZX_DCAPS_I915_POWERWELL)
324
325 #define AZX_DCAPS_INTEL_BRASWELL \
326 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
327 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
328
329 #define AZX_DCAPS_INTEL_SKYLAKE \
330 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
331 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
332 AZX_DCAPS_I915_POWERWELL)
333
334 #define AZX_DCAPS_INTEL_BROXTON \
335 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
336 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
337 AZX_DCAPS_I915_POWERWELL)
338
339 /* quirks for ATI SB / AMD Hudson */
340 #define AZX_DCAPS_PRESET_ATI_SB \
341 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
342 AZX_DCAPS_SNOOP_TYPE(ATI))
343
344 /* quirks for ATI/AMD HDMI */
345 #define AZX_DCAPS_PRESET_ATI_HDMI \
346 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
347 AZX_DCAPS_NO_MSI64)
348
349 /* quirks for ATI HDMI with snoop off */
350 #define AZX_DCAPS_PRESET_ATI_HDMI_NS \
351 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
352
353 /* quirks for Nvidia */
354 #define AZX_DCAPS_PRESET_NVIDIA \
355 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
356 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
357
358 #define AZX_DCAPS_PRESET_CTHDA \
359 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
360 AZX_DCAPS_NO_64BIT |\
361 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
362
363 /*
364 * vga_switcheroo support
365 */
366 #ifdef SUPPORT_VGA_SWITCHEROO
367 #define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
368 #else
369 #define use_vga_switcheroo(chip) 0
370 #endif
371
372 #define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
373 ((pci)->device == 0x0c0c) || \
374 ((pci)->device == 0x0d0c) || \
375 ((pci)->device == 0x160c))
376
377 #define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
378 #define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
379
380 static char *driver_short_names[] = {
381 [AZX_DRIVER_ICH] = "HDA Intel",
382 [AZX_DRIVER_PCH] = "HDA Intel PCH",
383 [AZX_DRIVER_SCH] = "HDA Intel MID",
384 [AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
385 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
386 [AZX_DRIVER_ATI] = "HDA ATI SB",
387 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
388 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
389 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
390 [AZX_DRIVER_SIS] = "HDA SIS966",
391 [AZX_DRIVER_ULI] = "HDA ULI M5461",
392 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
393 [AZX_DRIVER_TERA] = "HDA Teradici",
394 [AZX_DRIVER_CTX] = "HDA Creative",
395 [AZX_DRIVER_CTHDA] = "HDA Creative",
396 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
397 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
398 };
399
400 #ifdef CONFIG_X86
401 static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
402 {
403 int pages;
404
405 if (azx_snoop(chip))
406 return;
407 if (!dmab || !dmab->area || !dmab->bytes)
408 return;
409
410 #ifdef CONFIG_SND_DMA_SGBUF
411 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
412 struct snd_sg_buf *sgbuf = dmab->private_data;
413 if (chip->driver_type == AZX_DRIVER_CMEDIA)
414 return; /* deal with only CORB/RIRB buffers */
415 if (on)
416 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
417 else
418 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
419 return;
420 }
421 #endif
422
423 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
424 if (on)
425 set_memory_wc((unsigned long)dmab->area, pages);
426 else
427 set_memory_wb((unsigned long)dmab->area, pages);
428 }
429
430 static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
431 bool on)
432 {
433 __mark_pages_wc(chip, buf, on);
434 }
435 static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
436 struct snd_pcm_substream *substream, bool on)
437 {
438 if (azx_dev->wc_marked != on) {
439 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
440 azx_dev->wc_marked = on;
441 }
442 }
443 #else
444 /* NOP for other archs */
445 static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
446 bool on)
447 {
448 }
449 static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
450 struct snd_pcm_substream *substream, bool on)
451 {
452 }
453 #endif
454
455 static int azx_acquire_irq(struct azx *chip, int do_disconnect);
456
457 /*
458 * initialize the PCI registers
459 */
460 /* update bits in a PCI register byte */
461 static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
462 unsigned char mask, unsigned char val)
463 {
464 unsigned char data;
465
466 pci_read_config_byte(pci, reg, &data);
467 data &= ~mask;
468 data |= (val & mask);
469 pci_write_config_byte(pci, reg, data);
470 }
471
472 static void azx_init_pci(struct azx *chip)
473 {
474 int snoop_type = azx_get_snoop_type(chip);
475
476 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
477 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
478 * Ensuring these bits are 0 clears playback static on some HD Audio
479 * codecs.
480 * The PCI register TCSEL is defined in the Intel manuals.
481 */
482 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
483 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
484 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
485 }
486
487 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
488 * we need to enable snoop.
489 */
490 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
491 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
492 azx_snoop(chip));
493 update_pci_byte(chip->pci,
494 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
495 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
496 }
497
498 /* For NVIDIA HDA, enable snoop */
499 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
500 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
501 azx_snoop(chip));
502 update_pci_byte(chip->pci,
503 NVIDIA_HDA_TRANSREG_ADDR,
504 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
505 update_pci_byte(chip->pci,
506 NVIDIA_HDA_ISTRM_COH,
507 0x01, NVIDIA_HDA_ENABLE_COHBIT);
508 update_pci_byte(chip->pci,
509 NVIDIA_HDA_OSTRM_COH,
510 0x01, NVIDIA_HDA_ENABLE_COHBIT);
511 }
512
513 /* Enable SCH/PCH snoop if needed */
514 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
515 unsigned short snoop;
516 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
517 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
518 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
519 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
520 if (!azx_snoop(chip))
521 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
522 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
523 pci_read_config_word(chip->pci,
524 INTEL_SCH_HDA_DEVC, &snoop);
525 }
526 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
527 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
528 "Disabled" : "Enabled");
529 }
530 }
531
532 /*
533 * In BXT-P A0, HD-Audio DMA requests is later than expected,
534 * and makes an audio stream sensitive to system latencies when
535 * 24/32 bits are playing.
536 * Adjusting threshold of DMA fifo to force the DMA request
537 * sooner to improve latency tolerance at the expense of power.
538 */
539 static void bxt_reduce_dma_latency(struct azx *chip)
540 {
541 u32 val;
542
543 val = azx_readl(chip, VS_EM4L);
544 val &= (0x3 << 20);
545 azx_writel(chip, VS_EM4L, val);
546 }
547
548 /*
549 * ML_LCAP bits:
550 * bit 0: 6 MHz Supported
551 * bit 1: 12 MHz Supported
552 * bit 2: 24 MHz Supported
553 * bit 3: 48 MHz Supported
554 * bit 4: 96 MHz Supported
555 * bit 5: 192 MHz Supported
556 */
557 static int intel_get_lctl_scf(struct azx *chip)
558 {
559 struct hdac_bus *bus = azx_bus(chip);
560 static int preferred_bits[] = { 2, 3, 1, 4, 5 };
561 u32 val, t;
562 int i;
563
564 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
565
566 for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
567 t = preferred_bits[i];
568 if (val & (1 << t))
569 return t;
570 }
571
572 dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
573 return 0;
574 }
575
576 static int intel_ml_lctl_set_power(struct azx *chip, int state)
577 {
578 struct hdac_bus *bus = azx_bus(chip);
579 u32 val;
580 int timeout;
581
582 /*
583 * the codecs are sharing the first link setting by default
584 * If other links are enabled for stream, they need similar fix
585 */
586 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
587 val &= ~AZX_MLCTL_SPA;
588 val |= state << AZX_MLCTL_SPA_SHIFT;
589 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
590 /* wait for CPA */
591 timeout = 50;
592 while (timeout) {
593 if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
594 AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
595 return 0;
596 timeout--;
597 udelay(10);
598 }
599
600 return -1;
601 }
602
603 static void intel_init_lctl(struct azx *chip)
604 {
605 struct hdac_bus *bus = azx_bus(chip);
606 u32 val;
607 int ret;
608
609 /* 0. check lctl register value is correct or not */
610 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
611 /* if SCF is already set, let's use it */
612 if ((val & ML_LCTL_SCF_MASK) != 0)
613 return;
614
615 /*
616 * Before operating on SPA, CPA must match SPA.
617 * Any deviation may result in undefined behavior.
618 */
619 if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
620 ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
621 return;
622
623 /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
624 ret = intel_ml_lctl_set_power(chip, 0);
625 udelay(100);
626 if (ret)
627 goto set_spa;
628
629 /* 2. update SCF to select a properly audio clock*/
630 val &= ~ML_LCTL_SCF_MASK;
631 val |= intel_get_lctl_scf(chip);
632 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
633
634 set_spa:
635 /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
636 intel_ml_lctl_set_power(chip, 1);
637 udelay(100);
638 }
639
640 static void hda_intel_init_chip(struct azx *chip, bool full_reset)
641 {
642 struct hdac_bus *bus = azx_bus(chip);
643 struct pci_dev *pci = chip->pci;
644 u32 val;
645
646 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
647 snd_hdac_set_codec_wakeup(bus, true);
648 if (chip->driver_type == AZX_DRIVER_SKL) {
649 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
650 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
651 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
652 }
653 azx_init_chip(chip, full_reset);
654 if (chip->driver_type == AZX_DRIVER_SKL) {
655 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
656 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
657 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
658 }
659 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
660 snd_hdac_set_codec_wakeup(bus, false);
661
662 /* reduce dma latency to avoid noise */
663 if (IS_BXT(pci))
664 bxt_reduce_dma_latency(chip);
665
666 if (bus->mlcap != NULL)
667 intel_init_lctl(chip);
668 }
669
670 /* calculate runtime delay from LPIB */
671 static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
672 unsigned int pos)
673 {
674 struct snd_pcm_substream *substream = azx_dev->core.substream;
675 int stream = substream->stream;
676 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
677 int delay;
678
679 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
680 delay = pos - lpib_pos;
681 else
682 delay = lpib_pos - pos;
683 if (delay < 0) {
684 if (delay >= azx_dev->core.delay_negative_threshold)
685 delay = 0;
686 else
687 delay += azx_dev->core.bufsize;
688 }
689
690 if (delay >= azx_dev->core.period_bytes) {
691 dev_info(chip->card->dev,
692 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
693 delay, azx_dev->core.period_bytes);
694 delay = 0;
695 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
696 chip->get_delay[stream] = NULL;
697 }
698
699 return bytes_to_frames(substream->runtime, delay);
700 }
701
702 static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
703
704 /* called from IRQ */
705 static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
706 {
707 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
708 int ok;
709
710 ok = azx_position_ok(chip, azx_dev);
711 if (ok == 1) {
712 azx_dev->irq_pending = 0;
713 return ok;
714 } else if (ok == 0) {
715 /* bogus IRQ, process it later */
716 azx_dev->irq_pending = 1;
717 schedule_work(&hda->irq_pending_work);
718 }
719 return 0;
720 }
721
722 /* Enable/disable i915 display power for the link */
723 static int azx_intel_link_power(struct azx *chip, bool enable)
724 {
725 struct hdac_bus *bus = azx_bus(chip);
726
727 return snd_hdac_display_power(bus, enable);
728 }
729
730 /*
731 * Check whether the current DMA position is acceptable for updating
732 * periods. Returns non-zero if it's OK.
733 *
734 * Many HD-audio controllers appear pretty inaccurate about
735 * the update-IRQ timing. The IRQ is issued before actually the
736 * data is processed. So, we need to process it afterwords in a
737 * workqueue.
738 */
739 static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
740 {
741 struct snd_pcm_substream *substream = azx_dev->core.substream;
742 int stream = substream->stream;
743 u32 wallclk;
744 unsigned int pos;
745
746 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
747 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
748 return -1; /* bogus (too early) interrupt */
749
750 if (chip->get_position[stream])
751 pos = chip->get_position[stream](chip, azx_dev);
752 else { /* use the position buffer as default */
753 pos = azx_get_pos_posbuf(chip, azx_dev);
754 if (!pos || pos == (u32)-1) {
755 dev_info(chip->card->dev,
756 "Invalid position buffer, using LPIB read method instead.\n");
757 chip->get_position[stream] = azx_get_pos_lpib;
758 if (chip->get_position[0] == azx_get_pos_lpib &&
759 chip->get_position[1] == azx_get_pos_lpib)
760 azx_bus(chip)->use_posbuf = false;
761 pos = azx_get_pos_lpib(chip, azx_dev);
762 chip->get_delay[stream] = NULL;
763 } else {
764 chip->get_position[stream] = azx_get_pos_posbuf;
765 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
766 chip->get_delay[stream] = azx_get_delay_from_lpib;
767 }
768 }
769
770 if (pos >= azx_dev->core.bufsize)
771 pos = 0;
772
773 if (WARN_ONCE(!azx_dev->core.period_bytes,
774 "hda-intel: zero azx_dev->period_bytes"))
775 return -1; /* this shouldn't happen! */
776 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
777 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
778 /* NG - it's below the first next period boundary */
779 return chip->bdl_pos_adj ? 0 : -1;
780 azx_dev->core.start_wallclk += wallclk;
781 return 1; /* OK, it's fine */
782 }
783
784 /*
785 * The work for pending PCM period updates.
786 */
787 static void azx_irq_pending_work(struct work_struct *work)
788 {
789 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
790 struct azx *chip = &hda->chip;
791 struct hdac_bus *bus = azx_bus(chip);
792 struct hdac_stream *s;
793 int pending, ok;
794
795 if (!hda->irq_pending_warned) {
796 dev_info(chip->card->dev,
797 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
798 chip->card->number);
799 hda->irq_pending_warned = 1;
800 }
801
802 for (;;) {
803 pending = 0;
804 spin_lock_irq(&bus->reg_lock);
805 list_for_each_entry(s, &bus->stream_list, list) {
806 struct azx_dev *azx_dev = stream_to_azx_dev(s);
807 if (!azx_dev->irq_pending ||
808 !s->substream ||
809 !s->running)
810 continue;
811 ok = azx_position_ok(chip, azx_dev);
812 if (ok > 0) {
813 azx_dev->irq_pending = 0;
814 spin_unlock(&bus->reg_lock);
815 snd_pcm_period_elapsed(s->substream);
816 spin_lock(&bus->reg_lock);
817 } else if (ok < 0) {
818 pending = 0; /* too early */
819 } else
820 pending++;
821 }
822 spin_unlock_irq(&bus->reg_lock);
823 if (!pending)
824 return;
825 msleep(1);
826 }
827 }
828
829 /* clear irq_pending flags and assure no on-going workq */
830 static void azx_clear_irq_pending(struct azx *chip)
831 {
832 struct hdac_bus *bus = azx_bus(chip);
833 struct hdac_stream *s;
834
835 spin_lock_irq(&bus->reg_lock);
836 list_for_each_entry(s, &bus->stream_list, list) {
837 struct azx_dev *azx_dev = stream_to_azx_dev(s);
838 azx_dev->irq_pending = 0;
839 }
840 spin_unlock_irq(&bus->reg_lock);
841 }
842
843 static int azx_acquire_irq(struct azx *chip, int do_disconnect)
844 {
845 struct hdac_bus *bus = azx_bus(chip);
846
847 if (request_irq(chip->pci->irq, azx_interrupt,
848 chip->msi ? 0 : IRQF_SHARED,
849 chip->card->irq_descr, chip)) {
850 dev_err(chip->card->dev,
851 "unable to grab IRQ %d, disabling device\n",
852 chip->pci->irq);
853 if (do_disconnect)
854 snd_card_disconnect(chip->card);
855 return -1;
856 }
857 bus->irq = chip->pci->irq;
858 pci_intx(chip->pci, !chip->msi);
859 return 0;
860 }
861
862 /* get the current DMA position with correction on VIA chips */
863 static unsigned int azx_via_get_position(struct azx *chip,
864 struct azx_dev *azx_dev)
865 {
866 unsigned int link_pos, mini_pos, bound_pos;
867 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
868 unsigned int fifo_size;
869
870 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
871 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
872 /* Playback, no problem using link position */
873 return link_pos;
874 }
875
876 /* Capture */
877 /* For new chipset,
878 * use mod to get the DMA position just like old chipset
879 */
880 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
881 mod_dma_pos %= azx_dev->core.period_bytes;
882
883 /* azx_dev->fifo_size can't get FIFO size of in stream.
884 * Get from base address + offset.
885 */
886 fifo_size = readw(azx_bus(chip)->remap_addr +
887 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
888
889 if (azx_dev->insufficient) {
890 /* Link position never gather than FIFO size */
891 if (link_pos <= fifo_size)
892 return 0;
893
894 azx_dev->insufficient = 0;
895 }
896
897 if (link_pos <= fifo_size)
898 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
899 else
900 mini_pos = link_pos - fifo_size;
901
902 /* Find nearest previous boudary */
903 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
904 mod_link_pos = link_pos % azx_dev->core.period_bytes;
905 if (mod_link_pos >= fifo_size)
906 bound_pos = link_pos - mod_link_pos;
907 else if (mod_dma_pos >= mod_mini_pos)
908 bound_pos = mini_pos - mod_mini_pos;
909 else {
910 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
911 if (bound_pos >= azx_dev->core.bufsize)
912 bound_pos = 0;
913 }
914
915 /* Calculate real DMA position we want */
916 return bound_pos + mod_dma_pos;
917 }
918
919 static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
920 struct azx_dev *azx_dev)
921 {
922 return _snd_hdac_chip_readl(azx_bus(chip),
923 AZX_REG_VS_SDXDPIB_XBASE +
924 (AZX_REG_VS_SDXDPIB_XINTERVAL *
925 azx_dev->core.index));
926 }
927
928 /* get the current DMA position with correction on SKL+ chips */
929 static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
930 {
931 /* DPIB register gives a more accurate position for playback */
932 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
933 return azx_skl_get_dpib_pos(chip, azx_dev);
934
935 /* For capture, we need to read posbuf, but it requires a delay
936 * for the possible boundary overlap; the read of DPIB fetches the
937 * actual posbuf
938 */
939 udelay(20);
940 azx_skl_get_dpib_pos(chip, azx_dev);
941 return azx_get_pos_posbuf(chip, azx_dev);
942 }
943
944 #ifdef CONFIG_PM
945 static DEFINE_MUTEX(card_list_lock);
946 static LIST_HEAD(card_list);
947
948 static void azx_add_card_list(struct azx *chip)
949 {
950 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
951 mutex_lock(&card_list_lock);
952 list_add(&hda->list, &card_list);
953 mutex_unlock(&card_list_lock);
954 }
955
956 static void azx_del_card_list(struct azx *chip)
957 {
958 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
959 mutex_lock(&card_list_lock);
960 list_del_init(&hda->list);
961 mutex_unlock(&card_list_lock);
962 }
963
964 /* trigger power-save check at writing parameter */
965 static int param_set_xint(const char *val, const struct kernel_param *kp)
966 {
967 struct hda_intel *hda;
968 struct azx *chip;
969 int prev = power_save;
970 int ret = param_set_int(val, kp);
971
972 if (ret || prev == power_save)
973 return ret;
974
975 mutex_lock(&card_list_lock);
976 list_for_each_entry(hda, &card_list, list) {
977 chip = &hda->chip;
978 if (!hda->probe_continued || chip->disabled)
979 continue;
980 snd_hda_set_power_save(&chip->bus, power_save * 1000);
981 }
982 mutex_unlock(&card_list_lock);
983 return 0;
984 }
985 #else
986 #define azx_add_card_list(chip) /* NOP */
987 #define azx_del_card_list(chip) /* NOP */
988 #endif /* CONFIG_PM */
989
990 #if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
991 /*
992 * power management
993 */
994 static int azx_suspend(struct device *dev)
995 {
996 struct snd_card *card = dev_get_drvdata(dev);
997 struct azx *chip;
998 struct hda_intel *hda;
999 struct hdac_bus *bus;
1000
1001 if (!card)
1002 return 0;
1003
1004 chip = card->private_data;
1005 hda = container_of(chip, struct hda_intel, chip);
1006 if (chip->disabled || hda->init_failed || !chip->running)
1007 return 0;
1008
1009 bus = azx_bus(chip);
1010 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1011 azx_clear_irq_pending(chip);
1012 azx_stop_chip(chip);
1013 azx_enter_link_reset(chip);
1014 if (bus->irq >= 0) {
1015 free_irq(bus->irq, chip);
1016 bus->irq = -1;
1017 }
1018
1019 if (chip->msi)
1020 pci_disable_msi(chip->pci);
1021 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1022 && hda->need_i915_power)
1023 snd_hdac_display_power(bus, false);
1024
1025 trace_azx_suspend(chip);
1026 return 0;
1027 }
1028
1029 static int azx_resume(struct device *dev)
1030 {
1031 struct pci_dev *pci = to_pci_dev(dev);
1032 struct snd_card *card = dev_get_drvdata(dev);
1033 struct azx *chip;
1034 struct hda_intel *hda;
1035 struct hdac_bus *bus;
1036
1037 if (!card)
1038 return 0;
1039
1040 chip = card->private_data;
1041 hda = container_of(chip, struct hda_intel, chip);
1042 bus = azx_bus(chip);
1043 if (chip->disabled || hda->init_failed || !chip->running)
1044 return 0;
1045
1046 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1047 snd_hdac_display_power(bus, true);
1048 if (hda->need_i915_power)
1049 snd_hdac_i915_set_bclk(bus);
1050 }
1051
1052 if (chip->msi)
1053 if (pci_enable_msi(pci) < 0)
1054 chip->msi = 0;
1055 if (azx_acquire_irq(chip, 1) < 0)
1056 return -EIO;
1057 azx_init_pci(chip);
1058
1059 hda_intel_init_chip(chip, true);
1060
1061 /* power down again for link-controlled chips */
1062 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1063 !hda->need_i915_power)
1064 snd_hdac_display_power(bus, false);
1065
1066 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1067
1068 trace_azx_resume(chip);
1069 return 0;
1070 }
1071 #endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
1072
1073 #ifdef CONFIG_PM_SLEEP
1074 /* put codec down to D3 at hibernation for Intel SKL+;
1075 * otherwise BIOS may still access the codec and screw up the driver
1076 */
1077 static int azx_freeze_noirq(struct device *dev)
1078 {
1079 struct snd_card *card = dev_get_drvdata(dev);
1080 struct azx *chip = card->private_data;
1081 struct pci_dev *pci = to_pci_dev(dev);
1082
1083 if (chip->driver_type == AZX_DRIVER_SKL)
1084 pci_set_power_state(pci, PCI_D3hot);
1085
1086 return 0;
1087 }
1088
1089 static int azx_thaw_noirq(struct device *dev)
1090 {
1091 struct snd_card *card = dev_get_drvdata(dev);
1092 struct azx *chip = card->private_data;
1093 struct pci_dev *pci = to_pci_dev(dev);
1094
1095 if (chip->driver_type == AZX_DRIVER_SKL)
1096 pci_set_power_state(pci, PCI_D0);
1097
1098 return 0;
1099 }
1100 #endif /* CONFIG_PM_SLEEP */
1101
1102 #ifdef CONFIG_PM
1103 static int azx_runtime_suspend(struct device *dev)
1104 {
1105 struct snd_card *card = dev_get_drvdata(dev);
1106 struct azx *chip;
1107 struct hda_intel *hda;
1108
1109 if (!card)
1110 return 0;
1111
1112 chip = card->private_data;
1113 hda = container_of(chip, struct hda_intel, chip);
1114 if (chip->disabled || hda->init_failed)
1115 return 0;
1116
1117 if (!azx_has_pm_runtime(chip))
1118 return 0;
1119
1120 /* enable controller wake up event */
1121 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1122 STATESTS_INT_MASK);
1123
1124 azx_stop_chip(chip);
1125 azx_enter_link_reset(chip);
1126 azx_clear_irq_pending(chip);
1127 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1128 && hda->need_i915_power)
1129 snd_hdac_display_power(azx_bus(chip), false);
1130
1131 trace_azx_runtime_suspend(chip);
1132 return 0;
1133 }
1134
1135 static int azx_runtime_resume(struct device *dev)
1136 {
1137 struct snd_card *card = dev_get_drvdata(dev);
1138 struct azx *chip;
1139 struct hda_intel *hda;
1140 struct hdac_bus *bus;
1141 struct hda_codec *codec;
1142 int status;
1143
1144 if (!card)
1145 return 0;
1146
1147 chip = card->private_data;
1148 hda = container_of(chip, struct hda_intel, chip);
1149 bus = azx_bus(chip);
1150 if (chip->disabled || hda->init_failed)
1151 return 0;
1152
1153 if (!azx_has_pm_runtime(chip))
1154 return 0;
1155
1156 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1157 snd_hdac_display_power(bus, true);
1158 if (hda->need_i915_power)
1159 snd_hdac_i915_set_bclk(bus);
1160 }
1161
1162 /* Read STATESTS before controller reset */
1163 status = azx_readw(chip, STATESTS);
1164
1165 azx_init_pci(chip);
1166 hda_intel_init_chip(chip, true);
1167
1168 if (status) {
1169 list_for_each_codec(codec, &chip->bus)
1170 if (status & (1 << codec->addr))
1171 schedule_delayed_work(&codec->jackpoll_work,
1172 codec->jackpoll_interval);
1173 }
1174
1175 /* disable controller Wake Up event*/
1176 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1177 ~STATESTS_INT_MASK);
1178
1179 /* power down again for link-controlled chips */
1180 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1181 !hda->need_i915_power)
1182 snd_hdac_display_power(bus, false);
1183
1184 trace_azx_runtime_resume(chip);
1185 return 0;
1186 }
1187
1188 static int azx_runtime_idle(struct device *dev)
1189 {
1190 struct snd_card *card = dev_get_drvdata(dev);
1191 struct azx *chip;
1192 struct hda_intel *hda;
1193
1194 if (!card)
1195 return 0;
1196
1197 chip = card->private_data;
1198 hda = container_of(chip, struct hda_intel, chip);
1199 if (chip->disabled || hda->init_failed)
1200 return 0;
1201
1202 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1203 azx_bus(chip)->codec_powered || !chip->running)
1204 return -EBUSY;
1205
1206 return 0;
1207 }
1208
1209 static const struct dev_pm_ops azx_pm = {
1210 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1211 #ifdef CONFIG_PM_SLEEP
1212 .freeze_noirq = azx_freeze_noirq,
1213 .thaw_noirq = azx_thaw_noirq,
1214 #endif
1215 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1216 };
1217
1218 #define AZX_PM_OPS &azx_pm
1219 #else
1220 #define AZX_PM_OPS NULL
1221 #endif /* CONFIG_PM */
1222
1223
1224 static int azx_probe_continue(struct azx *chip);
1225
1226 #ifdef SUPPORT_VGA_SWITCHEROO
1227 static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1228
1229 static void azx_vs_set_state(struct pci_dev *pci,
1230 enum vga_switcheroo_state state)
1231 {
1232 struct snd_card *card = pci_get_drvdata(pci);
1233 struct azx *chip = card->private_data;
1234 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1235 bool disabled;
1236
1237 wait_for_completion(&hda->probe_wait);
1238 if (hda->init_failed)
1239 return;
1240
1241 disabled = (state == VGA_SWITCHEROO_OFF);
1242 if (chip->disabled == disabled)
1243 return;
1244
1245 if (!hda->probe_continued) {
1246 chip->disabled = disabled;
1247 if (!disabled) {
1248 dev_info(chip->card->dev,
1249 "Start delayed initialization\n");
1250 if (azx_probe_continue(chip) < 0) {
1251 dev_err(chip->card->dev, "initialization error\n");
1252 hda->init_failed = true;
1253 }
1254 }
1255 } else {
1256 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1257 disabled ? "Disabling" : "Enabling");
1258 if (disabled) {
1259 pm_runtime_put_sync_suspend(card->dev);
1260 azx_suspend(card->dev);
1261 /* when we get suspended by vga_switcheroo we end up in D3cold,
1262 * however we have no ACPI handle, so pci/acpi can't put us there,
1263 * put ourselves there */
1264 pci->current_state = PCI_D3cold;
1265 chip->disabled = true;
1266 if (snd_hda_lock_devices(&chip->bus))
1267 dev_warn(chip->card->dev,
1268 "Cannot lock devices!\n");
1269 } else {
1270 snd_hda_unlock_devices(&chip->bus);
1271 pm_runtime_get_noresume(card->dev);
1272 chip->disabled = false;
1273 azx_resume(card->dev);
1274 }
1275 }
1276 }
1277
1278 static bool azx_vs_can_switch(struct pci_dev *pci)
1279 {
1280 struct snd_card *card = pci_get_drvdata(pci);
1281 struct azx *chip = card->private_data;
1282 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1283
1284 wait_for_completion(&hda->probe_wait);
1285 if (hda->init_failed)
1286 return false;
1287 if (chip->disabled || !hda->probe_continued)
1288 return true;
1289 if (snd_hda_lock_devices(&chip->bus))
1290 return false;
1291 snd_hda_unlock_devices(&chip->bus);
1292 return true;
1293 }
1294
1295 static void init_vga_switcheroo(struct azx *chip)
1296 {
1297 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1298 struct pci_dev *p = get_bound_vga(chip->pci);
1299 if (p) {
1300 dev_info(chip->card->dev,
1301 "Handle vga_switcheroo audio client\n");
1302 hda->use_vga_switcheroo = 1;
1303 pci_dev_put(p);
1304 }
1305 }
1306
1307 static const struct vga_switcheroo_client_ops azx_vs_ops = {
1308 .set_gpu_state = azx_vs_set_state,
1309 .can_switch = azx_vs_can_switch,
1310 };
1311
1312 static int register_vga_switcheroo(struct azx *chip)
1313 {
1314 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1315 int err;
1316
1317 if (!hda->use_vga_switcheroo)
1318 return 0;
1319 /* FIXME: currently only handling DIS controller
1320 * is there any machine with two switchable HDMI audio controllers?
1321 */
1322 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
1323 VGA_SWITCHEROO_DIS);
1324 if (err < 0)
1325 return err;
1326 hda->vga_switcheroo_registered = 1;
1327
1328 /* register as an optimus hdmi audio power domain */
1329 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
1330 &hda->hdmi_pm_domain);
1331 return 0;
1332 }
1333 #else
1334 #define init_vga_switcheroo(chip) /* NOP */
1335 #define register_vga_switcheroo(chip) 0
1336 #define check_hdmi_disabled(pci) false
1337 #endif /* SUPPORT_VGA_SWITCHER */
1338
1339 /*
1340 * destructor
1341 */
1342 static int azx_free(struct azx *chip)
1343 {
1344 struct pci_dev *pci = chip->pci;
1345 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1346 struct hdac_bus *bus = azx_bus(chip);
1347
1348 if (azx_has_pm_runtime(chip) && chip->running)
1349 pm_runtime_get_noresume(&pci->dev);
1350
1351 azx_del_card_list(chip);
1352
1353 hda->init_failed = 1; /* to be sure */
1354 complete_all(&hda->probe_wait);
1355
1356 if (use_vga_switcheroo(hda)) {
1357 if (chip->disabled && hda->probe_continued)
1358 snd_hda_unlock_devices(&chip->bus);
1359 if (hda->vga_switcheroo_registered) {
1360 vga_switcheroo_unregister_client(chip->pci);
1361 vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
1362 }
1363 }
1364
1365 if (bus->chip_init) {
1366 azx_clear_irq_pending(chip);
1367 azx_stop_all_streams(chip);
1368 azx_stop_chip(chip);
1369 }
1370
1371 if (bus->irq >= 0)
1372 free_irq(bus->irq, (void*)chip);
1373 if (chip->msi)
1374 pci_disable_msi(chip->pci);
1375 iounmap(bus->remap_addr);
1376
1377 azx_free_stream_pages(chip);
1378 azx_free_streams(chip);
1379 snd_hdac_bus_exit(bus);
1380
1381 if (chip->region_requested)
1382 pci_release_regions(chip->pci);
1383
1384 pci_disable_device(chip->pci);
1385 #ifdef CONFIG_SND_HDA_PATCH_LOADER
1386 release_firmware(chip->fw);
1387 #endif
1388
1389 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1390 if (hda->need_i915_power)
1391 snd_hdac_display_power(bus, false);
1392 }
1393 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1394 snd_hdac_i915_exit(bus);
1395 kfree(hda);
1396
1397 return 0;
1398 }
1399
1400 static int azx_dev_disconnect(struct snd_device *device)
1401 {
1402 struct azx *chip = device->device_data;
1403
1404 chip->bus.shutdown = 1;
1405 return 0;
1406 }
1407
1408 static int azx_dev_free(struct snd_device *device)
1409 {
1410 return azx_free(device->device_data);
1411 }
1412
1413 #ifdef SUPPORT_VGA_SWITCHEROO
1414 /*
1415 * Check of disabled HDMI controller by vga_switcheroo
1416 */
1417 static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1418 {
1419 struct pci_dev *p;
1420
1421 /* check only discrete GPU */
1422 switch (pci->vendor) {
1423 case PCI_VENDOR_ID_ATI:
1424 case PCI_VENDOR_ID_AMD:
1425 case PCI_VENDOR_ID_NVIDIA:
1426 if (pci->devfn == 1) {
1427 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1428 pci->bus->number, 0);
1429 if (p) {
1430 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
1431 return p;
1432 pci_dev_put(p);
1433 }
1434 }
1435 break;
1436 }
1437 return NULL;
1438 }
1439
1440 static bool check_hdmi_disabled(struct pci_dev *pci)
1441 {
1442 bool vga_inactive = false;
1443 struct pci_dev *p = get_bound_vga(pci);
1444
1445 if (p) {
1446 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1447 vga_inactive = true;
1448 pci_dev_put(p);
1449 }
1450 return vga_inactive;
1451 }
1452 #endif /* SUPPORT_VGA_SWITCHEROO */
1453
1454 /*
1455 * white/black-listing for position_fix
1456 */
1457 static struct snd_pci_quirk position_fix_list[] = {
1458 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1459 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1460 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
1461 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1462 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
1463 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1464 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1465 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1466 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1467 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1468 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1469 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1470 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1471 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1472 {}
1473 };
1474
1475 static int check_position_fix(struct azx *chip, int fix)
1476 {
1477 const struct snd_pci_quirk *q;
1478
1479 switch (fix) {
1480 case POS_FIX_AUTO:
1481 case POS_FIX_LPIB:
1482 case POS_FIX_POSBUF:
1483 case POS_FIX_VIACOMBO:
1484 case POS_FIX_COMBO:
1485 case POS_FIX_SKL:
1486 return fix;
1487 }
1488
1489 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1490 if (q) {
1491 dev_info(chip->card->dev,
1492 "position_fix set to %d for device %04x:%04x\n",
1493 q->value, q->subvendor, q->subdevice);
1494 return q->value;
1495 }
1496
1497 /* Check VIA/ATI HD Audio Controller exist */
1498 if (chip->driver_type == AZX_DRIVER_VIA) {
1499 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1500 return POS_FIX_VIACOMBO;
1501 }
1502 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1503 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1504 return POS_FIX_LPIB;
1505 }
1506 if (chip->driver_type == AZX_DRIVER_SKL) {
1507 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1508 return POS_FIX_SKL;
1509 }
1510 return POS_FIX_AUTO;
1511 }
1512
1513 static void assign_position_fix(struct azx *chip, int fix)
1514 {
1515 static azx_get_pos_callback_t callbacks[] = {
1516 [POS_FIX_AUTO] = NULL,
1517 [POS_FIX_LPIB] = azx_get_pos_lpib,
1518 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1519 [POS_FIX_VIACOMBO] = azx_via_get_position,
1520 [POS_FIX_COMBO] = azx_get_pos_lpib,
1521 [POS_FIX_SKL] = azx_get_pos_skl,
1522 };
1523
1524 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1525
1526 /* combo mode uses LPIB only for playback */
1527 if (fix == POS_FIX_COMBO)
1528 chip->get_position[1] = NULL;
1529
1530 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1531 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1532 chip->get_delay[0] = chip->get_delay[1] =
1533 azx_get_delay_from_lpib;
1534 }
1535
1536 }
1537
1538 /*
1539 * black-lists for probe_mask
1540 */
1541 static struct snd_pci_quirk probe_mask_list[] = {
1542 /* Thinkpad often breaks the controller communication when accessing
1543 * to the non-working (or non-existing) modem codec slot.
1544 */
1545 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1546 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1547 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1548 /* broken BIOS */
1549 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1550 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1551 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1552 /* forced codec slots */
1553 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1554 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1555 /* WinFast VP200 H (Teradici) user reported broken communication */
1556 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1557 {}
1558 };
1559
1560 #define AZX_FORCE_CODEC_MASK 0x100
1561
1562 static void check_probe_mask(struct azx *chip, int dev)
1563 {
1564 const struct snd_pci_quirk *q;
1565
1566 chip->codec_probe_mask = probe_mask[dev];
1567 if (chip->codec_probe_mask == -1) {
1568 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1569 if (q) {
1570 dev_info(chip->card->dev,
1571 "probe_mask set to 0x%x for device %04x:%04x\n",
1572 q->value, q->subvendor, q->subdevice);
1573 chip->codec_probe_mask = q->value;
1574 }
1575 }
1576
1577 /* check forced option */
1578 if (chip->codec_probe_mask != -1 &&
1579 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1580 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1581 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1582 (int)azx_bus(chip)->codec_mask);
1583 }
1584 }
1585
1586 /*
1587 * white/black-list for enable_msi
1588 */
1589 static struct snd_pci_quirk msi_black_list[] = {
1590 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1591 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1592 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1593 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
1594 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1595 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1596 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1597 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1598 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1599 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1600 {}
1601 };
1602
1603 static void check_msi(struct azx *chip)
1604 {
1605 const struct snd_pci_quirk *q;
1606
1607 if (enable_msi >= 0) {
1608 chip->msi = !!enable_msi;
1609 return;
1610 }
1611 chip->msi = 1; /* enable MSI as default */
1612 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1613 if (q) {
1614 dev_info(chip->card->dev,
1615 "msi for device %04x:%04x set to %d\n",
1616 q->subvendor, q->subdevice, q->value);
1617 chip->msi = q->value;
1618 return;
1619 }
1620
1621 /* NVidia chipsets seem to cause troubles with MSI */
1622 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1623 dev_info(chip->card->dev, "Disabling MSI\n");
1624 chip->msi = 0;
1625 }
1626 }
1627
1628 /* check the snoop mode availability */
1629 static void azx_check_snoop_available(struct azx *chip)
1630 {
1631 int snoop = hda_snoop;
1632
1633 if (snoop >= 0) {
1634 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1635 snoop ? "snoop" : "non-snoop");
1636 chip->snoop = snoop;
1637 return;
1638 }
1639
1640 snoop = true;
1641 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1642 chip->driver_type == AZX_DRIVER_VIA) {
1643 /* force to non-snoop mode for a new VIA controller
1644 * when BIOS is set
1645 */
1646 u8 val;
1647 pci_read_config_byte(chip->pci, 0x42, &val);
1648 if (!(val & 0x80) && chip->pci->revision == 0x30)
1649 snoop = false;
1650 }
1651
1652 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1653 snoop = false;
1654
1655 chip->snoop = snoop;
1656 if (!snoop)
1657 dev_info(chip->card->dev, "Force to non-snoop mode\n");
1658 }
1659
1660 static void azx_probe_work(struct work_struct *work)
1661 {
1662 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1663 azx_probe_continue(&hda->chip);
1664 }
1665
1666 static int default_bdl_pos_adj(struct azx *chip)
1667 {
1668 /* some exceptions: Atoms seem problematic with value 1 */
1669 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1670 switch (chip->pci->device) {
1671 case 0x0f04: /* Baytrail */
1672 case 0x2284: /* Braswell */
1673 return 32;
1674 }
1675 }
1676
1677 switch (chip->driver_type) {
1678 case AZX_DRIVER_ICH:
1679 case AZX_DRIVER_PCH:
1680 return 1;
1681 default:
1682 return 32;
1683 }
1684 }
1685
1686 /*
1687 * constructor
1688 */
1689 static const struct hdac_io_ops pci_hda_io_ops;
1690 static const struct hda_controller_ops pci_hda_ops;
1691
1692 static int azx_create(struct snd_card *card, struct pci_dev *pci,
1693 int dev, unsigned int driver_caps,
1694 struct azx **rchip)
1695 {
1696 static struct snd_device_ops ops = {
1697 .dev_disconnect = azx_dev_disconnect,
1698 .dev_free = azx_dev_free,
1699 };
1700 struct hda_intel *hda;
1701 struct azx *chip;
1702 int err;
1703
1704 *rchip = NULL;
1705
1706 err = pci_enable_device(pci);
1707 if (err < 0)
1708 return err;
1709
1710 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1711 if (!hda) {
1712 pci_disable_device(pci);
1713 return -ENOMEM;
1714 }
1715
1716 chip = &hda->chip;
1717 mutex_init(&chip->open_mutex);
1718 chip->card = card;
1719 chip->pci = pci;
1720 chip->ops = &pci_hda_ops;
1721 chip->driver_caps = driver_caps;
1722 chip->driver_type = driver_caps & 0xff;
1723 check_msi(chip);
1724 chip->dev_index = dev;
1725 chip->jackpoll_ms = jackpoll_ms;
1726 INIT_LIST_HEAD(&chip->pcm_list);
1727 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1728 INIT_LIST_HEAD(&hda->list);
1729 init_vga_switcheroo(chip);
1730 init_completion(&hda->probe_wait);
1731
1732 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1733
1734 check_probe_mask(chip, dev);
1735
1736 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1737 chip->fallback_to_single_cmd = 1;
1738 else /* explicitly set to single_cmd or not */
1739 chip->single_cmd = single_cmd;
1740
1741 azx_check_snoop_available(chip);
1742
1743 if (bdl_pos_adj[dev] < 0)
1744 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1745 else
1746 chip->bdl_pos_adj = bdl_pos_adj[dev];
1747
1748 /* Workaround for a communication error on CFL (bko#199007) */
1749 if (IS_CFL(pci))
1750 chip->polling_mode = 1;
1751
1752 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1753 if (err < 0) {
1754 kfree(hda);
1755 pci_disable_device(pci);
1756 return err;
1757 }
1758
1759 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1760 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1761 chip->bus.needs_damn_long_delay = 1;
1762 }
1763
1764 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1765 if (err < 0) {
1766 dev_err(card->dev, "Error creating device [card]!\n");
1767 azx_free(chip);
1768 return err;
1769 }
1770
1771 /* continue probing in work context as may trigger request module */
1772 INIT_WORK(&hda->probe_work, azx_probe_work);
1773
1774 *rchip = chip;
1775
1776 return 0;
1777 }
1778
1779 static int azx_first_init(struct azx *chip)
1780 {
1781 int dev = chip->dev_index;
1782 struct pci_dev *pci = chip->pci;
1783 struct snd_card *card = chip->card;
1784 struct hdac_bus *bus = azx_bus(chip);
1785 int err;
1786 unsigned short gcap;
1787 unsigned int dma_bits = 64;
1788
1789 #if BITS_PER_LONG != 64
1790 /* Fix up base address on ULI M5461 */
1791 if (chip->driver_type == AZX_DRIVER_ULI) {
1792 u16 tmp3;
1793 pci_read_config_word(pci, 0x40, &tmp3);
1794 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1795 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1796 }
1797 #endif
1798
1799 err = pci_request_regions(pci, "ICH HD audio");
1800 if (err < 0)
1801 return err;
1802 chip->region_requested = 1;
1803
1804 bus->addr = pci_resource_start(pci, 0);
1805 bus->remap_addr = pci_ioremap_bar(pci, 0);
1806 if (bus->remap_addr == NULL) {
1807 dev_err(card->dev, "ioremap error\n");
1808 return -ENXIO;
1809 }
1810
1811 if (chip->driver_type == AZX_DRIVER_SKL)
1812 snd_hdac_bus_parse_capabilities(bus);
1813
1814 /*
1815 * Some Intel CPUs has always running timer (ART) feature and
1816 * controller may have Global time sync reporting capability, so
1817 * check both of these before declaring synchronized time reporting
1818 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1819 */
1820 chip->gts_present = false;
1821
1822 #ifdef CONFIG_X86
1823 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1824 chip->gts_present = true;
1825 #endif
1826
1827 if (chip->msi) {
1828 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1829 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1830 pci->no_64bit_msi = true;
1831 }
1832 if (pci_enable_msi(pci) < 0)
1833 chip->msi = 0;
1834 }
1835
1836 if (azx_acquire_irq(chip, 0) < 0)
1837 return -EBUSY;
1838
1839 pci_set_master(pci);
1840 synchronize_irq(bus->irq);
1841
1842 gcap = azx_readw(chip, GCAP);
1843 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1844
1845 /* AMD devices support 40 or 48bit DMA, take the safe one */
1846 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1847 dma_bits = 40;
1848
1849 /* disable SB600 64bit support for safety */
1850 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1851 struct pci_dev *p_smbus;
1852 dma_bits = 40;
1853 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1854 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1855 NULL);
1856 if (p_smbus) {
1857 if (p_smbus->revision < 0x30)
1858 gcap &= ~AZX_GCAP_64OK;
1859 pci_dev_put(p_smbus);
1860 }
1861 }
1862
1863 /* NVidia hardware normally only supports up to 40 bits of DMA */
1864 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1865 dma_bits = 40;
1866
1867 /* disable 64bit DMA address on some devices */
1868 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1869 dev_dbg(card->dev, "Disabling 64bit DMA\n");
1870 gcap &= ~AZX_GCAP_64OK;
1871 }
1872
1873 /* disable buffer size rounding to 128-byte multiples if supported */
1874 if (align_buffer_size >= 0)
1875 chip->align_buffer_size = !!align_buffer_size;
1876 else {
1877 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1878 chip->align_buffer_size = 0;
1879 else
1880 chip->align_buffer_size = 1;
1881 }
1882
1883 /* allow 64bit DMA address if supported by H/W */
1884 if (!(gcap & AZX_GCAP_64OK))
1885 dma_bits = 32;
1886 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1887 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1888 } else {
1889 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1890 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1891 }
1892
1893 /* read number of streams from GCAP register instead of using
1894 * hardcoded value
1895 */
1896 chip->capture_streams = (gcap >> 8) & 0x0f;
1897 chip->playback_streams = (gcap >> 12) & 0x0f;
1898 if (!chip->playback_streams && !chip->capture_streams) {
1899 /* gcap didn't give any info, switching to old method */
1900
1901 switch (chip->driver_type) {
1902 case AZX_DRIVER_ULI:
1903 chip->playback_streams = ULI_NUM_PLAYBACK;
1904 chip->capture_streams = ULI_NUM_CAPTURE;
1905 break;
1906 case AZX_DRIVER_ATIHDMI:
1907 case AZX_DRIVER_ATIHDMI_NS:
1908 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1909 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1910 break;
1911 case AZX_DRIVER_GENERIC:
1912 default:
1913 chip->playback_streams = ICH6_NUM_PLAYBACK;
1914 chip->capture_streams = ICH6_NUM_CAPTURE;
1915 break;
1916 }
1917 }
1918 chip->capture_index_offset = 0;
1919 chip->playback_index_offset = chip->capture_streams;
1920 chip->num_streams = chip->playback_streams + chip->capture_streams;
1921
1922 /* sanity check for the SDxCTL.STRM field overflow */
1923 if (chip->num_streams > 15 &&
1924 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1925 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1926 "forcing separate stream tags", chip->num_streams);
1927 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1928 }
1929
1930 /* initialize streams */
1931 err = azx_init_streams(chip);
1932 if (err < 0)
1933 return err;
1934
1935 err = azx_alloc_stream_pages(chip);
1936 if (err < 0)
1937 return err;
1938
1939 /* initialize chip */
1940 azx_init_pci(chip);
1941
1942 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1943 snd_hdac_i915_set_bclk(bus);
1944
1945 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
1946
1947 /* codec detection */
1948 if (!azx_bus(chip)->codec_mask) {
1949 dev_err(card->dev, "no codecs found!\n");
1950 return -ENODEV;
1951 }
1952
1953 strcpy(card->driver, "HDA-Intel");
1954 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1955 sizeof(card->shortname));
1956 snprintf(card->longname, sizeof(card->longname),
1957 "%s at 0x%lx irq %i",
1958 card->shortname, bus->addr, bus->irq);
1959
1960 return 0;
1961 }
1962
1963 #ifdef CONFIG_SND_HDA_PATCH_LOADER
1964 /* callback from request_firmware_nowait() */
1965 static void azx_firmware_cb(const struct firmware *fw, void *context)
1966 {
1967 struct snd_card *card = context;
1968 struct azx *chip = card->private_data;
1969 struct pci_dev *pci = chip->pci;
1970
1971 if (!fw) {
1972 dev_err(card->dev, "Cannot load firmware, aborting\n");
1973 goto error;
1974 }
1975
1976 chip->fw = fw;
1977 if (!chip->disabled) {
1978 /* continue probing */
1979 if (azx_probe_continue(chip))
1980 goto error;
1981 }
1982 return; /* OK */
1983
1984 error:
1985 snd_card_free(card);
1986 pci_set_drvdata(pci, NULL);
1987 }
1988 #endif
1989
1990 /*
1991 * HDA controller ops.
1992 */
1993
1994 /* PCI register access. */
1995 static void pci_azx_writel(u32 value, u32 __iomem *addr)
1996 {
1997 writel(value, addr);
1998 }
1999
2000 static u32 pci_azx_readl(u32 __iomem *addr)
2001 {
2002 return readl(addr);
2003 }
2004
2005 static void pci_azx_writew(u16 value, u16 __iomem *addr)
2006 {
2007 writew(value, addr);
2008 }
2009
2010 static u16 pci_azx_readw(u16 __iomem *addr)
2011 {
2012 return readw(addr);
2013 }
2014
2015 static void pci_azx_writeb(u8 value, u8 __iomem *addr)
2016 {
2017 writeb(value, addr);
2018 }
2019
2020 static u8 pci_azx_readb(u8 __iomem *addr)
2021 {
2022 return readb(addr);
2023 }
2024
2025 static int disable_msi_reset_irq(struct azx *chip)
2026 {
2027 struct hdac_bus *bus = azx_bus(chip);
2028 int err;
2029
2030 free_irq(bus->irq, chip);
2031 bus->irq = -1;
2032 pci_disable_msi(chip->pci);
2033 chip->msi = 0;
2034 err = azx_acquire_irq(chip, 1);
2035 if (err < 0)
2036 return err;
2037
2038 return 0;
2039 }
2040
2041 /* DMA page allocation helpers. */
2042 static int dma_alloc_pages(struct hdac_bus *bus,
2043 int type,
2044 size_t size,
2045 struct snd_dma_buffer *buf)
2046 {
2047 struct azx *chip = bus_to_azx(bus);
2048 int err;
2049
2050 err = snd_dma_alloc_pages(type,
2051 bus->dev,
2052 size, buf);
2053 if (err < 0)
2054 return err;
2055 mark_pages_wc(chip, buf, true);
2056 return 0;
2057 }
2058
2059 static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2060 {
2061 struct azx *chip = bus_to_azx(bus);
2062
2063 mark_pages_wc(chip, buf, false);
2064 snd_dma_free_pages(buf);
2065 }
2066
2067 static int substream_alloc_pages(struct azx *chip,
2068 struct snd_pcm_substream *substream,
2069 size_t size)
2070 {
2071 struct azx_dev *azx_dev = get_azx_dev(substream);
2072 int ret;
2073
2074 mark_runtime_wc(chip, azx_dev, substream, false);
2075 ret = snd_pcm_lib_malloc_pages(substream, size);
2076 if (ret < 0)
2077 return ret;
2078 mark_runtime_wc(chip, azx_dev, substream, true);
2079 return 0;
2080 }
2081
2082 static int substream_free_pages(struct azx *chip,
2083 struct snd_pcm_substream *substream)
2084 {
2085 struct azx_dev *azx_dev = get_azx_dev(substream);
2086 mark_runtime_wc(chip, azx_dev, substream, false);
2087 return snd_pcm_lib_free_pages(substream);
2088 }
2089
2090 static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2091 struct vm_area_struct *area)
2092 {
2093 #ifdef CONFIG_X86
2094 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2095 struct azx *chip = apcm->chip;
2096 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
2097 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2098 #endif
2099 }
2100
2101 static const struct hdac_io_ops pci_hda_io_ops = {
2102 .reg_writel = pci_azx_writel,
2103 .reg_readl = pci_azx_readl,
2104 .reg_writew = pci_azx_writew,
2105 .reg_readw = pci_azx_readw,
2106 .reg_writeb = pci_azx_writeb,
2107 .reg_readb = pci_azx_readb,
2108 .dma_alloc_pages = dma_alloc_pages,
2109 .dma_free_pages = dma_free_pages,
2110 };
2111
2112 static const struct hda_controller_ops pci_hda_ops = {
2113 .disable_msi_reset_irq = disable_msi_reset_irq,
2114 .substream_alloc_pages = substream_alloc_pages,
2115 .substream_free_pages = substream_free_pages,
2116 .pcm_mmap_prepare = pcm_mmap_prepare,
2117 .position_check = azx_position_check,
2118 .link_power = azx_intel_link_power,
2119 };
2120
2121 static int azx_probe(struct pci_dev *pci,
2122 const struct pci_device_id *pci_id)
2123 {
2124 static int dev;
2125 struct snd_card *card;
2126 struct hda_intel *hda;
2127 struct azx *chip;
2128 bool schedule_probe;
2129 int err;
2130
2131 if (dev >= SNDRV_CARDS)
2132 return -ENODEV;
2133 if (!enable[dev]) {
2134 dev++;
2135 return -ENOENT;
2136 }
2137
2138 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2139 0, &card);
2140 if (err < 0) {
2141 dev_err(&pci->dev, "Error creating card!\n");
2142 return err;
2143 }
2144
2145 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
2146 if (err < 0)
2147 goto out_free;
2148 card->private_data = chip;
2149 hda = container_of(chip, struct hda_intel, chip);
2150
2151 pci_set_drvdata(pci, card);
2152
2153 err = register_vga_switcheroo(chip);
2154 if (err < 0) {
2155 dev_err(card->dev, "Error registering vga_switcheroo client\n");
2156 goto out_free;
2157 }
2158
2159 if (check_hdmi_disabled(pci)) {
2160 dev_info(card->dev, "VGA controller is disabled\n");
2161 dev_info(card->dev, "Delaying initialization\n");
2162 chip->disabled = true;
2163 }
2164
2165 schedule_probe = !chip->disabled;
2166
2167 #ifdef CONFIG_SND_HDA_PATCH_LOADER
2168 if (patch[dev] && *patch[dev]) {
2169 dev_info(card->dev, "Applying patch firmware '%s'\n",
2170 patch[dev]);
2171 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2172 &pci->dev, GFP_KERNEL, card,
2173 azx_firmware_cb);
2174 if (err < 0)
2175 goto out_free;
2176 schedule_probe = false; /* continued in azx_firmware_cb() */
2177 }
2178 #endif /* CONFIG_SND_HDA_PATCH_LOADER */
2179
2180 #ifndef CONFIG_SND_HDA_I915
2181 if (CONTROLLER_IN_GPU(pci))
2182 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2183 #endif
2184
2185 if (schedule_probe)
2186 schedule_work(&hda->probe_work);
2187
2188 dev++;
2189 if (chip->disabled)
2190 complete_all(&hda->probe_wait);
2191 return 0;
2192
2193 out_free:
2194 snd_card_free(card);
2195 return err;
2196 }
2197
2198 #ifdef CONFIG_PM
2199 /* On some boards setting power_save to a non 0 value leads to clicking /
2200 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
2201 * figure out how to avoid these sounds, but that is not always feasible.
2202 * So we keep a list of devices where we disable powersaving as its known
2203 * to causes problems on these devices.
2204 */
2205 static struct snd_pci_quirk power_save_blacklist[] = {
2206 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2207 SND_PCI_QUIRK(0x1849, 0x0c0c, "Asrock B85M-ITX", 0),
2208 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2209 SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2210 /* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
2211 SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2212 {}
2213 };
2214 #endif /* CONFIG_PM */
2215
2216 /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2217 static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2218 [AZX_DRIVER_NVIDIA] = 8,
2219 [AZX_DRIVER_TERA] = 1,
2220 };
2221
2222 static int azx_probe_continue(struct azx *chip)
2223 {
2224 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2225 struct hdac_bus *bus = azx_bus(chip);
2226 struct pci_dev *pci = chip->pci;
2227 int dev = chip->dev_index;
2228 int val;
2229 int err;
2230
2231 hda->probe_continued = 1;
2232
2233 /* bind with i915 if needed */
2234 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2235 err = snd_hdac_i915_init(bus);
2236 if (err < 0) {
2237 /* if the controller is bound only with HDMI/DP
2238 * (for HSW and BDW), we need to abort the probe;
2239 * for other chips, still continue probing as other
2240 * codecs can be on the same link.
2241 */
2242 if (CONTROLLER_IN_GPU(pci)) {
2243 dev_err(chip->card->dev,
2244 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2245 goto out_free;
2246 } else {
2247 /* don't bother any longer */
2248 chip->driver_caps &=
2249 ~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
2250 }
2251 }
2252 }
2253
2254 /* Request display power well for the HDA controller or codec. For
2255 * Haswell/Broadwell, both the display HDA controller and codec need
2256 * this power. For other platforms, like Baytrail/Braswell, only the
2257 * display codec needs the power and it can be released after probe.
2258 */
2259 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2260 /* HSW/BDW controllers need this power */
2261 if (CONTROLLER_IN_GPU(pci))
2262 hda->need_i915_power = 1;
2263
2264 err = snd_hdac_display_power(bus, true);
2265 if (err < 0) {
2266 dev_err(chip->card->dev,
2267 "Cannot turn on display power on i915\n");
2268 goto i915_power_fail;
2269 }
2270 }
2271
2272 err = azx_first_init(chip);
2273 if (err < 0)
2274 goto out_free;
2275
2276 #ifdef CONFIG_SND_HDA_INPUT_BEEP
2277 chip->beep_mode = beep_mode[dev];
2278 #endif
2279
2280 /* create codec instances */
2281 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2282 if (err < 0)
2283 goto out_free;
2284
2285 #ifdef CONFIG_SND_HDA_PATCH_LOADER
2286 if (chip->fw) {
2287 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2288 chip->fw->data);
2289 if (err < 0)
2290 goto out_free;
2291 #ifndef CONFIG_PM
2292 release_firmware(chip->fw); /* no longer needed */
2293 chip->fw = NULL;
2294 #endif
2295 }
2296 #endif
2297 if ((probe_only[dev] & 1) == 0) {
2298 err = azx_codec_configure(chip);
2299 if (err < 0)
2300 goto out_free;
2301 }
2302
2303 err = snd_card_register(chip->card);
2304 if (err < 0)
2305 goto out_free;
2306
2307 chip->running = 1;
2308 azx_add_card_list(chip);
2309
2310 val = power_save;
2311 #ifdef CONFIG_PM
2312 if (pm_blacklist) {
2313 const struct snd_pci_quirk *q;
2314
2315 q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
2316 if (q && val) {
2317 dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
2318 q->subvendor, q->subdevice);
2319 val = 0;
2320 }
2321 }
2322 #endif /* CONFIG_PM */
2323 snd_hda_set_power_save(&chip->bus, val * 1000);
2324 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
2325 pm_runtime_put_autosuspend(&pci->dev);
2326
2327 out_free:
2328 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2329 && !hda->need_i915_power)
2330 snd_hdac_display_power(bus, false);
2331
2332 i915_power_fail:
2333 if (err < 0)
2334 hda->init_failed = 1;
2335 complete_all(&hda->probe_wait);
2336 return err;
2337 }
2338
2339 static void azx_remove(struct pci_dev *pci)
2340 {
2341 struct snd_card *card = pci_get_drvdata(pci);
2342 struct azx *chip;
2343 struct hda_intel *hda;
2344
2345 if (card) {
2346 /* cancel the pending probing work */
2347 chip = card->private_data;
2348 hda = container_of(chip, struct hda_intel, chip);
2349 /* FIXME: below is an ugly workaround.
2350 * Both device_release_driver() and driver_probe_device()
2351 * take *both* the device's and its parent's lock before
2352 * calling the remove() and probe() callbacks. The codec
2353 * probe takes the locks of both the codec itself and its
2354 * parent, i.e. the PCI controller dev. Meanwhile, when
2355 * the PCI controller is unbound, it takes its lock, too
2356 * ==> ouch, a deadlock!
2357 * As a workaround, we unlock temporarily here the controller
2358 * device during cancel_work_sync() call.
2359 */
2360 device_unlock(&pci->dev);
2361 cancel_work_sync(&hda->probe_work);
2362 device_lock(&pci->dev);
2363
2364 snd_card_free(card);
2365 }
2366 }
2367
2368 static void azx_shutdown(struct pci_dev *pci)
2369 {
2370 struct snd_card *card = pci_get_drvdata(pci);
2371 struct azx *chip;
2372
2373 if (!card)
2374 return;
2375 chip = card->private_data;
2376 if (chip && chip->running)
2377 azx_stop_chip(chip);
2378 }
2379
2380 /* PCI IDs */
2381 static const struct pci_device_id azx_ids[] = {
2382 /* CPT */
2383 { PCI_DEVICE(0x8086, 0x1c20),
2384 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2385 /* PBG */
2386 { PCI_DEVICE(0x8086, 0x1d20),
2387 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2388 /* Panther Point */
2389 { PCI_DEVICE(0x8086, 0x1e20),
2390 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2391 /* Lynx Point */
2392 { PCI_DEVICE(0x8086, 0x8c20),
2393 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2394 /* 9 Series */
2395 { PCI_DEVICE(0x8086, 0x8ca0),
2396 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2397 /* Wellsburg */
2398 { PCI_DEVICE(0x8086, 0x8d20),
2399 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2400 { PCI_DEVICE(0x8086, 0x8d21),
2401 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2402 /* Lewisburg */
2403 { PCI_DEVICE(0x8086, 0xa1f0),
2404 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2405 { PCI_DEVICE(0x8086, 0xa270),
2406 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2407 /* Lynx Point-LP */
2408 { PCI_DEVICE(0x8086, 0x9c20),
2409 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2410 /* Lynx Point-LP */
2411 { PCI_DEVICE(0x8086, 0x9c21),
2412 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2413 /* Wildcat Point-LP */
2414 { PCI_DEVICE(0x8086, 0x9ca0),
2415 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2416 /* Sunrise Point */
2417 { PCI_DEVICE(0x8086, 0xa170),
2418 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2419 /* Sunrise Point-LP */
2420 { PCI_DEVICE(0x8086, 0x9d70),
2421 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2422 /* Kabylake */
2423 { PCI_DEVICE(0x8086, 0xa171),
2424 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2425 /* Kabylake-LP */
2426 { PCI_DEVICE(0x8086, 0x9d71),
2427 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2428 /* Kabylake-H */
2429 { PCI_DEVICE(0x8086, 0xa2f0),
2430 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2431 /* Coffelake */
2432 { PCI_DEVICE(0x8086, 0xa348),
2433 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2434 /* Cannonlake */
2435 { PCI_DEVICE(0x8086, 0x9dc8),
2436 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2437 /* Broxton-P(Apollolake) */
2438 { PCI_DEVICE(0x8086, 0x5a98),
2439 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2440 /* Broxton-T */
2441 { PCI_DEVICE(0x8086, 0x1a98),
2442 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2443 /* Gemini-Lake */
2444 { PCI_DEVICE(0x8086, 0x3198),
2445 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2446 /* Haswell */
2447 { PCI_DEVICE(0x8086, 0x0a0c),
2448 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2449 { PCI_DEVICE(0x8086, 0x0c0c),
2450 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2451 { PCI_DEVICE(0x8086, 0x0d0c),
2452 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2453 /* Broadwell */
2454 { PCI_DEVICE(0x8086, 0x160c),
2455 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2456 /* 5 Series/3400 */
2457 { PCI_DEVICE(0x8086, 0x3b56),
2458 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2459 /* Poulsbo */
2460 { PCI_DEVICE(0x8086, 0x811b),
2461 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2462 /* Oaktrail */
2463 { PCI_DEVICE(0x8086, 0x080a),
2464 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2465 /* BayTrail */
2466 { PCI_DEVICE(0x8086, 0x0f04),
2467 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2468 /* Braswell */
2469 { PCI_DEVICE(0x8086, 0x2284),
2470 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2471 /* ICH6 */
2472 { PCI_DEVICE(0x8086, 0x2668),
2473 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2474 /* ICH7 */
2475 { PCI_DEVICE(0x8086, 0x27d8),
2476 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2477 /* ESB2 */
2478 { PCI_DEVICE(0x8086, 0x269a),
2479 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2480 /* ICH8 */
2481 { PCI_DEVICE(0x8086, 0x284b),
2482 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2483 /* ICH9 */
2484 { PCI_DEVICE(0x8086, 0x293e),
2485 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2486 /* ICH9 */
2487 { PCI_DEVICE(0x8086, 0x293f),
2488 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2489 /* ICH10 */
2490 { PCI_DEVICE(0x8086, 0x3a3e),
2491 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2492 /* ICH10 */
2493 { PCI_DEVICE(0x8086, 0x3a6e),
2494 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2495 /* Generic Intel */
2496 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2497 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2498 .class_mask = 0xffffff,
2499 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2500 /* ATI SB 450/600/700/800/900 */
2501 { PCI_DEVICE(0x1002, 0x437b),
2502 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2503 { PCI_DEVICE(0x1002, 0x4383),
2504 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2505 /* AMD Hudson */
2506 { PCI_DEVICE(0x1022, 0x780d),
2507 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2508 /* AMD Raven */
2509 { PCI_DEVICE(0x1022, 0x15e3),
2510 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2511 /* ATI HDMI */
2512 { PCI_DEVICE(0x1002, 0x0002),
2513 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2514 { PCI_DEVICE(0x1002, 0x1308),
2515 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2516 { PCI_DEVICE(0x1002, 0x157a),
2517 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2518 { PCI_DEVICE(0x1002, 0x15b3),
2519 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2520 { PCI_DEVICE(0x1002, 0x793b),
2521 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2522 { PCI_DEVICE(0x1002, 0x7919),
2523 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2524 { PCI_DEVICE(0x1002, 0x960f),
2525 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2526 { PCI_DEVICE(0x1002, 0x970f),
2527 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2528 { PCI_DEVICE(0x1002, 0x9840),
2529 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2530 { PCI_DEVICE(0x1002, 0xaa00),
2531 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2532 { PCI_DEVICE(0x1002, 0xaa08),
2533 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2534 { PCI_DEVICE(0x1002, 0xaa10),
2535 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2536 { PCI_DEVICE(0x1002, 0xaa18),
2537 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2538 { PCI_DEVICE(0x1002, 0xaa20),
2539 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2540 { PCI_DEVICE(0x1002, 0xaa28),
2541 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2542 { PCI_DEVICE(0x1002, 0xaa30),
2543 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2544 { PCI_DEVICE(0x1002, 0xaa38),
2545 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2546 { PCI_DEVICE(0x1002, 0xaa40),
2547 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2548 { PCI_DEVICE(0x1002, 0xaa48),
2549 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2550 { PCI_DEVICE(0x1002, 0xaa50),
2551 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2552 { PCI_DEVICE(0x1002, 0xaa58),
2553 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2554 { PCI_DEVICE(0x1002, 0xaa60),
2555 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2556 { PCI_DEVICE(0x1002, 0xaa68),
2557 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2558 { PCI_DEVICE(0x1002, 0xaa80),
2559 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2560 { PCI_DEVICE(0x1002, 0xaa88),
2561 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2562 { PCI_DEVICE(0x1002, 0xaa90),
2563 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2564 { PCI_DEVICE(0x1002, 0xaa98),
2565 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2566 { PCI_DEVICE(0x1002, 0x9902),
2567 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2568 { PCI_DEVICE(0x1002, 0xaaa0),
2569 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2570 { PCI_DEVICE(0x1002, 0xaaa8),
2571 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2572 { PCI_DEVICE(0x1002, 0xaab0),
2573 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2574 { PCI_DEVICE(0x1002, 0xaac0),
2575 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2576 { PCI_DEVICE(0x1002, 0xaac8),
2577 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2578 { PCI_DEVICE(0x1002, 0xaad8),
2579 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2580 { PCI_DEVICE(0x1002, 0xaae8),
2581 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2582 { PCI_DEVICE(0x1002, 0xaae0),
2583 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2584 { PCI_DEVICE(0x1002, 0xaaf0),
2585 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2586 /* VIA VT8251/VT8237A */
2587 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2588 /* VIA GFX VT7122/VX900 */
2589 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2590 /* VIA GFX VT6122/VX11 */
2591 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2592 /* SIS966 */
2593 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2594 /* ULI M5461 */
2595 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2596 /* NVIDIA MCP */
2597 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2598 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2599 .class_mask = 0xffffff,
2600 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2601 /* Teradici */
2602 { PCI_DEVICE(0x6549, 0x1200),
2603 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2604 { PCI_DEVICE(0x6549, 0x2200),
2605 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2606 /* Creative X-Fi (CA0110-IBG) */
2607 /* CTHDA chips */
2608 { PCI_DEVICE(0x1102, 0x0010),
2609 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2610 { PCI_DEVICE(0x1102, 0x0012),
2611 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2612 #if !IS_ENABLED(CONFIG_SND_CTXFI)
2613 /* the following entry conflicts with snd-ctxfi driver,
2614 * as ctxfi driver mutates from HD-audio to native mode with
2615 * a special command sequence.
2616 */
2617 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2618 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2619 .class_mask = 0xffffff,
2620 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2621 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2622 #else
2623 /* this entry seems still valid -- i.e. without emu20kx chip */
2624 { PCI_DEVICE(0x1102, 0x0009),
2625 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2626 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2627 #endif
2628 /* CM8888 */
2629 { PCI_DEVICE(0x13f6, 0x5011),
2630 .driver_data = AZX_DRIVER_CMEDIA |
2631 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2632 /* Vortex86MX */
2633 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2634 /* VMware HDAudio */
2635 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2636 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2637 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2638 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2639 .class_mask = 0xffffff,
2640 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2641 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2642 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2643 .class_mask = 0xffffff,
2644 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2645 { 0, }
2646 };
2647 MODULE_DEVICE_TABLE(pci, azx_ids);
2648
2649 /* pci_driver definition */
2650 static struct pci_driver azx_driver = {
2651 .name = KBUILD_MODNAME,
2652 .id_table = azx_ids,
2653 .probe = azx_probe,
2654 .remove = azx_remove,
2655 .shutdown = azx_shutdown,
2656 .driver = {
2657 .pm = AZX_PM_OPS,
2658 },
2659 };
2660
2661 module_pci_driver(azx_driver);