]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blob - sound/soc/fsl/fsl_dma.c
Merge branches 'stable/irq', 'stable/p2m.bugfixes', 'stable/e820.bugfixes' and 'stabl...
[mirror_ubuntu-zesty-kernel.git] / sound / soc / fsl / fsl_dma.c
1 /*
2 * Freescale DMA ALSA SoC PCM driver
3 *
4 * Author: Timur Tabi <timur@freescale.com>
5 *
6 * Copyright 2007-2010 Freescale Semiconductor, Inc.
7 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 *
12 * This driver implements ASoC support for the Elo DMA controller, which is
13 * the DMA controller on Freescale 83xx, 85xx, and 86xx SOCs. In ALSA terms,
14 * the PCM driver is what handles the DMA buffer.
15 */
16
17 #include <linux/module.h>
18 #include <linux/init.h>
19 #include <linux/platform_device.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/interrupt.h>
22 #include <linux/delay.h>
23 #include <linux/gfp.h>
24 #include <linux/of_platform.h>
25 #include <linux/list.h>
26 #include <linux/slab.h>
27
28 #include <sound/core.h>
29 #include <sound/pcm.h>
30 #include <sound/pcm_params.h>
31 #include <sound/soc.h>
32
33 #include <asm/io.h>
34
35 #include "fsl_dma.h"
36 #include "fsl_ssi.h" /* For the offset of stx0 and srx0 */
37
38 /*
39 * The formats that the DMA controller supports, which is anything
40 * that is 8, 16, or 32 bits.
41 */
42 #define FSLDMA_PCM_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
43 SNDRV_PCM_FMTBIT_U8 | \
44 SNDRV_PCM_FMTBIT_S16_LE | \
45 SNDRV_PCM_FMTBIT_S16_BE | \
46 SNDRV_PCM_FMTBIT_U16_LE | \
47 SNDRV_PCM_FMTBIT_U16_BE | \
48 SNDRV_PCM_FMTBIT_S24_LE | \
49 SNDRV_PCM_FMTBIT_S24_BE | \
50 SNDRV_PCM_FMTBIT_U24_LE | \
51 SNDRV_PCM_FMTBIT_U24_BE | \
52 SNDRV_PCM_FMTBIT_S32_LE | \
53 SNDRV_PCM_FMTBIT_S32_BE | \
54 SNDRV_PCM_FMTBIT_U32_LE | \
55 SNDRV_PCM_FMTBIT_U32_BE)
56
57 #define FSLDMA_PCM_RATES (SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_192000 | \
58 SNDRV_PCM_RATE_CONTINUOUS)
59
60 struct dma_object {
61 struct snd_soc_platform_driver dai;
62 dma_addr_t ssi_stx_phys;
63 dma_addr_t ssi_srx_phys;
64 unsigned int ssi_fifo_depth;
65 struct ccsr_dma_channel __iomem *channel;
66 unsigned int irq;
67 bool assigned;
68 char path[1];
69 };
70
71 /*
72 * The number of DMA links to use. Two is the bare minimum, but if you
73 * have really small links you might need more.
74 */
75 #define NUM_DMA_LINKS 2
76
77 /** fsl_dma_private: p-substream DMA data
78 *
79 * Each substream has a 1-to-1 association with a DMA channel.
80 *
81 * The link[] array is first because it needs to be aligned on a 32-byte
82 * boundary, so putting it first will ensure alignment without padding the
83 * structure.
84 *
85 * @link[]: array of link descriptors
86 * @dma_channel: pointer to the DMA channel's registers
87 * @irq: IRQ for this DMA channel
88 * @substream: pointer to the substream object, needed by the ISR
89 * @ssi_sxx_phys: bus address of the STX or SRX register to use
90 * @ld_buf_phys: physical address of the LD buffer
91 * @current_link: index into link[] of the link currently being processed
92 * @dma_buf_phys: physical address of the DMA buffer
93 * @dma_buf_next: physical address of the next period to process
94 * @dma_buf_end: physical address of the byte after the end of the DMA
95 * @buffer period_size: the size of a single period
96 * @num_periods: the number of periods in the DMA buffer
97 */
98 struct fsl_dma_private {
99 struct fsl_dma_link_descriptor link[NUM_DMA_LINKS];
100 struct ccsr_dma_channel __iomem *dma_channel;
101 unsigned int irq;
102 struct snd_pcm_substream *substream;
103 dma_addr_t ssi_sxx_phys;
104 unsigned int ssi_fifo_depth;
105 dma_addr_t ld_buf_phys;
106 unsigned int current_link;
107 dma_addr_t dma_buf_phys;
108 dma_addr_t dma_buf_next;
109 dma_addr_t dma_buf_end;
110 size_t period_size;
111 unsigned int num_periods;
112 };
113
114 /**
115 * fsl_dma_hardare: define characteristics of the PCM hardware.
116 *
117 * The PCM hardware is the Freescale DMA controller. This structure defines
118 * the capabilities of that hardware.
119 *
120 * Since the sampling rate and data format are not controlled by the DMA
121 * controller, we specify no limits for those values. The only exception is
122 * period_bytes_min, which is set to a reasonably low value to prevent the
123 * DMA controller from generating too many interrupts per second.
124 *
125 * Since each link descriptor has a 32-bit byte count field, we set
126 * period_bytes_max to the largest 32-bit number. We also have no maximum
127 * number of periods.
128 *
129 * Note that we specify SNDRV_PCM_INFO_JOINT_DUPLEX here, but only because a
130 * limitation in the SSI driver requires the sample rates for playback and
131 * capture to be the same.
132 */
133 static const struct snd_pcm_hardware fsl_dma_hardware = {
134
135 .info = SNDRV_PCM_INFO_INTERLEAVED |
136 SNDRV_PCM_INFO_MMAP |
137 SNDRV_PCM_INFO_MMAP_VALID |
138 SNDRV_PCM_INFO_JOINT_DUPLEX |
139 SNDRV_PCM_INFO_PAUSE,
140 .formats = FSLDMA_PCM_FORMATS,
141 .rates = FSLDMA_PCM_RATES,
142 .rate_min = 5512,
143 .rate_max = 192000,
144 .period_bytes_min = 512, /* A reasonable limit */
145 .period_bytes_max = (u32) -1,
146 .periods_min = NUM_DMA_LINKS,
147 .periods_max = (unsigned int) -1,
148 .buffer_bytes_max = 128 * 1024, /* A reasonable limit */
149 };
150
151 /**
152 * fsl_dma_abort_stream: tell ALSA that the DMA transfer has aborted
153 *
154 * This function should be called by the ISR whenever the DMA controller
155 * halts data transfer.
156 */
157 static void fsl_dma_abort_stream(struct snd_pcm_substream *substream)
158 {
159 unsigned long flags;
160
161 snd_pcm_stream_lock_irqsave(substream, flags);
162
163 if (snd_pcm_running(substream))
164 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
165
166 snd_pcm_stream_unlock_irqrestore(substream, flags);
167 }
168
169 /**
170 * fsl_dma_update_pointers - update LD pointers to point to the next period
171 *
172 * As each period is completed, this function changes the the link
173 * descriptor pointers for that period to point to the next period.
174 */
175 static void fsl_dma_update_pointers(struct fsl_dma_private *dma_private)
176 {
177 struct fsl_dma_link_descriptor *link =
178 &dma_private->link[dma_private->current_link];
179
180 /* Update our link descriptors to point to the next period. On a 36-bit
181 * system, we also need to update the ESAD bits. We also set (keep) the
182 * snoop bits. See the comments in fsl_dma_hw_params() about snooping.
183 */
184 if (dma_private->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
185 link->source_addr = cpu_to_be32(dma_private->dma_buf_next);
186 #ifdef CONFIG_PHYS_64BIT
187 link->source_attr = cpu_to_be32(CCSR_DMA_ATR_SNOOP |
188 upper_32_bits(dma_private->dma_buf_next));
189 #endif
190 } else {
191 link->dest_addr = cpu_to_be32(dma_private->dma_buf_next);
192 #ifdef CONFIG_PHYS_64BIT
193 link->dest_attr = cpu_to_be32(CCSR_DMA_ATR_SNOOP |
194 upper_32_bits(dma_private->dma_buf_next));
195 #endif
196 }
197
198 /* Update our variables for next time */
199 dma_private->dma_buf_next += dma_private->period_size;
200
201 if (dma_private->dma_buf_next >= dma_private->dma_buf_end)
202 dma_private->dma_buf_next = dma_private->dma_buf_phys;
203
204 if (++dma_private->current_link >= NUM_DMA_LINKS)
205 dma_private->current_link = 0;
206 }
207
208 /**
209 * fsl_dma_isr: interrupt handler for the DMA controller
210 *
211 * @irq: IRQ of the DMA channel
212 * @dev_id: pointer to the dma_private structure for this DMA channel
213 */
214 static irqreturn_t fsl_dma_isr(int irq, void *dev_id)
215 {
216 struct fsl_dma_private *dma_private = dev_id;
217 struct snd_pcm_substream *substream = dma_private->substream;
218 struct snd_soc_pcm_runtime *rtd = substream->private_data;
219 struct device *dev = rtd->platform->dev;
220 struct ccsr_dma_channel __iomem *dma_channel = dma_private->dma_channel;
221 irqreturn_t ret = IRQ_NONE;
222 u32 sr, sr2 = 0;
223
224 /* We got an interrupt, so read the status register to see what we
225 were interrupted for.
226 */
227 sr = in_be32(&dma_channel->sr);
228
229 if (sr & CCSR_DMA_SR_TE) {
230 dev_err(dev, "dma transmit error\n");
231 fsl_dma_abort_stream(substream);
232 sr2 |= CCSR_DMA_SR_TE;
233 ret = IRQ_HANDLED;
234 }
235
236 if (sr & CCSR_DMA_SR_CH)
237 ret = IRQ_HANDLED;
238
239 if (sr & CCSR_DMA_SR_PE) {
240 dev_err(dev, "dma programming error\n");
241 fsl_dma_abort_stream(substream);
242 sr2 |= CCSR_DMA_SR_PE;
243 ret = IRQ_HANDLED;
244 }
245
246 if (sr & CCSR_DMA_SR_EOLNI) {
247 sr2 |= CCSR_DMA_SR_EOLNI;
248 ret = IRQ_HANDLED;
249 }
250
251 if (sr & CCSR_DMA_SR_CB)
252 ret = IRQ_HANDLED;
253
254 if (sr & CCSR_DMA_SR_EOSI) {
255 /* Tell ALSA we completed a period. */
256 snd_pcm_period_elapsed(substream);
257
258 /*
259 * Update our link descriptors to point to the next period. We
260 * only need to do this if the number of periods is not equal to
261 * the number of links.
262 */
263 if (dma_private->num_periods != NUM_DMA_LINKS)
264 fsl_dma_update_pointers(dma_private);
265
266 sr2 |= CCSR_DMA_SR_EOSI;
267 ret = IRQ_HANDLED;
268 }
269
270 if (sr & CCSR_DMA_SR_EOLSI) {
271 sr2 |= CCSR_DMA_SR_EOLSI;
272 ret = IRQ_HANDLED;
273 }
274
275 /* Clear the bits that we set */
276 if (sr2)
277 out_be32(&dma_channel->sr, sr2);
278
279 return ret;
280 }
281
282 /**
283 * fsl_dma_new: initialize this PCM driver.
284 *
285 * This function is called when the codec driver calls snd_soc_new_pcms(),
286 * once for each .dai_link in the machine driver's snd_soc_card
287 * structure.
288 *
289 * snd_dma_alloc_pages() is just a front-end to dma_alloc_coherent(), which
290 * (currently) always allocates the DMA buffer in lowmem, even if GFP_HIGHMEM
291 * is specified. Therefore, any DMA buffers we allocate will always be in low
292 * memory, but we support for 36-bit physical addresses anyway.
293 *
294 * Regardless of where the memory is actually allocated, since the device can
295 * technically DMA to any 36-bit address, we do need to set the DMA mask to 36.
296 */
297 static int fsl_dma_new(struct snd_card *card, struct snd_soc_dai *dai,
298 struct snd_pcm *pcm)
299 {
300 static u64 fsl_dma_dmamask = DMA_BIT_MASK(36);
301 int ret;
302
303 if (!card->dev->dma_mask)
304 card->dev->dma_mask = &fsl_dma_dmamask;
305
306 if (!card->dev->coherent_dma_mask)
307 card->dev->coherent_dma_mask = fsl_dma_dmamask;
308
309 /* Some codecs have separate DAIs for playback and capture, so we
310 * should allocate a DMA buffer only for the streams that are valid.
311 */
312
313 if (dai->driver->playback.channels_min) {
314 ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, card->dev,
315 fsl_dma_hardware.buffer_bytes_max,
316 &pcm->streams[0].substream->dma_buffer);
317 if (ret) {
318 dev_err(card->dev, "can't alloc playback dma buffer\n");
319 return ret;
320 }
321 }
322
323 if (dai->driver->capture.channels_min) {
324 ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, card->dev,
325 fsl_dma_hardware.buffer_bytes_max,
326 &pcm->streams[1].substream->dma_buffer);
327 if (ret) {
328 snd_dma_free_pages(&pcm->streams[0].substream->dma_buffer);
329 dev_err(card->dev, "can't alloc capture dma buffer\n");
330 return ret;
331 }
332 }
333
334 return 0;
335 }
336
337 /**
338 * fsl_dma_open: open a new substream.
339 *
340 * Each substream has its own DMA buffer.
341 *
342 * ALSA divides the DMA buffer into N periods. We create NUM_DMA_LINKS link
343 * descriptors that ping-pong from one period to the next. For example, if
344 * there are six periods and two link descriptors, this is how they look
345 * before playback starts:
346 *
347 * The last link descriptor
348 * ____________ points back to the first
349 * | |
350 * V |
351 * ___ ___ |
352 * | |->| |->|
353 * |___| |___|
354 * | |
355 * | |
356 * V V
357 * _________________________________________
358 * | | | | | | | The DMA buffer is
359 * | | | | | | | divided into 6 parts
360 * |______|______|______|______|______|______|
361 *
362 * and here's how they look after the first period is finished playing:
363 *
364 * ____________
365 * | |
366 * V |
367 * ___ ___ |
368 * | |->| |->|
369 * |___| |___|
370 * | |
371 * |______________
372 * | |
373 * V V
374 * _________________________________________
375 * | | | | | | |
376 * | | | | | | |
377 * |______|______|______|______|______|______|
378 *
379 * The first link descriptor now points to the third period. The DMA
380 * controller is currently playing the second period. When it finishes, it
381 * will jump back to the first descriptor and play the third period.
382 *
383 * There are four reasons we do this:
384 *
385 * 1. The only way to get the DMA controller to automatically restart the
386 * transfer when it gets to the end of the buffer is to use chaining
387 * mode. Basic direct mode doesn't offer that feature.
388 * 2. We need to receive an interrupt at the end of every period. The DMA
389 * controller can generate an interrupt at the end of every link transfer
390 * (aka segment). Making each period into a DMA segment will give us the
391 * interrupts we need.
392 * 3. By creating only two link descriptors, regardless of the number of
393 * periods, we do not need to reallocate the link descriptors if the
394 * number of periods changes.
395 * 4. All of the audio data is still stored in a single, contiguous DMA
396 * buffer, which is what ALSA expects. We're just dividing it into
397 * contiguous parts, and creating a link descriptor for each one.
398 */
399 static int fsl_dma_open(struct snd_pcm_substream *substream)
400 {
401 struct snd_pcm_runtime *runtime = substream->runtime;
402 struct snd_soc_pcm_runtime *rtd = substream->private_data;
403 struct device *dev = rtd->platform->dev;
404 struct dma_object *dma =
405 container_of(rtd->platform->driver, struct dma_object, dai);
406 struct fsl_dma_private *dma_private;
407 struct ccsr_dma_channel __iomem *dma_channel;
408 dma_addr_t ld_buf_phys;
409 u64 temp_link; /* Pointer to next link descriptor */
410 u32 mr;
411 unsigned int channel;
412 int ret = 0;
413 unsigned int i;
414
415 /*
416 * Reject any DMA buffer whose size is not a multiple of the period
417 * size. We need to make sure that the DMA buffer can be evenly divided
418 * into periods.
419 */
420 ret = snd_pcm_hw_constraint_integer(runtime,
421 SNDRV_PCM_HW_PARAM_PERIODS);
422 if (ret < 0) {
423 dev_err(dev, "invalid buffer size\n");
424 return ret;
425 }
426
427 channel = substream->stream == SNDRV_PCM_STREAM_PLAYBACK ? 0 : 1;
428
429 if (dma->assigned) {
430 dev_err(dev, "dma channel already assigned\n");
431 return -EBUSY;
432 }
433
434 dma_private = dma_alloc_coherent(dev, sizeof(struct fsl_dma_private),
435 &ld_buf_phys, GFP_KERNEL);
436 if (!dma_private) {
437 dev_err(dev, "can't allocate dma private data\n");
438 return -ENOMEM;
439 }
440 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
441 dma_private->ssi_sxx_phys = dma->ssi_stx_phys;
442 else
443 dma_private->ssi_sxx_phys = dma->ssi_srx_phys;
444
445 dma_private->ssi_fifo_depth = dma->ssi_fifo_depth;
446 dma_private->dma_channel = dma->channel;
447 dma_private->irq = dma->irq;
448 dma_private->substream = substream;
449 dma_private->ld_buf_phys = ld_buf_phys;
450 dma_private->dma_buf_phys = substream->dma_buffer.addr;
451
452 ret = request_irq(dma_private->irq, fsl_dma_isr, 0, "DMA", dma_private);
453 if (ret) {
454 dev_err(dev, "can't register ISR for IRQ %u (ret=%i)\n",
455 dma_private->irq, ret);
456 dma_free_coherent(dev, sizeof(struct fsl_dma_private),
457 dma_private, dma_private->ld_buf_phys);
458 return ret;
459 }
460
461 dma->assigned = 1;
462
463 snd_pcm_set_runtime_buffer(substream, &substream->dma_buffer);
464 snd_soc_set_runtime_hwparams(substream, &fsl_dma_hardware);
465 runtime->private_data = dma_private;
466
467 /* Program the fixed DMA controller parameters */
468
469 dma_channel = dma_private->dma_channel;
470
471 temp_link = dma_private->ld_buf_phys +
472 sizeof(struct fsl_dma_link_descriptor);
473
474 for (i = 0; i < NUM_DMA_LINKS; i++) {
475 dma_private->link[i].next = cpu_to_be64(temp_link);
476
477 temp_link += sizeof(struct fsl_dma_link_descriptor);
478 }
479 /* The last link descriptor points to the first */
480 dma_private->link[i - 1].next = cpu_to_be64(dma_private->ld_buf_phys);
481
482 /* Tell the DMA controller where the first link descriptor is */
483 out_be32(&dma_channel->clndar,
484 CCSR_DMA_CLNDAR_ADDR(dma_private->ld_buf_phys));
485 out_be32(&dma_channel->eclndar,
486 CCSR_DMA_ECLNDAR_ADDR(dma_private->ld_buf_phys));
487
488 /* The manual says the BCR must be clear before enabling EMP */
489 out_be32(&dma_channel->bcr, 0);
490
491 /*
492 * Program the mode register for interrupts, external master control,
493 * and source/destination hold. Also clear the Channel Abort bit.
494 */
495 mr = in_be32(&dma_channel->mr) &
496 ~(CCSR_DMA_MR_CA | CCSR_DMA_MR_DAHE | CCSR_DMA_MR_SAHE);
497
498 /*
499 * We want External Master Start and External Master Pause enabled,
500 * because the SSI is controlling the DMA controller. We want the DMA
501 * controller to be set up in advance, and then we signal only the SSI
502 * to start transferring.
503 *
504 * We want End-Of-Segment Interrupts enabled, because this will generate
505 * an interrupt at the end of each segment (each link descriptor
506 * represents one segment). Each DMA segment is the same thing as an
507 * ALSA period, so this is how we get an interrupt at the end of every
508 * period.
509 *
510 * We want Error Interrupt enabled, so that we can get an error if
511 * the DMA controller is mis-programmed somehow.
512 */
513 mr |= CCSR_DMA_MR_EOSIE | CCSR_DMA_MR_EIE | CCSR_DMA_MR_EMP_EN |
514 CCSR_DMA_MR_EMS_EN;
515
516 /* For playback, we want the destination address to be held. For
517 capture, set the source address to be held. */
518 mr |= (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ?
519 CCSR_DMA_MR_DAHE : CCSR_DMA_MR_SAHE;
520
521 out_be32(&dma_channel->mr, mr);
522
523 return 0;
524 }
525
526 /**
527 * fsl_dma_hw_params: continue initializing the DMA links
528 *
529 * This function obtains hardware parameters about the opened stream and
530 * programs the DMA controller accordingly.
531 *
532 * One drawback of big-endian is that when copying integers of different
533 * sizes to a fixed-sized register, the address to which the integer must be
534 * copied is dependent on the size of the integer.
535 *
536 * For example, if P is the address of a 32-bit register, and X is a 32-bit
537 * integer, then X should be copied to address P. However, if X is a 16-bit
538 * integer, then it should be copied to P+2. If X is an 8-bit register,
539 * then it should be copied to P+3.
540 *
541 * So for playback of 8-bit samples, the DMA controller must transfer single
542 * bytes from the DMA buffer to the last byte of the STX0 register, i.e.
543 * offset by 3 bytes. For 16-bit samples, the offset is two bytes.
544 *
545 * For 24-bit samples, the offset is 1 byte. However, the DMA controller
546 * does not support 3-byte copies (the DAHTS register supports only 1, 2, 4,
547 * and 8 bytes at a time). So we do not support packed 24-bit samples.
548 * 24-bit data must be padded to 32 bits.
549 */
550 static int fsl_dma_hw_params(struct snd_pcm_substream *substream,
551 struct snd_pcm_hw_params *hw_params)
552 {
553 struct snd_pcm_runtime *runtime = substream->runtime;
554 struct fsl_dma_private *dma_private = runtime->private_data;
555 struct snd_soc_pcm_runtime *rtd = substream->private_data;
556 struct device *dev = rtd->platform->dev;
557
558 /* Number of bits per sample */
559 unsigned int sample_bits =
560 snd_pcm_format_physical_width(params_format(hw_params));
561
562 /* Number of bytes per frame */
563 unsigned int sample_bytes = sample_bits / 8;
564
565 /* Bus address of SSI STX register */
566 dma_addr_t ssi_sxx_phys = dma_private->ssi_sxx_phys;
567
568 /* Size of the DMA buffer, in bytes */
569 size_t buffer_size = params_buffer_bytes(hw_params);
570
571 /* Number of bytes per period */
572 size_t period_size = params_period_bytes(hw_params);
573
574 /* Pointer to next period */
575 dma_addr_t temp_addr = substream->dma_buffer.addr;
576
577 /* Pointer to DMA controller */
578 struct ccsr_dma_channel __iomem *dma_channel = dma_private->dma_channel;
579
580 u32 mr; /* DMA Mode Register */
581
582 unsigned int i;
583
584 /* Initialize our DMA tracking variables */
585 dma_private->period_size = period_size;
586 dma_private->num_periods = params_periods(hw_params);
587 dma_private->dma_buf_end = dma_private->dma_buf_phys + buffer_size;
588 dma_private->dma_buf_next = dma_private->dma_buf_phys +
589 (NUM_DMA_LINKS * period_size);
590
591 if (dma_private->dma_buf_next >= dma_private->dma_buf_end)
592 /* This happens if the number of periods == NUM_DMA_LINKS */
593 dma_private->dma_buf_next = dma_private->dma_buf_phys;
594
595 mr = in_be32(&dma_channel->mr) & ~(CCSR_DMA_MR_BWC_MASK |
596 CCSR_DMA_MR_SAHTS_MASK | CCSR_DMA_MR_DAHTS_MASK);
597
598 /* Due to a quirk of the SSI's STX register, the target address
599 * for the DMA operations depends on the sample size. So we calculate
600 * that offset here. While we're at it, also tell the DMA controller
601 * how much data to transfer per sample.
602 */
603 switch (sample_bits) {
604 case 8:
605 mr |= CCSR_DMA_MR_DAHTS_1 | CCSR_DMA_MR_SAHTS_1;
606 ssi_sxx_phys += 3;
607 break;
608 case 16:
609 mr |= CCSR_DMA_MR_DAHTS_2 | CCSR_DMA_MR_SAHTS_2;
610 ssi_sxx_phys += 2;
611 break;
612 case 32:
613 mr |= CCSR_DMA_MR_DAHTS_4 | CCSR_DMA_MR_SAHTS_4;
614 break;
615 default:
616 /* We should never get here */
617 dev_err(dev, "unsupported sample size %u\n", sample_bits);
618 return -EINVAL;
619 }
620
621 /*
622 * BWC determines how many bytes are sent/received before the DMA
623 * controller checks the SSI to see if it needs to stop. BWC should
624 * always be a multiple of the frame size, so that we always transmit
625 * whole frames. Each frame occupies two slots in the FIFO. The
626 * parameter for CCSR_DMA_MR_BWC() is rounded down the next power of two
627 * (MR[BWC] can only represent even powers of two).
628 *
629 * To simplify the process, we set BWC to the largest value that is
630 * less than or equal to the FIFO watermark. For playback, this ensures
631 * that we transfer the maximum amount without overrunning the FIFO.
632 * For capture, this ensures that we transfer the maximum amount without
633 * underrunning the FIFO.
634 *
635 * f = SSI FIFO depth
636 * w = SSI watermark value (which equals f - 2)
637 * b = DMA bandwidth count (in bytes)
638 * s = sample size (in bytes, which equals frame_size * 2)
639 *
640 * For playback, we never transmit more than the transmit FIFO
641 * watermark, otherwise we might write more data than the FIFO can hold.
642 * The watermark is equal to the FIFO depth minus two.
643 *
644 * For capture, two equations must hold:
645 * w > f - (b / s)
646 * w >= b / s
647 *
648 * So, b > 2 * s, but b must also be <= s * w. To simplify, we set
649 * b = s * w, which is equal to
650 * (dma_private->ssi_fifo_depth - 2) * sample_bytes.
651 */
652 mr |= CCSR_DMA_MR_BWC((dma_private->ssi_fifo_depth - 2) * sample_bytes);
653
654 out_be32(&dma_channel->mr, mr);
655
656 for (i = 0; i < NUM_DMA_LINKS; i++) {
657 struct fsl_dma_link_descriptor *link = &dma_private->link[i];
658
659 link->count = cpu_to_be32(period_size);
660
661 /* The snoop bit tells the DMA controller whether it should tell
662 * the ECM to snoop during a read or write to an address. For
663 * audio, we use DMA to transfer data between memory and an I/O
664 * device (the SSI's STX0 or SRX0 register). Snooping is only
665 * needed if there is a cache, so we need to snoop memory
666 * addresses only. For playback, that means we snoop the source
667 * but not the destination. For capture, we snoop the
668 * destination but not the source.
669 *
670 * Note that failing to snoop properly is unlikely to cause
671 * cache incoherency if the period size is larger than the
672 * size of L1 cache. This is because filling in one period will
673 * flush out the data for the previous period. So if you
674 * increased period_bytes_min to a large enough size, you might
675 * get more performance by not snooping, and you'll still be
676 * okay. You'll need to update fsl_dma_update_pointers() also.
677 */
678 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
679 link->source_addr = cpu_to_be32(temp_addr);
680 link->source_attr = cpu_to_be32(CCSR_DMA_ATR_SNOOP |
681 upper_32_bits(temp_addr));
682
683 link->dest_addr = cpu_to_be32(ssi_sxx_phys);
684 link->dest_attr = cpu_to_be32(CCSR_DMA_ATR_NOSNOOP |
685 upper_32_bits(ssi_sxx_phys));
686 } else {
687 link->source_addr = cpu_to_be32(ssi_sxx_phys);
688 link->source_attr = cpu_to_be32(CCSR_DMA_ATR_NOSNOOP |
689 upper_32_bits(ssi_sxx_phys));
690
691 link->dest_addr = cpu_to_be32(temp_addr);
692 link->dest_attr = cpu_to_be32(CCSR_DMA_ATR_SNOOP |
693 upper_32_bits(temp_addr));
694 }
695
696 temp_addr += period_size;
697 }
698
699 return 0;
700 }
701
702 /**
703 * fsl_dma_pointer: determine the current position of the DMA transfer
704 *
705 * This function is called by ALSA when ALSA wants to know where in the
706 * stream buffer the hardware currently is.
707 *
708 * For playback, the SAR register contains the physical address of the most
709 * recent DMA transfer. For capture, the value is in the DAR register.
710 *
711 * The base address of the buffer is stored in the source_addr field of the
712 * first link descriptor.
713 */
714 static snd_pcm_uframes_t fsl_dma_pointer(struct snd_pcm_substream *substream)
715 {
716 struct snd_pcm_runtime *runtime = substream->runtime;
717 struct fsl_dma_private *dma_private = runtime->private_data;
718 struct snd_soc_pcm_runtime *rtd = substream->private_data;
719 struct device *dev = rtd->platform->dev;
720 struct ccsr_dma_channel __iomem *dma_channel = dma_private->dma_channel;
721 dma_addr_t position;
722 snd_pcm_uframes_t frames;
723
724 /* Obtain the current DMA pointer, but don't read the ESAD bits if we
725 * only have 32-bit DMA addresses. This function is typically called
726 * in interrupt context, so we need to optimize it.
727 */
728 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
729 position = in_be32(&dma_channel->sar);
730 #ifdef CONFIG_PHYS_64BIT
731 position |= (u64)(in_be32(&dma_channel->satr) &
732 CCSR_DMA_ATR_ESAD_MASK) << 32;
733 #endif
734 } else {
735 position = in_be32(&dma_channel->dar);
736 #ifdef CONFIG_PHYS_64BIT
737 position |= (u64)(in_be32(&dma_channel->datr) &
738 CCSR_DMA_ATR_ESAD_MASK) << 32;
739 #endif
740 }
741
742 /*
743 * When capture is started, the SSI immediately starts to fill its FIFO.
744 * This means that the DMA controller is not started until the FIFO is
745 * full. However, ALSA calls this function before that happens, when
746 * MR.DAR is still zero. In this case, just return zero to indicate
747 * that nothing has been received yet.
748 */
749 if (!position)
750 return 0;
751
752 if ((position < dma_private->dma_buf_phys) ||
753 (position > dma_private->dma_buf_end)) {
754 dev_err(dev, "dma pointer is out of range, halting stream\n");
755 return SNDRV_PCM_POS_XRUN;
756 }
757
758 frames = bytes_to_frames(runtime, position - dma_private->dma_buf_phys);
759
760 /*
761 * If the current address is just past the end of the buffer, wrap it
762 * around.
763 */
764 if (frames == runtime->buffer_size)
765 frames = 0;
766
767 return frames;
768 }
769
770 /**
771 * fsl_dma_hw_free: release resources allocated in fsl_dma_hw_params()
772 *
773 * Release the resources allocated in fsl_dma_hw_params() and de-program the
774 * registers.
775 *
776 * This function can be called multiple times.
777 */
778 static int fsl_dma_hw_free(struct snd_pcm_substream *substream)
779 {
780 struct snd_pcm_runtime *runtime = substream->runtime;
781 struct fsl_dma_private *dma_private = runtime->private_data;
782
783 if (dma_private) {
784 struct ccsr_dma_channel __iomem *dma_channel;
785
786 dma_channel = dma_private->dma_channel;
787
788 /* Stop the DMA */
789 out_be32(&dma_channel->mr, CCSR_DMA_MR_CA);
790 out_be32(&dma_channel->mr, 0);
791
792 /* Reset all the other registers */
793 out_be32(&dma_channel->sr, -1);
794 out_be32(&dma_channel->clndar, 0);
795 out_be32(&dma_channel->eclndar, 0);
796 out_be32(&dma_channel->satr, 0);
797 out_be32(&dma_channel->sar, 0);
798 out_be32(&dma_channel->datr, 0);
799 out_be32(&dma_channel->dar, 0);
800 out_be32(&dma_channel->bcr, 0);
801 out_be32(&dma_channel->nlndar, 0);
802 out_be32(&dma_channel->enlndar, 0);
803 }
804
805 return 0;
806 }
807
808 /**
809 * fsl_dma_close: close the stream.
810 */
811 static int fsl_dma_close(struct snd_pcm_substream *substream)
812 {
813 struct snd_pcm_runtime *runtime = substream->runtime;
814 struct fsl_dma_private *dma_private = runtime->private_data;
815 struct snd_soc_pcm_runtime *rtd = substream->private_data;
816 struct device *dev = rtd->platform->dev;
817 struct dma_object *dma =
818 container_of(rtd->platform->driver, struct dma_object, dai);
819
820 if (dma_private) {
821 if (dma_private->irq)
822 free_irq(dma_private->irq, dma_private);
823
824 if (dma_private->ld_buf_phys) {
825 dma_unmap_single(dev, dma_private->ld_buf_phys,
826 sizeof(dma_private->link),
827 DMA_TO_DEVICE);
828 }
829
830 /* Deallocate the fsl_dma_private structure */
831 dma_free_coherent(dev, sizeof(struct fsl_dma_private),
832 dma_private, dma_private->ld_buf_phys);
833 substream->runtime->private_data = NULL;
834 }
835
836 dma->assigned = 0;
837
838 return 0;
839 }
840
841 /*
842 * Remove this PCM driver.
843 */
844 static void fsl_dma_free_dma_buffers(struct snd_pcm *pcm)
845 {
846 struct snd_pcm_substream *substream;
847 unsigned int i;
848
849 for (i = 0; i < ARRAY_SIZE(pcm->streams); i++) {
850 substream = pcm->streams[i].substream;
851 if (substream) {
852 snd_dma_free_pages(&substream->dma_buffer);
853 substream->dma_buffer.area = NULL;
854 substream->dma_buffer.addr = 0;
855 }
856 }
857 }
858
859 /**
860 * find_ssi_node -- returns the SSI node that points to his DMA channel node
861 *
862 * Although this DMA driver attempts to operate independently of the other
863 * devices, it still needs to determine some information about the SSI device
864 * that it's working with. Unfortunately, the device tree does not contain
865 * a pointer from the DMA channel node to the SSI node -- the pointer goes the
866 * other way. So we need to scan the device tree for SSI nodes until we find
867 * the one that points to the given DMA channel node. It's ugly, but at least
868 * it's contained in this one function.
869 */
870 static struct device_node *find_ssi_node(struct device_node *dma_channel_np)
871 {
872 struct device_node *ssi_np, *np;
873
874 for_each_compatible_node(ssi_np, NULL, "fsl,mpc8610-ssi") {
875 /* Check each DMA phandle to see if it points to us. We
876 * assume that device_node pointers are a valid comparison.
877 */
878 np = of_parse_phandle(ssi_np, "fsl,playback-dma", 0);
879 if (np == dma_channel_np)
880 return ssi_np;
881
882 np = of_parse_phandle(ssi_np, "fsl,capture-dma", 0);
883 if (np == dma_channel_np)
884 return ssi_np;
885 }
886
887 return NULL;
888 }
889
890 static struct snd_pcm_ops fsl_dma_ops = {
891 .open = fsl_dma_open,
892 .close = fsl_dma_close,
893 .ioctl = snd_pcm_lib_ioctl,
894 .hw_params = fsl_dma_hw_params,
895 .hw_free = fsl_dma_hw_free,
896 .pointer = fsl_dma_pointer,
897 };
898
899 static int __devinit fsl_soc_dma_probe(struct platform_device *pdev)
900 {
901 struct dma_object *dma;
902 struct device_node *np = pdev->dev.of_node;
903 struct device_node *ssi_np;
904 struct resource res;
905 const uint32_t *iprop;
906 int ret;
907
908 /* Find the SSI node that points to us. */
909 ssi_np = find_ssi_node(np);
910 if (!ssi_np) {
911 dev_err(&pdev->dev, "cannot find parent SSI node\n");
912 return -ENODEV;
913 }
914
915 ret = of_address_to_resource(ssi_np, 0, &res);
916 if (ret) {
917 dev_err(&pdev->dev, "could not determine resources for %s\n",
918 ssi_np->full_name);
919 of_node_put(ssi_np);
920 return ret;
921 }
922
923 dma = kzalloc(sizeof(*dma) + strlen(np->full_name), GFP_KERNEL);
924 if (!dma) {
925 dev_err(&pdev->dev, "could not allocate dma object\n");
926 of_node_put(ssi_np);
927 return -ENOMEM;
928 }
929
930 strcpy(dma->path, np->full_name);
931 dma->dai.ops = &fsl_dma_ops;
932 dma->dai.pcm_new = fsl_dma_new;
933 dma->dai.pcm_free = fsl_dma_free_dma_buffers;
934
935 /* Store the SSI-specific information that we need */
936 dma->ssi_stx_phys = res.start + offsetof(struct ccsr_ssi, stx0);
937 dma->ssi_srx_phys = res.start + offsetof(struct ccsr_ssi, srx0);
938
939 iprop = of_get_property(ssi_np, "fsl,fifo-depth", NULL);
940 if (iprop)
941 dma->ssi_fifo_depth = *iprop;
942 else
943 /* Older 8610 DTs didn't have the fifo-depth property */
944 dma->ssi_fifo_depth = 8;
945
946 of_node_put(ssi_np);
947
948 ret = snd_soc_register_platform(&pdev->dev, &dma->dai);
949 if (ret) {
950 dev_err(&pdev->dev, "could not register platform\n");
951 kfree(dma);
952 return ret;
953 }
954
955 dma->channel = of_iomap(np, 0);
956 dma->irq = irq_of_parse_and_map(np, 0);
957
958 dev_set_drvdata(&pdev->dev, dma);
959
960 return 0;
961 }
962
963 static int __devexit fsl_soc_dma_remove(struct platform_device *pdev)
964 {
965 struct dma_object *dma = dev_get_drvdata(&pdev->dev);
966
967 snd_soc_unregister_platform(&pdev->dev);
968 iounmap(dma->channel);
969 irq_dispose_mapping(dma->irq);
970 kfree(dma);
971
972 return 0;
973 }
974
975 static const struct of_device_id fsl_soc_dma_ids[] = {
976 { .compatible = "fsl,ssi-dma-channel", },
977 {}
978 };
979 MODULE_DEVICE_TABLE(of, fsl_soc_dma_ids);
980
981 static struct platform_driver fsl_soc_dma_driver = {
982 .driver = {
983 .name = "fsl-pcm-audio",
984 .owner = THIS_MODULE,
985 .of_match_table = fsl_soc_dma_ids,
986 },
987 .probe = fsl_soc_dma_probe,
988 .remove = __devexit_p(fsl_soc_dma_remove),
989 };
990
991 static int __init fsl_soc_dma_init(void)
992 {
993 pr_info("Freescale Elo DMA ASoC PCM Driver\n");
994
995 return platform_driver_register(&fsl_soc_dma_driver);
996 }
997
998 static void __exit fsl_soc_dma_exit(void)
999 {
1000 platform_driver_unregister(&fsl_soc_dma_driver);
1001 }
1002
1003 module_init(fsl_soc_dma_init);
1004 module_exit(fsl_soc_dma_exit);
1005
1006 MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
1007 MODULE_DESCRIPTION("Freescale Elo DMA ASoC PCM Driver");
1008 MODULE_LICENSE("GPL v2");