]> git.proxmox.com Git - mirror_qemu.git/blob - target/arm/translate.h
Merge remote-tracking branch 'remotes/amarkovic/tags/mips-queue-january-17-2019-v2...
[mirror_qemu.git] / target / arm / translate.h
1 #ifndef TARGET_ARM_TRANSLATE_H
2 #define TARGET_ARM_TRANSLATE_H
3
4 #include "exec/translator.h"
5
6
7 /* internal defines */
8 typedef struct DisasContext {
9 DisasContextBase base;
10 const ARMISARegisters *isar;
11
12 target_ulong pc;
13 target_ulong page_start;
14 uint32_t insn;
15 /* Nonzero if this instruction has been conditionally skipped. */
16 int condjmp;
17 /* The label that will be jumped to when the instruction is skipped. */
18 TCGLabel *condlabel;
19 /* Thumb-2 conditional execution bits. */
20 int condexec_mask;
21 int condexec_cond;
22 int thumb;
23 int sctlr_b;
24 TCGMemOp be_data;
25 #if !defined(CONFIG_USER_ONLY)
26 int user;
27 #endif
28 ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */
29 uint8_t tbii; /* TBI1|TBI0 for EL0/1 or TBI for EL2/3 */
30 bool ns; /* Use non-secure CPREG bank on access */
31 int fp_excp_el; /* FP exception EL or 0 if enabled */
32 int sve_excp_el; /* SVE exception EL or 0 if enabled */
33 int sve_len; /* SVE vector length in bytes */
34 /* Flag indicating that exceptions from secure mode are routed to EL3. */
35 bool secure_routed_to_el3;
36 bool vfp_enabled; /* FP enabled via FPSCR.EN */
37 int vec_len;
38 int vec_stride;
39 bool v7m_handler_mode;
40 bool v8m_secure; /* true if v8M and we're in Secure mode */
41 bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */
42 /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
43 * so that top level loop can generate correct syndrome information.
44 */
45 uint32_t svc_imm;
46 int aarch64;
47 int current_el;
48 GHashTable *cp_regs;
49 uint64_t features; /* CPU features bits */
50 /* Because unallocated encodings generate different exception syndrome
51 * information from traps due to FP being disabled, we can't do a single
52 * "is fp access disabled" check at a high level in the decode tree.
53 * To help in catching bugs where the access check was forgotten in some
54 * code path, we set this flag when the access check is done, and assert
55 * that it is set at the point where we actually touch the FP regs.
56 */
57 bool fp_access_checked;
58 /* ARMv8 single-step state (this is distinct from the QEMU gdbstub
59 * single-step support).
60 */
61 bool ss_active;
62 bool pstate_ss;
63 /* True if the insn just emitted was a load-exclusive instruction
64 * (necessary for syndrome information for single step exceptions),
65 * ie A64 LDX*, LDAX*, A32/T32 LDREX*, LDAEX*.
66 */
67 bool is_ldex;
68 /* True if a single-step exception will be taken to the current EL */
69 bool ss_same_el;
70 /* True if v8.3-PAuth is active. */
71 bool pauth_active;
72 /* Bottom two bits of XScale c15_cpar coprocessor access control reg */
73 int c15_cpar;
74 /* TCG op of the current insn_start. */
75 TCGOp *insn_start;
76 #define TMP_A64_MAX 16
77 int tmp_a64_count;
78 TCGv_i64 tmp_a64[TMP_A64_MAX];
79 } DisasContext;
80
81 typedef struct DisasCompare {
82 TCGCond cond;
83 TCGv_i32 value;
84 bool value_global;
85 } DisasCompare;
86
87 /* Share the TCG temporaries common between 32 and 64 bit modes. */
88 extern TCGv_i32 cpu_NF, cpu_ZF, cpu_CF, cpu_VF;
89 extern TCGv_i64 cpu_exclusive_addr;
90 extern TCGv_i64 cpu_exclusive_val;
91
92 static inline int arm_dc_feature(DisasContext *dc, int feature)
93 {
94 return (dc->features & (1ULL << feature)) != 0;
95 }
96
97 static inline int get_mem_index(DisasContext *s)
98 {
99 return arm_to_core_mmu_idx(s->mmu_idx);
100 }
101
102 /* Function used to determine the target exception EL when otherwise not known
103 * or default.
104 */
105 static inline int default_exception_el(DisasContext *s)
106 {
107 /* If we are coming from secure EL0 in a system with a 32-bit EL3, then
108 * there is no secure EL1, so we route exceptions to EL3. Otherwise,
109 * exceptions can only be routed to ELs above 1, so we target the higher of
110 * 1 or the current EL.
111 */
112 return (s->mmu_idx == ARMMMUIdx_S1SE0 && s->secure_routed_to_el3)
113 ? 3 : MAX(1, s->current_el);
114 }
115
116 static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn)
117 {
118 /* We don't need to save all of the syndrome so we mask and shift
119 * out unneeded bits to help the sleb128 encoder do a better job.
120 */
121 syn &= ARM_INSN_START_WORD2_MASK;
122 syn >>= ARM_INSN_START_WORD2_SHIFT;
123
124 /* We check and clear insn_start_idx to catch multiple updates. */
125 assert(s->insn_start != NULL);
126 tcg_set_insn_start_param(s->insn_start, 2, syn);
127 s->insn_start = NULL;
128 }
129
130 /* is_jmp field values */
131 #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */
132 #define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */
133 /* These instructions trap after executing, so the A32/T32 decoder must
134 * defer them until after the conditional execution state has been updated.
135 * WFI also needs special handling when single-stepping.
136 */
137 #define DISAS_WFI DISAS_TARGET_2
138 #define DISAS_SWI DISAS_TARGET_3
139 /* WFE */
140 #define DISAS_WFE DISAS_TARGET_4
141 #define DISAS_HVC DISAS_TARGET_5
142 #define DISAS_SMC DISAS_TARGET_6
143 #define DISAS_YIELD DISAS_TARGET_7
144 /* M profile branch which might be an exception return (and so needs
145 * custom end-of-TB code)
146 */
147 #define DISAS_BX_EXCRET DISAS_TARGET_8
148 /* For instructions which want an immediate exit to the main loop,
149 * as opposed to attempting to use lookup_and_goto_ptr. Unlike
150 * DISAS_UPDATE this doesn't write the PC on exiting the translation
151 * loop so you need to ensure something (gen_a64_set_pc_im or runtime
152 * helper) has done so before we reach return from cpu_tb_exec.
153 */
154 #define DISAS_EXIT DISAS_TARGET_9
155
156 #ifdef TARGET_AARCH64
157 void a64_translate_init(void);
158 void gen_a64_set_pc_im(uint64_t val);
159 void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
160 fprintf_function cpu_fprintf, int flags);
161 extern const TranslatorOps aarch64_translator_ops;
162 #else
163 static inline void a64_translate_init(void)
164 {
165 }
166
167 static inline void gen_a64_set_pc_im(uint64_t val)
168 {
169 }
170
171 static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
172 fprintf_function cpu_fprintf,
173 int flags)
174 {
175 }
176 #endif
177
178 void arm_test_cc(DisasCompare *cmp, int cc);
179 void arm_free_cc(DisasCompare *cmp);
180 void arm_jump_cc(DisasCompare *cmp, TCGLabel *label);
181 void arm_gen_test_cc(int cc, TCGLabel *label);
182
183 /* Return state of Alternate Half-precision flag, caller frees result */
184 static inline TCGv_i32 get_ahp_flag(void)
185 {
186 TCGv_i32 ret = tcg_temp_new_i32();
187
188 tcg_gen_ld_i32(ret, cpu_env,
189 offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPSCR]));
190 tcg_gen_extract_i32(ret, ret, 26, 1);
191
192 return ret;
193 }
194
195
196 /* Vector operations shared between ARM and AArch64. */
197 extern const GVecGen3 bsl_op;
198 extern const GVecGen3 bit_op;
199 extern const GVecGen3 bif_op;
200 extern const GVecGen3 mla_op[4];
201 extern const GVecGen3 mls_op[4];
202 extern const GVecGen3 cmtst_op[4];
203 extern const GVecGen2i ssra_op[4];
204 extern const GVecGen2i usra_op[4];
205 extern const GVecGen2i sri_op[4];
206 extern const GVecGen2i sli_op[4];
207 void gen_cmtst_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b);
208
209 /*
210 * Forward to the isar_feature_* tests given a DisasContext pointer.
211 */
212 #define dc_isar_feature(name, ctx) \
213 ({ DisasContext *ctx_ = (ctx); isar_feature_##name(ctx_->isar); })
214
215 #endif /* TARGET_ARM_TRANSLATE_H */