]> git.proxmox.com Git - mirror_qemu.git/blob - target/i386/cpu.h
x86: Add XFD faulting bit for state components
[mirror_qemu.git] / target / i386 / cpu.h
1 /*
2 * i386 virtual CPU header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20 #ifndef I386_CPU_H
21 #define I386_CPU_H
22
23 #include "sysemu/tcg.h"
24 #include "cpu-qom.h"
25 #include "kvm/hyperv-proto.h"
26 #include "exec/cpu-defs.h"
27 #include "qapi/qapi-types-common.h"
28
29 /* The x86 has a strong memory model with some store-after-load re-ordering */
30 #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
31
32 #define KVM_HAVE_MCE_INJECTION 1
33
34 /* support for self modifying code even if the modified instruction is
35 close to the modifying instruction */
36 #define TARGET_HAS_PRECISE_SMC
37
38 #ifdef TARGET_X86_64
39 #define I386_ELF_MACHINE EM_X86_64
40 #define ELF_MACHINE_UNAME "x86_64"
41 #else
42 #define I386_ELF_MACHINE EM_386
43 #define ELF_MACHINE_UNAME "i686"
44 #endif
45
46 enum {
47 R_EAX = 0,
48 R_ECX = 1,
49 R_EDX = 2,
50 R_EBX = 3,
51 R_ESP = 4,
52 R_EBP = 5,
53 R_ESI = 6,
54 R_EDI = 7,
55 R_R8 = 8,
56 R_R9 = 9,
57 R_R10 = 10,
58 R_R11 = 11,
59 R_R12 = 12,
60 R_R13 = 13,
61 R_R14 = 14,
62 R_R15 = 15,
63
64 R_AL = 0,
65 R_CL = 1,
66 R_DL = 2,
67 R_BL = 3,
68 R_AH = 4,
69 R_CH = 5,
70 R_DH = 6,
71 R_BH = 7,
72 };
73
74 typedef enum X86Seg {
75 R_ES = 0,
76 R_CS = 1,
77 R_SS = 2,
78 R_DS = 3,
79 R_FS = 4,
80 R_GS = 5,
81 R_LDTR = 6,
82 R_TR = 7,
83 } X86Seg;
84
85 /* segment descriptor fields */
86 #define DESC_G_SHIFT 23
87 #define DESC_G_MASK (1 << DESC_G_SHIFT)
88 #define DESC_B_SHIFT 22
89 #define DESC_B_MASK (1 << DESC_B_SHIFT)
90 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
91 #define DESC_L_MASK (1 << DESC_L_SHIFT)
92 #define DESC_AVL_SHIFT 20
93 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
94 #define DESC_P_SHIFT 15
95 #define DESC_P_MASK (1 << DESC_P_SHIFT)
96 #define DESC_DPL_SHIFT 13
97 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
98 #define DESC_S_SHIFT 12
99 #define DESC_S_MASK (1 << DESC_S_SHIFT)
100 #define DESC_TYPE_SHIFT 8
101 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
102 #define DESC_A_MASK (1 << 8)
103
104 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
105 #define DESC_C_MASK (1 << 10) /* code: conforming */
106 #define DESC_R_MASK (1 << 9) /* code: readable */
107
108 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
109 #define DESC_W_MASK (1 << 9) /* data: writable */
110
111 #define DESC_TSS_BUSY_MASK (1 << 9)
112
113 /* eflags masks */
114 #define CC_C 0x0001
115 #define CC_P 0x0004
116 #define CC_A 0x0010
117 #define CC_Z 0x0040
118 #define CC_S 0x0080
119 #define CC_O 0x0800
120
121 #define TF_SHIFT 8
122 #define IOPL_SHIFT 12
123 #define VM_SHIFT 17
124
125 #define TF_MASK 0x00000100
126 #define IF_MASK 0x00000200
127 #define DF_MASK 0x00000400
128 #define IOPL_MASK 0x00003000
129 #define NT_MASK 0x00004000
130 #define RF_MASK 0x00010000
131 #define VM_MASK 0x00020000
132 #define AC_MASK 0x00040000
133 #define VIF_MASK 0x00080000
134 #define VIP_MASK 0x00100000
135 #define ID_MASK 0x00200000
136
137 /* hidden flags - used internally by qemu to represent additional cpu
138 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
139 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
140 positions to ease oring with eflags. */
141 /* current cpl */
142 #define HF_CPL_SHIFT 0
143 /* true if hardware interrupts must be disabled for next instruction */
144 #define HF_INHIBIT_IRQ_SHIFT 3
145 /* 16 or 32 segments */
146 #define HF_CS32_SHIFT 4
147 #define HF_SS32_SHIFT 5
148 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
149 #define HF_ADDSEG_SHIFT 6
150 /* copy of CR0.PE (protected mode) */
151 #define HF_PE_SHIFT 7
152 #define HF_TF_SHIFT 8 /* must be same as eflags */
153 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
154 #define HF_EM_SHIFT 10
155 #define HF_TS_SHIFT 11
156 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
157 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
158 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
159 #define HF_RF_SHIFT 16 /* must be same as eflags */
160 #define HF_VM_SHIFT 17 /* must be same as eflags */
161 #define HF_AC_SHIFT 18 /* must be same as eflags */
162 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
163 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
164 #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */
165 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
166 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
167 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
168 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
169 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
170 #define HF_UMIP_SHIFT 27 /* CR4.UMIP */
171
172 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
173 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
174 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
175 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
176 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
177 #define HF_PE_MASK (1 << HF_PE_SHIFT)
178 #define HF_TF_MASK (1 << HF_TF_SHIFT)
179 #define HF_MP_MASK (1 << HF_MP_SHIFT)
180 #define HF_EM_MASK (1 << HF_EM_SHIFT)
181 #define HF_TS_MASK (1 << HF_TS_SHIFT)
182 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
183 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
184 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
185 #define HF_RF_MASK (1 << HF_RF_SHIFT)
186 #define HF_VM_MASK (1 << HF_VM_SHIFT)
187 #define HF_AC_MASK (1 << HF_AC_SHIFT)
188 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
189 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
190 #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT)
191 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
192 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
193 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
194 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
195 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
196 #define HF_UMIP_MASK (1 << HF_UMIP_SHIFT)
197
198 /* hflags2 */
199
200 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
201 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
202 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
203 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
204 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
205 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
206 #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */
207 #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */
208 #define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/
209
210 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
211 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
212 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
213 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
214 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
215 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
216 #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT)
217 #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT)
218 #define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT)
219
220 #define CR0_PE_SHIFT 0
221 #define CR0_MP_SHIFT 1
222
223 #define CR0_PE_MASK (1U << 0)
224 #define CR0_MP_MASK (1U << 1)
225 #define CR0_EM_MASK (1U << 2)
226 #define CR0_TS_MASK (1U << 3)
227 #define CR0_ET_MASK (1U << 4)
228 #define CR0_NE_MASK (1U << 5)
229 #define CR0_WP_MASK (1U << 16)
230 #define CR0_AM_MASK (1U << 18)
231 #define CR0_NW_MASK (1U << 29)
232 #define CR0_CD_MASK (1U << 30)
233 #define CR0_PG_MASK (1U << 31)
234
235 #define CR4_VME_MASK (1U << 0)
236 #define CR4_PVI_MASK (1U << 1)
237 #define CR4_TSD_MASK (1U << 2)
238 #define CR4_DE_MASK (1U << 3)
239 #define CR4_PSE_MASK (1U << 4)
240 #define CR4_PAE_MASK (1U << 5)
241 #define CR4_MCE_MASK (1U << 6)
242 #define CR4_PGE_MASK (1U << 7)
243 #define CR4_PCE_MASK (1U << 8)
244 #define CR4_OSFXSR_SHIFT 9
245 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
246 #define CR4_OSXMMEXCPT_MASK (1U << 10)
247 #define CR4_UMIP_MASK (1U << 11)
248 #define CR4_LA57_MASK (1U << 12)
249 #define CR4_VMXE_MASK (1U << 13)
250 #define CR4_SMXE_MASK (1U << 14)
251 #define CR4_FSGSBASE_MASK (1U << 16)
252 #define CR4_PCIDE_MASK (1U << 17)
253 #define CR4_OSXSAVE_MASK (1U << 18)
254 #define CR4_SMEP_MASK (1U << 20)
255 #define CR4_SMAP_MASK (1U << 21)
256 #define CR4_PKE_MASK (1U << 22)
257 #define CR4_PKS_MASK (1U << 24)
258
259 #define CR4_RESERVED_MASK \
260 (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \
261 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \
262 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \
263 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \
264 | CR4_LA57_MASK \
265 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \
266 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK))
267
268 #define DR6_BD (1 << 13)
269 #define DR6_BS (1 << 14)
270 #define DR6_BT (1 << 15)
271 #define DR6_FIXED_1 0xffff0ff0
272
273 #define DR7_GD (1 << 13)
274 #define DR7_TYPE_SHIFT 16
275 #define DR7_LEN_SHIFT 18
276 #define DR7_FIXED_1 0x00000400
277 #define DR7_GLOBAL_BP_MASK 0xaa
278 #define DR7_LOCAL_BP_MASK 0x55
279 #define DR7_MAX_BP 4
280 #define DR7_TYPE_BP_INST 0x0
281 #define DR7_TYPE_DATA_WR 0x1
282 #define DR7_TYPE_IO_RW 0x2
283 #define DR7_TYPE_DATA_RW 0x3
284
285 #define DR_RESERVED_MASK 0xffffffff00000000ULL
286
287 #define PG_PRESENT_BIT 0
288 #define PG_RW_BIT 1
289 #define PG_USER_BIT 2
290 #define PG_PWT_BIT 3
291 #define PG_PCD_BIT 4
292 #define PG_ACCESSED_BIT 5
293 #define PG_DIRTY_BIT 6
294 #define PG_PSE_BIT 7
295 #define PG_GLOBAL_BIT 8
296 #define PG_PSE_PAT_BIT 12
297 #define PG_PKRU_BIT 59
298 #define PG_NX_BIT 63
299
300 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
301 #define PG_RW_MASK (1 << PG_RW_BIT)
302 #define PG_USER_MASK (1 << PG_USER_BIT)
303 #define PG_PWT_MASK (1 << PG_PWT_BIT)
304 #define PG_PCD_MASK (1 << PG_PCD_BIT)
305 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
306 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
307 #define PG_PSE_MASK (1 << PG_PSE_BIT)
308 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
309 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
310 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
311 #define PG_HI_USER_MASK 0x7ff0000000000000LL
312 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
313 #define PG_NX_MASK (1ULL << PG_NX_BIT)
314
315 #define PG_ERROR_W_BIT 1
316
317 #define PG_ERROR_P_MASK 0x01
318 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
319 #define PG_ERROR_U_MASK 0x04
320 #define PG_ERROR_RSVD_MASK 0x08
321 #define PG_ERROR_I_D_MASK 0x10
322 #define PG_ERROR_PK_MASK 0x20
323
324 #define PG_MODE_PAE (1 << 0)
325 #define PG_MODE_LMA (1 << 1)
326 #define PG_MODE_NXE (1 << 2)
327 #define PG_MODE_PSE (1 << 3)
328 #define PG_MODE_LA57 (1 << 4)
329 #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15)
330
331 /* Bits of CR4 that do not affect the NPT page format. */
332 #define PG_MODE_WP (1 << 16)
333 #define PG_MODE_PKE (1 << 17)
334 #define PG_MODE_PKS (1 << 18)
335 #define PG_MODE_SMEP (1 << 19)
336
337 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
338 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
339 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
340
341 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
342 #define MCE_BANKS_DEF 10
343
344 #define MCG_CAP_BANKS_MASK 0xff
345
346 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
347 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
348 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
349 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
350
351 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
352
353 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
354 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
355 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
356 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
357 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
358 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
359 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
360 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
361 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
362
363 /* MISC register defines */
364 #define MCM_ADDR_SEGOFF 0 /* segment offset */
365 #define MCM_ADDR_LINEAR 1 /* linear address */
366 #define MCM_ADDR_PHYS 2 /* physical address */
367 #define MCM_ADDR_MEM 3 /* memory address */
368 #define MCM_ADDR_GENERIC 7 /* generic */
369
370 #define MSR_IA32_TSC 0x10
371 #define MSR_IA32_APICBASE 0x1b
372 #define MSR_IA32_APICBASE_BSP (1<<8)
373 #define MSR_IA32_APICBASE_ENABLE (1<<11)
374 #define MSR_IA32_APICBASE_EXTD (1 << 10)
375 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
376 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
377 #define MSR_TSC_ADJUST 0x0000003b
378 #define MSR_IA32_SPEC_CTRL 0x48
379 #define MSR_VIRT_SSBD 0xc001011f
380 #define MSR_IA32_PRED_CMD 0x49
381 #define MSR_IA32_UCODE_REV 0x8b
382 #define MSR_IA32_CORE_CAPABILITY 0xcf
383
384 #define MSR_IA32_ARCH_CAPABILITIES 0x10a
385 #define ARCH_CAP_TSX_CTRL_MSR (1<<7)
386
387 #define MSR_IA32_PERF_CAPABILITIES 0x345
388
389 #define MSR_IA32_TSX_CTRL 0x122
390 #define MSR_IA32_TSCDEADLINE 0x6e0
391 #define MSR_IA32_PKRS 0x6e1
392
393 #define FEATURE_CONTROL_LOCKED (1<<0)
394 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1)
395 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
396 #define FEATURE_CONTROL_SGX_LC (1ULL << 17)
397 #define FEATURE_CONTROL_SGX (1ULL << 18)
398 #define FEATURE_CONTROL_LMCE (1<<20)
399
400 #define MSR_IA32_SGXLEPUBKEYHASH0 0x8c
401 #define MSR_IA32_SGXLEPUBKEYHASH1 0x8d
402 #define MSR_IA32_SGXLEPUBKEYHASH2 0x8e
403 #define MSR_IA32_SGXLEPUBKEYHASH3 0x8f
404
405 #define MSR_P6_PERFCTR0 0xc1
406
407 #define MSR_IA32_SMBASE 0x9e
408 #define MSR_SMI_COUNT 0x34
409 #define MSR_CORE_THREAD_COUNT 0x35
410 #define MSR_MTRRcap 0xfe
411 #define MSR_MTRRcap_VCNT 8
412 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
413 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
414
415 #define MSR_IA32_SYSENTER_CS 0x174
416 #define MSR_IA32_SYSENTER_ESP 0x175
417 #define MSR_IA32_SYSENTER_EIP 0x176
418
419 #define MSR_MCG_CAP 0x179
420 #define MSR_MCG_STATUS 0x17a
421 #define MSR_MCG_CTL 0x17b
422 #define MSR_MCG_EXT_CTL 0x4d0
423
424 #define MSR_P6_EVNTSEL0 0x186
425
426 #define MSR_IA32_PERF_STATUS 0x198
427
428 #define MSR_IA32_MISC_ENABLE 0x1a0
429 /* Indicates good rep/movs microcode on some processors: */
430 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
431 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
432
433 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
434 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
435
436 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
437
438 #define MSR_MTRRfix64K_00000 0x250
439 #define MSR_MTRRfix16K_80000 0x258
440 #define MSR_MTRRfix16K_A0000 0x259
441 #define MSR_MTRRfix4K_C0000 0x268
442 #define MSR_MTRRfix4K_C8000 0x269
443 #define MSR_MTRRfix4K_D0000 0x26a
444 #define MSR_MTRRfix4K_D8000 0x26b
445 #define MSR_MTRRfix4K_E0000 0x26c
446 #define MSR_MTRRfix4K_E8000 0x26d
447 #define MSR_MTRRfix4K_F0000 0x26e
448 #define MSR_MTRRfix4K_F8000 0x26f
449
450 #define MSR_PAT 0x277
451
452 #define MSR_MTRRdefType 0x2ff
453
454 #define MSR_CORE_PERF_FIXED_CTR0 0x309
455 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
456 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
457 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
458 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
459 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
460 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
461
462 #define MSR_MC0_CTL 0x400
463 #define MSR_MC0_STATUS 0x401
464 #define MSR_MC0_ADDR 0x402
465 #define MSR_MC0_MISC 0x403
466
467 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560
468 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561
469 #define MSR_IA32_RTIT_CTL 0x570
470 #define MSR_IA32_RTIT_STATUS 0x571
471 #define MSR_IA32_RTIT_CR3_MATCH 0x572
472 #define MSR_IA32_RTIT_ADDR0_A 0x580
473 #define MSR_IA32_RTIT_ADDR0_B 0x581
474 #define MSR_IA32_RTIT_ADDR1_A 0x582
475 #define MSR_IA32_RTIT_ADDR1_B 0x583
476 #define MSR_IA32_RTIT_ADDR2_A 0x584
477 #define MSR_IA32_RTIT_ADDR2_B 0x585
478 #define MSR_IA32_RTIT_ADDR3_A 0x586
479 #define MSR_IA32_RTIT_ADDR3_B 0x587
480 #define MAX_RTIT_ADDRS 8
481
482 #define MSR_EFER 0xc0000080
483
484 #define MSR_EFER_SCE (1 << 0)
485 #define MSR_EFER_LME (1 << 8)
486 #define MSR_EFER_LMA (1 << 10)
487 #define MSR_EFER_NXE (1 << 11)
488 #define MSR_EFER_SVME (1 << 12)
489 #define MSR_EFER_FFXSR (1 << 14)
490
491 #define MSR_EFER_RESERVED\
492 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\
493 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\
494 | MSR_EFER_FFXSR))
495
496 #define MSR_STAR 0xc0000081
497 #define MSR_LSTAR 0xc0000082
498 #define MSR_CSTAR 0xc0000083
499 #define MSR_FMASK 0xc0000084
500 #define MSR_FSBASE 0xc0000100
501 #define MSR_GSBASE 0xc0000101
502 #define MSR_KERNELGSBASE 0xc0000102
503 #define MSR_TSC_AUX 0xc0000103
504 #define MSR_AMD64_TSC_RATIO 0xc0000104
505
506 #define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL
507
508 #define MSR_VM_HSAVE_PA 0xc0010117
509
510 #define MSR_IA32_BNDCFGS 0x00000d90
511 #define MSR_IA32_XSS 0x00000da0
512 #define MSR_IA32_UMWAIT_CONTROL 0xe1
513
514 #define MSR_IA32_VMX_BASIC 0x00000480
515 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
516 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
517 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
518 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
519 #define MSR_IA32_VMX_MISC 0x00000485
520 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
521 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
522 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
523 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
524 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
525 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
526 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
527 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
528 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
529 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
530 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
531 #define MSR_IA32_VMX_VMFUNC 0x00000491
532
533 #define XSTATE_FP_BIT 0
534 #define XSTATE_SSE_BIT 1
535 #define XSTATE_YMM_BIT 2
536 #define XSTATE_BNDREGS_BIT 3
537 #define XSTATE_BNDCSR_BIT 4
538 #define XSTATE_OPMASK_BIT 5
539 #define XSTATE_ZMM_Hi256_BIT 6
540 #define XSTATE_Hi16_ZMM_BIT 7
541 #define XSTATE_PKRU_BIT 9
542 #define XSTATE_XTILE_CFG_BIT 17
543 #define XSTATE_XTILE_DATA_BIT 18
544
545 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
546 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
547 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
548 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
549 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
550 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
551 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
552 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
553 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
554 #define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT)
555 #define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT)
556
557 #define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK)
558
559 #define ESA_FEATURE_ALIGN64_BIT 1
560 #define ESA_FEATURE_XFD_BIT 2
561
562 #define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT)
563 #define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT)
564
565
566 /* CPUID feature words */
567 typedef enum FeatureWord {
568 FEAT_1_EDX, /* CPUID[1].EDX */
569 FEAT_1_ECX, /* CPUID[1].ECX */
570 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
571 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
572 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
573 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */
574 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
575 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
576 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
577 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
578 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
579 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
580 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
581 FEAT_SVM, /* CPUID[8000_000A].EDX */
582 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
583 FEAT_6_EAX, /* CPUID[6].EAX */
584 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
585 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
586 FEAT_ARCH_CAPABILITIES,
587 FEAT_CORE_CAPABILITY,
588 FEAT_PERF_CAPABILITIES,
589 FEAT_VMX_PROCBASED_CTLS,
590 FEAT_VMX_SECONDARY_CTLS,
591 FEAT_VMX_PINBASED_CTLS,
592 FEAT_VMX_EXIT_CTLS,
593 FEAT_VMX_ENTRY_CTLS,
594 FEAT_VMX_MISC,
595 FEAT_VMX_EPT_VPID_CAPS,
596 FEAT_VMX_BASIC,
597 FEAT_VMX_VMFUNC,
598 FEAT_14_0_ECX,
599 FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */
600 FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */
601 FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */
602 FEATURE_WORDS,
603 } FeatureWord;
604
605 typedef uint64_t FeatureWordArray[FEATURE_WORDS];
606
607 /* cpuid_features bits */
608 #define CPUID_FP87 (1U << 0)
609 #define CPUID_VME (1U << 1)
610 #define CPUID_DE (1U << 2)
611 #define CPUID_PSE (1U << 3)
612 #define CPUID_TSC (1U << 4)
613 #define CPUID_MSR (1U << 5)
614 #define CPUID_PAE (1U << 6)
615 #define CPUID_MCE (1U << 7)
616 #define CPUID_CX8 (1U << 8)
617 #define CPUID_APIC (1U << 9)
618 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
619 #define CPUID_MTRR (1U << 12)
620 #define CPUID_PGE (1U << 13)
621 #define CPUID_MCA (1U << 14)
622 #define CPUID_CMOV (1U << 15)
623 #define CPUID_PAT (1U << 16)
624 #define CPUID_PSE36 (1U << 17)
625 #define CPUID_PN (1U << 18)
626 #define CPUID_CLFLUSH (1U << 19)
627 #define CPUID_DTS (1U << 21)
628 #define CPUID_ACPI (1U << 22)
629 #define CPUID_MMX (1U << 23)
630 #define CPUID_FXSR (1U << 24)
631 #define CPUID_SSE (1U << 25)
632 #define CPUID_SSE2 (1U << 26)
633 #define CPUID_SS (1U << 27)
634 #define CPUID_HT (1U << 28)
635 #define CPUID_TM (1U << 29)
636 #define CPUID_IA64 (1U << 30)
637 #define CPUID_PBE (1U << 31)
638
639 #define CPUID_EXT_SSE3 (1U << 0)
640 #define CPUID_EXT_PCLMULQDQ (1U << 1)
641 #define CPUID_EXT_DTES64 (1U << 2)
642 #define CPUID_EXT_MONITOR (1U << 3)
643 #define CPUID_EXT_DSCPL (1U << 4)
644 #define CPUID_EXT_VMX (1U << 5)
645 #define CPUID_EXT_SMX (1U << 6)
646 #define CPUID_EXT_EST (1U << 7)
647 #define CPUID_EXT_TM2 (1U << 8)
648 #define CPUID_EXT_SSSE3 (1U << 9)
649 #define CPUID_EXT_CID (1U << 10)
650 #define CPUID_EXT_FMA (1U << 12)
651 #define CPUID_EXT_CX16 (1U << 13)
652 #define CPUID_EXT_XTPR (1U << 14)
653 #define CPUID_EXT_PDCM (1U << 15)
654 #define CPUID_EXT_PCID (1U << 17)
655 #define CPUID_EXT_DCA (1U << 18)
656 #define CPUID_EXT_SSE41 (1U << 19)
657 #define CPUID_EXT_SSE42 (1U << 20)
658 #define CPUID_EXT_X2APIC (1U << 21)
659 #define CPUID_EXT_MOVBE (1U << 22)
660 #define CPUID_EXT_POPCNT (1U << 23)
661 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
662 #define CPUID_EXT_AES (1U << 25)
663 #define CPUID_EXT_XSAVE (1U << 26)
664 #define CPUID_EXT_OSXSAVE (1U << 27)
665 #define CPUID_EXT_AVX (1U << 28)
666 #define CPUID_EXT_F16C (1U << 29)
667 #define CPUID_EXT_RDRAND (1U << 30)
668 #define CPUID_EXT_HYPERVISOR (1U << 31)
669
670 #define CPUID_EXT2_FPU (1U << 0)
671 #define CPUID_EXT2_VME (1U << 1)
672 #define CPUID_EXT2_DE (1U << 2)
673 #define CPUID_EXT2_PSE (1U << 3)
674 #define CPUID_EXT2_TSC (1U << 4)
675 #define CPUID_EXT2_MSR (1U << 5)
676 #define CPUID_EXT2_PAE (1U << 6)
677 #define CPUID_EXT2_MCE (1U << 7)
678 #define CPUID_EXT2_CX8 (1U << 8)
679 #define CPUID_EXT2_APIC (1U << 9)
680 #define CPUID_EXT2_SYSCALL (1U << 11)
681 #define CPUID_EXT2_MTRR (1U << 12)
682 #define CPUID_EXT2_PGE (1U << 13)
683 #define CPUID_EXT2_MCA (1U << 14)
684 #define CPUID_EXT2_CMOV (1U << 15)
685 #define CPUID_EXT2_PAT (1U << 16)
686 #define CPUID_EXT2_PSE36 (1U << 17)
687 #define CPUID_EXT2_MP (1U << 19)
688 #define CPUID_EXT2_NX (1U << 20)
689 #define CPUID_EXT2_MMXEXT (1U << 22)
690 #define CPUID_EXT2_MMX (1U << 23)
691 #define CPUID_EXT2_FXSR (1U << 24)
692 #define CPUID_EXT2_FFXSR (1U << 25)
693 #define CPUID_EXT2_PDPE1GB (1U << 26)
694 #define CPUID_EXT2_RDTSCP (1U << 27)
695 #define CPUID_EXT2_LM (1U << 29)
696 #define CPUID_EXT2_3DNOWEXT (1U << 30)
697 #define CPUID_EXT2_3DNOW (1U << 31)
698
699 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
700 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
701 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
702 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
703 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
704 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
705 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
706 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
707 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
708 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
709
710 #define CPUID_EXT3_LAHF_LM (1U << 0)
711 #define CPUID_EXT3_CMP_LEG (1U << 1)
712 #define CPUID_EXT3_SVM (1U << 2)
713 #define CPUID_EXT3_EXTAPIC (1U << 3)
714 #define CPUID_EXT3_CR8LEG (1U << 4)
715 #define CPUID_EXT3_ABM (1U << 5)
716 #define CPUID_EXT3_SSE4A (1U << 6)
717 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
718 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
719 #define CPUID_EXT3_OSVW (1U << 9)
720 #define CPUID_EXT3_IBS (1U << 10)
721 #define CPUID_EXT3_XOP (1U << 11)
722 #define CPUID_EXT3_SKINIT (1U << 12)
723 #define CPUID_EXT3_WDT (1U << 13)
724 #define CPUID_EXT3_LWP (1U << 15)
725 #define CPUID_EXT3_FMA4 (1U << 16)
726 #define CPUID_EXT3_TCE (1U << 17)
727 #define CPUID_EXT3_NODEID (1U << 19)
728 #define CPUID_EXT3_TBM (1U << 21)
729 #define CPUID_EXT3_TOPOEXT (1U << 22)
730 #define CPUID_EXT3_PERFCORE (1U << 23)
731 #define CPUID_EXT3_PERFNB (1U << 24)
732
733 #define CPUID_SVM_NPT (1U << 0)
734 #define CPUID_SVM_LBRV (1U << 1)
735 #define CPUID_SVM_SVMLOCK (1U << 2)
736 #define CPUID_SVM_NRIPSAVE (1U << 3)
737 #define CPUID_SVM_TSCSCALE (1U << 4)
738 #define CPUID_SVM_VMCBCLEAN (1U << 5)
739 #define CPUID_SVM_FLUSHASID (1U << 6)
740 #define CPUID_SVM_DECODEASSIST (1U << 7)
741 #define CPUID_SVM_PAUSEFILTER (1U << 10)
742 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
743 #define CPUID_SVM_AVIC (1U << 13)
744 #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15)
745 #define CPUID_SVM_VGIF (1U << 16)
746 #define CPUID_SVM_SVME_ADDR_CHK (1U << 28)
747
748 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
749 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
750 /* Support SGX */
751 #define CPUID_7_0_EBX_SGX (1U << 2)
752 /* 1st Group of Advanced Bit Manipulation Extensions */
753 #define CPUID_7_0_EBX_BMI1 (1U << 3)
754 /* Hardware Lock Elision */
755 #define CPUID_7_0_EBX_HLE (1U << 4)
756 /* Intel Advanced Vector Extensions 2 */
757 #define CPUID_7_0_EBX_AVX2 (1U << 5)
758 /* Supervisor-mode Execution Prevention */
759 #define CPUID_7_0_EBX_SMEP (1U << 7)
760 /* 2nd Group of Advanced Bit Manipulation Extensions */
761 #define CPUID_7_0_EBX_BMI2 (1U << 8)
762 /* Enhanced REP MOVSB/STOSB */
763 #define CPUID_7_0_EBX_ERMS (1U << 9)
764 /* Invalidate Process-Context Identifier */
765 #define CPUID_7_0_EBX_INVPCID (1U << 10)
766 /* Restricted Transactional Memory */
767 #define CPUID_7_0_EBX_RTM (1U << 11)
768 /* Memory Protection Extension */
769 #define CPUID_7_0_EBX_MPX (1U << 14)
770 /* AVX-512 Foundation */
771 #define CPUID_7_0_EBX_AVX512F (1U << 16)
772 /* AVX-512 Doubleword & Quadword Instruction */
773 #define CPUID_7_0_EBX_AVX512DQ (1U << 17)
774 /* Read Random SEED */
775 #define CPUID_7_0_EBX_RDSEED (1U << 18)
776 /* ADCX and ADOX instructions */
777 #define CPUID_7_0_EBX_ADX (1U << 19)
778 /* Supervisor Mode Access Prevention */
779 #define CPUID_7_0_EBX_SMAP (1U << 20)
780 /* AVX-512 Integer Fused Multiply Add */
781 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21)
782 /* Persistent Commit */
783 #define CPUID_7_0_EBX_PCOMMIT (1U << 22)
784 /* Flush a Cache Line Optimized */
785 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23)
786 /* Cache Line Write Back */
787 #define CPUID_7_0_EBX_CLWB (1U << 24)
788 /* Intel Processor Trace */
789 #define CPUID_7_0_EBX_INTEL_PT (1U << 25)
790 /* AVX-512 Prefetch */
791 #define CPUID_7_0_EBX_AVX512PF (1U << 26)
792 /* AVX-512 Exponential and Reciprocal */
793 #define CPUID_7_0_EBX_AVX512ER (1U << 27)
794 /* AVX-512 Conflict Detection */
795 #define CPUID_7_0_EBX_AVX512CD (1U << 28)
796 /* SHA1/SHA256 Instruction Extensions */
797 #define CPUID_7_0_EBX_SHA_NI (1U << 29)
798 /* AVX-512 Byte and Word Instructions */
799 #define CPUID_7_0_EBX_AVX512BW (1U << 30)
800 /* AVX-512 Vector Length Extensions */
801 #define CPUID_7_0_EBX_AVX512VL (1U << 31)
802
803 /* AVX-512 Vector Byte Manipulation Instruction */
804 #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1)
805 /* User-Mode Instruction Prevention */
806 #define CPUID_7_0_ECX_UMIP (1U << 2)
807 /* Protection Keys for User-mode Pages */
808 #define CPUID_7_0_ECX_PKU (1U << 3)
809 /* OS Enable Protection Keys */
810 #define CPUID_7_0_ECX_OSPKE (1U << 4)
811 /* UMONITOR/UMWAIT/TPAUSE Instructions */
812 #define CPUID_7_0_ECX_WAITPKG (1U << 5)
813 /* Additional AVX-512 Vector Byte Manipulation Instruction */
814 #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6)
815 /* Galois Field New Instructions */
816 #define CPUID_7_0_ECX_GFNI (1U << 8)
817 /* Vector AES Instructions */
818 #define CPUID_7_0_ECX_VAES (1U << 9)
819 /* Carry-Less Multiplication Quadword */
820 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
821 /* Vector Neural Network Instructions */
822 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
823 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
824 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
825 /* POPCNT for vectors of DW/QW */
826 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14)
827 /* 5-level Page Tables */
828 #define CPUID_7_0_ECX_LA57 (1U << 16)
829 /* Read Processor ID */
830 #define CPUID_7_0_ECX_RDPID (1U << 22)
831 /* Bus Lock Debug Exception */
832 #define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24)
833 /* Cache Line Demote Instruction */
834 #define CPUID_7_0_ECX_CLDEMOTE (1U << 25)
835 /* Move Doubleword as Direct Store Instruction */
836 #define CPUID_7_0_ECX_MOVDIRI (1U << 27)
837 /* Move 64 Bytes as Direct Store Instruction */
838 #define CPUID_7_0_ECX_MOVDIR64B (1U << 28)
839 /* Support SGX Launch Control */
840 #define CPUID_7_0_ECX_SGX_LC (1U << 30)
841 /* Protection Keys for Supervisor-mode Pages */
842 #define CPUID_7_0_ECX_PKS (1U << 31)
843
844 /* AVX512 Neural Network Instructions */
845 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2)
846 /* AVX512 Multiply Accumulation Single Precision */
847 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3)
848 /* Fast Short Rep Mov */
849 #define CPUID_7_0_EDX_FSRM (1U << 4)
850 /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */
851 #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8)
852 /* SERIALIZE instruction */
853 #define CPUID_7_0_EDX_SERIALIZE (1U << 14)
854 /* TSX Suspend Load Address Tracking instruction */
855 #define CPUID_7_0_EDX_TSX_LDTRK (1U << 16)
856 /* AVX512_FP16 instruction */
857 #define CPUID_7_0_EDX_AVX512_FP16 (1U << 23)
858 /* AMX tile (two-dimensional register) */
859 #define CPUID_7_0_EDX_AMX_TILE (1U << 24)
860 /* Speculation Control */
861 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26)
862 /* Single Thread Indirect Branch Predictors */
863 #define CPUID_7_0_EDX_STIBP (1U << 27)
864 /* Arch Capabilities */
865 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
866 /* Core Capability */
867 #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30)
868 /* Speculative Store Bypass Disable */
869 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31)
870
871 /* AVX VNNI Instruction */
872 #define CPUID_7_1_EAX_AVX_VNNI (1U << 4)
873 /* AVX512 BFloat16 Instruction */
874 #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5)
875
876 /* Packets which contain IP payload have LIP values */
877 #define CPUID_14_0_ECX_LIP (1U << 31)
878
879 /* CLZERO instruction */
880 #define CPUID_8000_0008_EBX_CLZERO (1U << 0)
881 /* Always save/restore FP error pointers */
882 #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2)
883 /* Write back and do not invalidate cache */
884 #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9)
885 /* Indirect Branch Prediction Barrier */
886 #define CPUID_8000_0008_EBX_IBPB (1U << 12)
887 /* Indirect Branch Restricted Speculation */
888 #define CPUID_8000_0008_EBX_IBRS (1U << 14)
889 /* Single Thread Indirect Branch Predictors */
890 #define CPUID_8000_0008_EBX_STIBP (1U << 15)
891 /* Speculative Store Bypass Disable */
892 #define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24)
893
894 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
895 #define CPUID_XSAVE_XSAVEC (1U << 1)
896 #define CPUID_XSAVE_XGETBV1 (1U << 2)
897 #define CPUID_XSAVE_XSAVES (1U << 3)
898
899 #define CPUID_6_EAX_ARAT (1U << 2)
900
901 /* CPUID[0x80000007].EDX flags: */
902 #define CPUID_APM_INVTSC (1U << 8)
903
904 #define CPUID_VENDOR_SZ 12
905
906 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
907 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
908 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
909 #define CPUID_VENDOR_INTEL "GenuineIntel"
910
911 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
912 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
913 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
914 #define CPUID_VENDOR_AMD "AuthenticAMD"
915
916 #define CPUID_VENDOR_VIA "CentaurHauls"
917
918 #define CPUID_VENDOR_HYGON "HygonGenuine"
919
920 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
921 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
922 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
923 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
924 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
925 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
926
927 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
928 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
929
930 /* CPUID[0xB].ECX level types */
931 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
932 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
933 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
934 #define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8)
935
936 /* MSR Feature Bits */
937 #define MSR_ARCH_CAP_RDCL_NO (1U << 0)
938 #define MSR_ARCH_CAP_IBRS_ALL (1U << 1)
939 #define MSR_ARCH_CAP_RSBA (1U << 2)
940 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
941 #define MSR_ARCH_CAP_SSB_NO (1U << 4)
942 #define MSR_ARCH_CAP_MDS_NO (1U << 5)
943 #define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6)
944 #define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7)
945 #define MSR_ARCH_CAP_TAA_NO (1U << 8)
946
947 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5)
948
949 /* VMX MSR features */
950 #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull
951 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32)
952 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32)
953 #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49)
954 #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54)
955 #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55)
956
957 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full
958 #define MSR_VMX_MISC_STORE_LMA (1ULL << 5)
959 #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6)
960 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7)
961 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8)
962 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull
963 #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29)
964 #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30)
965
966 #define MSR_VMX_EPT_EXECONLY (1ULL << 0)
967 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6)
968 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7)
969 #define MSR_VMX_EPT_UC (1ULL << 8)
970 #define MSR_VMX_EPT_WB (1ULL << 14)
971 #define MSR_VMX_EPT_2MB (1ULL << 16)
972 #define MSR_VMX_EPT_1GB (1ULL << 17)
973 #define MSR_VMX_EPT_INVEPT (1ULL << 20)
974 #define MSR_VMX_EPT_AD_BITS (1ULL << 21)
975 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22)
976 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25)
977 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26)
978 #define MSR_VMX_EPT_INVVPID (1ULL << 32)
979 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40)
980 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41)
981 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42)
982 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
983
984 #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0)
985
986
987 /* VMX controls */
988 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
989 #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008
990 #define VMX_CPU_BASED_HLT_EXITING 0x00000080
991 #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200
992 #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400
993 #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800
994 #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000
995 #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000
996 #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000
997 #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000
998 #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000
999 #define VMX_CPU_BASED_TPR_SHADOW 0x00200000
1000 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
1001 #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000
1002 #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000
1003 #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000
1004 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000
1005 #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000
1006 #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000
1007 #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000
1008 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
1009
1010 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
1011 #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002
1012 #define VMX_SECONDARY_EXEC_DESC 0x00000004
1013 #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008
1014 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
1015 #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020
1016 #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040
1017 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
1018 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
1019 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
1020 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
1021 #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800
1022 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
1023 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000
1024 #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000
1025 #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000
1026 #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000
1027 #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000
1028 #define VMX_SECONDARY_EXEC_XSAVES 0x00100000
1029 #define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000
1030
1031 #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001
1032 #define VMX_PIN_BASED_NMI_EXITING 0x00000008
1033 #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020
1034 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
1035 #define VMX_PIN_BASED_POSTED_INTR 0x00000080
1036
1037 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
1038 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
1039 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
1040 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
1041 #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000
1042 #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000
1043 #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000
1044 #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000
1045 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
1046 #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000
1047 #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000
1048 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000
1049 #define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000
1050
1051 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
1052 #define VMX_VM_ENTRY_IA32E_MODE 0x00000200
1053 #define VMX_VM_ENTRY_SMM 0x00000400
1054 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
1055 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
1056 #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000
1057 #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000
1058 #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000
1059 #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000
1060 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000
1061 #define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000
1062
1063 /* Supported Hyper-V Enlightenments */
1064 #define HYPERV_FEAT_RELAXED 0
1065 #define HYPERV_FEAT_VAPIC 1
1066 #define HYPERV_FEAT_TIME 2
1067 #define HYPERV_FEAT_CRASH 3
1068 #define HYPERV_FEAT_RESET 4
1069 #define HYPERV_FEAT_VPINDEX 5
1070 #define HYPERV_FEAT_RUNTIME 6
1071 #define HYPERV_FEAT_SYNIC 7
1072 #define HYPERV_FEAT_STIMER 8
1073 #define HYPERV_FEAT_FREQUENCIES 9
1074 #define HYPERV_FEAT_REENLIGHTENMENT 10
1075 #define HYPERV_FEAT_TLBFLUSH 11
1076 #define HYPERV_FEAT_EVMCS 12
1077 #define HYPERV_FEAT_IPI 13
1078 #define HYPERV_FEAT_STIMER_DIRECT 14
1079 #define HYPERV_FEAT_AVIC 15
1080
1081 #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY
1082 #define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF
1083 #endif
1084
1085 #define EXCP00_DIVZ 0
1086 #define EXCP01_DB 1
1087 #define EXCP02_NMI 2
1088 #define EXCP03_INT3 3
1089 #define EXCP04_INTO 4
1090 #define EXCP05_BOUND 5
1091 #define EXCP06_ILLOP 6
1092 #define EXCP07_PREX 7
1093 #define EXCP08_DBLE 8
1094 #define EXCP09_XERR 9
1095 #define EXCP0A_TSS 10
1096 #define EXCP0B_NOSEG 11
1097 #define EXCP0C_STACK 12
1098 #define EXCP0D_GPF 13
1099 #define EXCP0E_PAGE 14
1100 #define EXCP10_COPR 16
1101 #define EXCP11_ALGN 17
1102 #define EXCP12_MCHK 18
1103
1104 #define EXCP_VMEXIT 0x100 /* only for system emulation */
1105 #define EXCP_SYSCALL 0x101 /* only for user emulation */
1106 #define EXCP_VSYSCALL 0x102 /* only for user emulation */
1107
1108 /* i386-specific interrupt pending bits. */
1109 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
1110 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
1111 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
1112 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
1113 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
1114 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
1115 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
1116
1117 /* Use a clearer name for this. */
1118 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
1119
1120 /* Instead of computing the condition codes after each x86 instruction,
1121 * QEMU just stores one operand (called CC_SRC), the result
1122 * (called CC_DST) and the type of operation (called CC_OP). When the
1123 * condition codes are needed, the condition codes can be calculated
1124 * using this information. Condition codes are not generated if they
1125 * are only needed for conditional branches.
1126 */
1127 typedef enum {
1128 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1129 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
1130
1131 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1132 CC_OP_MULW,
1133 CC_OP_MULL,
1134 CC_OP_MULQ,
1135
1136 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1137 CC_OP_ADDW,
1138 CC_OP_ADDL,
1139 CC_OP_ADDQ,
1140
1141 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1142 CC_OP_ADCW,
1143 CC_OP_ADCL,
1144 CC_OP_ADCQ,
1145
1146 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1147 CC_OP_SUBW,
1148 CC_OP_SUBL,
1149 CC_OP_SUBQ,
1150
1151 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1152 CC_OP_SBBW,
1153 CC_OP_SBBL,
1154 CC_OP_SBBQ,
1155
1156 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1157 CC_OP_LOGICW,
1158 CC_OP_LOGICL,
1159 CC_OP_LOGICQ,
1160
1161 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1162 CC_OP_INCW,
1163 CC_OP_INCL,
1164 CC_OP_INCQ,
1165
1166 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1167 CC_OP_DECW,
1168 CC_OP_DECL,
1169 CC_OP_DECQ,
1170
1171 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
1172 CC_OP_SHLW,
1173 CC_OP_SHLL,
1174 CC_OP_SHLQ,
1175
1176 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1177 CC_OP_SARW,
1178 CC_OP_SARL,
1179 CC_OP_SARQ,
1180
1181 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1182 CC_OP_BMILGW,
1183 CC_OP_BMILGL,
1184 CC_OP_BMILGQ,
1185
1186 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
1187 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
1188 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
1189
1190 CC_OP_CLR, /* Z set, all other flags clear. */
1191 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
1192
1193 CC_OP_NB,
1194 } CCOp;
1195
1196 typedef struct SegmentCache {
1197 uint32_t selector;
1198 target_ulong base;
1199 uint32_t limit;
1200 uint32_t flags;
1201 } SegmentCache;
1202
1203 #define MMREG_UNION(n, bits) \
1204 union n { \
1205 uint8_t _b_##n[(bits)/8]; \
1206 uint16_t _w_##n[(bits)/16]; \
1207 uint32_t _l_##n[(bits)/32]; \
1208 uint64_t _q_##n[(bits)/64]; \
1209 float32 _s_##n[(bits)/32]; \
1210 float64 _d_##n[(bits)/64]; \
1211 }
1212
1213 typedef union {
1214 uint8_t _b[16];
1215 uint16_t _w[8];
1216 uint32_t _l[4];
1217 uint64_t _q[2];
1218 } XMMReg;
1219
1220 typedef union {
1221 uint8_t _b[32];
1222 uint16_t _w[16];
1223 uint32_t _l[8];
1224 uint64_t _q[4];
1225 } YMMReg;
1226
1227 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
1228 typedef MMREG_UNION(MMXReg, 64) MMXReg;
1229
1230 typedef struct BNDReg {
1231 uint64_t lb;
1232 uint64_t ub;
1233 } BNDReg;
1234
1235 typedef struct BNDCSReg {
1236 uint64_t cfgu;
1237 uint64_t sts;
1238 } BNDCSReg;
1239
1240 #define BNDCFG_ENABLE 1ULL
1241 #define BNDCFG_BNDPRESERVE 2ULL
1242 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
1243
1244 #ifdef HOST_WORDS_BIGENDIAN
1245 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
1246 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
1247 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
1248 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
1249 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1250 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
1251
1252 #define MMX_B(n) _b_MMXReg[7 - (n)]
1253 #define MMX_W(n) _w_MMXReg[3 - (n)]
1254 #define MMX_L(n) _l_MMXReg[1 - (n)]
1255 #define MMX_S(n) _s_MMXReg[1 - (n)]
1256 #else
1257 #define ZMM_B(n) _b_ZMMReg[n]
1258 #define ZMM_W(n) _w_ZMMReg[n]
1259 #define ZMM_L(n) _l_ZMMReg[n]
1260 #define ZMM_S(n) _s_ZMMReg[n]
1261 #define ZMM_Q(n) _q_ZMMReg[n]
1262 #define ZMM_D(n) _d_ZMMReg[n]
1263
1264 #define MMX_B(n) _b_MMXReg[n]
1265 #define MMX_W(n) _w_MMXReg[n]
1266 #define MMX_L(n) _l_MMXReg[n]
1267 #define MMX_S(n) _s_MMXReg[n]
1268 #endif
1269 #define MMX_Q(n) _q_MMXReg[n]
1270
1271 typedef union {
1272 floatx80 d __attribute__((aligned(16)));
1273 MMXReg mmx;
1274 } FPReg;
1275
1276 typedef struct {
1277 uint64_t base;
1278 uint64_t mask;
1279 } MTRRVar;
1280
1281 #define CPU_NB_REGS64 16
1282 #define CPU_NB_REGS32 8
1283
1284 #ifdef TARGET_X86_64
1285 #define CPU_NB_REGS CPU_NB_REGS64
1286 #else
1287 #define CPU_NB_REGS CPU_NB_REGS32
1288 #endif
1289
1290 #define MAX_FIXED_COUNTERS 3
1291 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1292
1293 #define TARGET_INSN_START_EXTRA_WORDS 1
1294
1295 #define NB_OPMASK_REGS 8
1296
1297 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1298 * that APIC ID hasn't been set yet
1299 */
1300 #define UNASSIGNED_APIC_ID 0xFFFFFFFF
1301
1302 typedef union X86LegacyXSaveArea {
1303 struct {
1304 uint16_t fcw;
1305 uint16_t fsw;
1306 uint8_t ftw;
1307 uint8_t reserved;
1308 uint16_t fpop;
1309 uint64_t fpip;
1310 uint64_t fpdp;
1311 uint32_t mxcsr;
1312 uint32_t mxcsr_mask;
1313 FPReg fpregs[8];
1314 uint8_t xmm_regs[16][16];
1315 };
1316 uint8_t data[512];
1317 } X86LegacyXSaveArea;
1318
1319 typedef struct X86XSaveHeader {
1320 uint64_t xstate_bv;
1321 uint64_t xcomp_bv;
1322 uint64_t reserve0;
1323 uint8_t reserved[40];
1324 } X86XSaveHeader;
1325
1326 /* Ext. save area 2: AVX State */
1327 typedef struct XSaveAVX {
1328 uint8_t ymmh[16][16];
1329 } XSaveAVX;
1330
1331 /* Ext. save area 3: BNDREG */
1332 typedef struct XSaveBNDREG {
1333 BNDReg bnd_regs[4];
1334 } XSaveBNDREG;
1335
1336 /* Ext. save area 4: BNDCSR */
1337 typedef union XSaveBNDCSR {
1338 BNDCSReg bndcsr;
1339 uint8_t data[64];
1340 } XSaveBNDCSR;
1341
1342 /* Ext. save area 5: Opmask */
1343 typedef struct XSaveOpmask {
1344 uint64_t opmask_regs[NB_OPMASK_REGS];
1345 } XSaveOpmask;
1346
1347 /* Ext. save area 6: ZMM_Hi256 */
1348 typedef struct XSaveZMM_Hi256 {
1349 uint8_t zmm_hi256[16][32];
1350 } XSaveZMM_Hi256;
1351
1352 /* Ext. save area 7: Hi16_ZMM */
1353 typedef struct XSaveHi16_ZMM {
1354 uint8_t hi16_zmm[16][64];
1355 } XSaveHi16_ZMM;
1356
1357 /* Ext. save area 9: PKRU state */
1358 typedef struct XSavePKRU {
1359 uint32_t pkru;
1360 uint32_t padding;
1361 } XSavePKRU;
1362
1363 /* Ext. save area 17: AMX XTILECFG state */
1364 typedef struct XSaveXTILECFG {
1365 uint8_t xtilecfg[64];
1366 } XSaveXTILECFG;
1367
1368 /* Ext. save area 18: AMX XTILEDATA state */
1369 typedef struct XSaveXTILEDATA {
1370 uint8_t xtiledata[8][1024];
1371 } XSaveXTILEDATA;
1372
1373 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1374 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1375 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1376 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1377 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1378 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1379 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1380 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40);
1381 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000);
1382
1383 typedef struct ExtSaveArea {
1384 uint32_t feature, bits;
1385 uint32_t offset, size;
1386 uint32_t ecx;
1387 } ExtSaveArea;
1388
1389 #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1)
1390
1391 extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT];
1392
1393 typedef enum TPRAccess {
1394 TPR_ACCESS_READ,
1395 TPR_ACCESS_WRITE,
1396 } TPRAccess;
1397
1398 /* Cache information data structures: */
1399
1400 enum CacheType {
1401 DATA_CACHE,
1402 INSTRUCTION_CACHE,
1403 UNIFIED_CACHE
1404 };
1405
1406 typedef struct CPUCacheInfo {
1407 enum CacheType type;
1408 uint8_t level;
1409 /* Size in bytes */
1410 uint32_t size;
1411 /* Line size, in bytes */
1412 uint16_t line_size;
1413 /*
1414 * Associativity.
1415 * Note: representation of fully-associative caches is not implemented
1416 */
1417 uint8_t associativity;
1418 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1419 uint8_t partitions;
1420 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1421 uint32_t sets;
1422 /*
1423 * Lines per tag.
1424 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1425 * (Is this synonym to @partitions?)
1426 */
1427 uint8_t lines_per_tag;
1428
1429 /* Self-initializing cache */
1430 bool self_init;
1431 /*
1432 * WBINVD/INVD is not guaranteed to act upon lower level caches of
1433 * non-originating threads sharing this cache.
1434 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1435 */
1436 bool no_invd_sharing;
1437 /*
1438 * Cache is inclusive of lower cache levels.
1439 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1440 */
1441 bool inclusive;
1442 /*
1443 * A complex function is used to index the cache, potentially using all
1444 * address bits. CPUID[4].EDX[bit 2].
1445 */
1446 bool complex_indexing;
1447 } CPUCacheInfo;
1448
1449
1450 typedef struct CPUCaches {
1451 CPUCacheInfo *l1d_cache;
1452 CPUCacheInfo *l1i_cache;
1453 CPUCacheInfo *l2_cache;
1454 CPUCacheInfo *l3_cache;
1455 } CPUCaches;
1456
1457 typedef struct HVFX86LazyFlags {
1458 target_ulong result;
1459 target_ulong auxbits;
1460 } HVFX86LazyFlags;
1461
1462 typedef struct CPUArchState {
1463 /* standard registers */
1464 target_ulong regs[CPU_NB_REGS];
1465 target_ulong eip;
1466 target_ulong eflags; /* eflags register. During CPU emulation, CC
1467 flags and DF are set to zero because they are
1468 stored elsewhere */
1469
1470 /* emulator internal eflags handling */
1471 target_ulong cc_dst;
1472 target_ulong cc_src;
1473 target_ulong cc_src2;
1474 uint32_t cc_op;
1475 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
1476 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1477 are known at translation time. */
1478 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
1479
1480 /* segments */
1481 SegmentCache segs[6]; /* selector values */
1482 SegmentCache ldt;
1483 SegmentCache tr;
1484 SegmentCache gdt; /* only base and limit are used */
1485 SegmentCache idt; /* only base and limit are used */
1486
1487 target_ulong cr[5]; /* NOTE: cr1 is unused */
1488
1489 bool pdptrs_valid;
1490 uint64_t pdptrs[4];
1491 int32_t a20_mask;
1492
1493 BNDReg bnd_regs[4];
1494 BNDCSReg bndcs_regs;
1495 uint64_t msr_bndcfgs;
1496 uint64_t efer;
1497
1498 /* Beginning of state preserved by INIT (dummy marker). */
1499 struct {} start_init_save;
1500
1501 /* FPU state */
1502 unsigned int fpstt; /* top of stack index */
1503 uint16_t fpus;
1504 uint16_t fpuc;
1505 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
1506 FPReg fpregs[8];
1507 /* KVM-only so far */
1508 uint16_t fpop;
1509 uint16_t fpcs;
1510 uint16_t fpds;
1511 uint64_t fpip;
1512 uint64_t fpdp;
1513
1514 /* emulator internal variables */
1515 float_status fp_status;
1516 floatx80 ft0;
1517
1518 float_status mmx_status; /* for 3DNow! float ops */
1519 float_status sse_status;
1520 uint32_t mxcsr;
1521 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1522 ZMMReg xmm_t0;
1523 MMXReg mmx_t0;
1524
1525 XMMReg ymmh_regs[CPU_NB_REGS];
1526
1527 uint64_t opmask_regs[NB_OPMASK_REGS];
1528 YMMReg zmmh_regs[CPU_NB_REGS];
1529 ZMMReg hi16_zmm_regs[CPU_NB_REGS];
1530
1531 /* sysenter registers */
1532 uint32_t sysenter_cs;
1533 target_ulong sysenter_esp;
1534 target_ulong sysenter_eip;
1535 uint64_t star;
1536
1537 uint64_t vm_hsave;
1538
1539 #ifdef TARGET_X86_64
1540 target_ulong lstar;
1541 target_ulong cstar;
1542 target_ulong fmask;
1543 target_ulong kernelgsbase;
1544 #endif
1545
1546 uint64_t tsc;
1547 uint64_t tsc_adjust;
1548 uint64_t tsc_deadline;
1549 uint64_t tsc_aux;
1550
1551 uint64_t xcr0;
1552
1553 uint64_t mcg_status;
1554 uint64_t msr_ia32_misc_enable;
1555 uint64_t msr_ia32_feature_control;
1556 uint64_t msr_ia32_sgxlepubkeyhash[4];
1557
1558 uint64_t msr_fixed_ctr_ctrl;
1559 uint64_t msr_global_ctrl;
1560 uint64_t msr_global_status;
1561 uint64_t msr_global_ovf_ctrl;
1562 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1563 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1564 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1565
1566 uint64_t pat;
1567 uint32_t smbase;
1568 uint64_t msr_smi_count;
1569
1570 uint32_t pkru;
1571 uint32_t pkrs;
1572 uint32_t tsx_ctrl;
1573
1574 uint64_t spec_ctrl;
1575 uint64_t amd_tsc_scale_msr;
1576 uint64_t virt_ssbd;
1577
1578 /* End of state preserved by INIT (dummy marker). */
1579 struct {} end_init_save;
1580
1581 uint64_t system_time_msr;
1582 uint64_t wall_clock_msr;
1583 uint64_t steal_time_msr;
1584 uint64_t async_pf_en_msr;
1585 uint64_t async_pf_int_msr;
1586 uint64_t pv_eoi_en_msr;
1587 uint64_t poll_control_msr;
1588
1589 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1590 uint64_t msr_hv_hypercall;
1591 uint64_t msr_hv_guest_os_id;
1592 uint64_t msr_hv_tsc;
1593
1594 /* Per-VCPU HV MSRs */
1595 uint64_t msr_hv_vapic;
1596 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
1597 uint64_t msr_hv_runtime;
1598 uint64_t msr_hv_synic_control;
1599 uint64_t msr_hv_synic_evt_page;
1600 uint64_t msr_hv_synic_msg_page;
1601 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1602 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1603 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
1604 uint64_t msr_hv_reenlightenment_control;
1605 uint64_t msr_hv_tsc_emulation_control;
1606 uint64_t msr_hv_tsc_emulation_status;
1607
1608 uint64_t msr_rtit_ctrl;
1609 uint64_t msr_rtit_status;
1610 uint64_t msr_rtit_output_base;
1611 uint64_t msr_rtit_output_mask;
1612 uint64_t msr_rtit_cr3_match;
1613 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1614
1615 /* exception/interrupt handling */
1616 int error_code;
1617 int exception_is_int;
1618 target_ulong exception_next_eip;
1619 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
1620 union {
1621 struct CPUBreakpoint *cpu_breakpoint[4];
1622 struct CPUWatchpoint *cpu_watchpoint[4];
1623 }; /* break/watchpoints for dr[0..3] */
1624 int old_exception; /* exception in flight */
1625
1626 uint64_t vm_vmcb;
1627 uint64_t tsc_offset;
1628 uint64_t intercept;
1629 uint16_t intercept_cr_read;
1630 uint16_t intercept_cr_write;
1631 uint16_t intercept_dr_read;
1632 uint16_t intercept_dr_write;
1633 uint32_t intercept_exceptions;
1634 uint64_t nested_cr3;
1635 uint32_t nested_pg_mode;
1636 uint8_t v_tpr;
1637 uint32_t int_ctl;
1638
1639 /* KVM states, automatically cleared on reset */
1640 uint8_t nmi_injected;
1641 uint8_t nmi_pending;
1642
1643 uintptr_t retaddr;
1644
1645 /* Fields up to this point are cleared by a CPU reset */
1646 struct {} end_reset_fields;
1647
1648 /* Fields after this point are preserved across CPU reset. */
1649
1650 /* processor features (e.g. for CPUID insn) */
1651 /* Minimum cpuid leaf 7 value */
1652 uint32_t cpuid_level_func7;
1653 /* Actual cpuid leaf 7 value */
1654 uint32_t cpuid_min_level_func7;
1655 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1656 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1657 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1658 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1659 /* Actual level/xlevel/xlevel2 value: */
1660 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
1661 uint32_t cpuid_vendor1;
1662 uint32_t cpuid_vendor2;
1663 uint32_t cpuid_vendor3;
1664 uint32_t cpuid_version;
1665 FeatureWordArray features;
1666 /* Features that were explicitly enabled/disabled */
1667 FeatureWordArray user_features;
1668 uint32_t cpuid_model[12];
1669 /* Cache information for CPUID. When legacy-cache=on, the cache data
1670 * on each CPUID leaf will be different, because we keep compatibility
1671 * with old QEMU versions.
1672 */
1673 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
1674
1675 /* MTRRs */
1676 uint64_t mtrr_fixed[11];
1677 uint64_t mtrr_deftype;
1678 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1679
1680 /* For KVM */
1681 uint32_t mp_state;
1682 int32_t exception_nr;
1683 int32_t interrupt_injected;
1684 uint8_t soft_interrupt;
1685 uint8_t exception_pending;
1686 uint8_t exception_injected;
1687 uint8_t has_error_code;
1688 uint8_t exception_has_payload;
1689 uint64_t exception_payload;
1690 uint32_t ins_len;
1691 uint32_t sipi_vector;
1692 bool tsc_valid;
1693 int64_t tsc_khz;
1694 int64_t user_tsc_khz; /* for sanity check only */
1695 uint64_t apic_bus_freq;
1696 #if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1697 void *xsave_buf;
1698 uint32_t xsave_buf_len;
1699 #endif
1700 #if defined(CONFIG_KVM)
1701 struct kvm_nested_state *nested_state;
1702 #endif
1703 #if defined(CONFIG_HVF)
1704 HVFX86LazyFlags hvf_lflags;
1705 void *hvf_mmio_buf;
1706 #endif
1707
1708 uint64_t mcg_cap;
1709 uint64_t mcg_ctl;
1710 uint64_t mcg_ext_ctl;
1711 uint64_t mce_banks[MCE_BANKS_DEF*4];
1712 uint64_t xstate_bv;
1713
1714 /* vmstate */
1715 uint16_t fpus_vmstate;
1716 uint16_t fptag_vmstate;
1717 uint16_t fpregs_format_vmstate;
1718
1719 uint64_t xss;
1720 uint32_t umwait;
1721
1722 TPRAccess tpr_access_type;
1723
1724 unsigned nr_dies;
1725 } CPUX86State;
1726
1727 struct kvm_msrs;
1728
1729 /**
1730 * X86CPU:
1731 * @env: #CPUX86State
1732 * @migratable: If set, only migratable flags will be accepted when "enforce"
1733 * mode is used, and only migratable flags will be included in the "host"
1734 * CPU model.
1735 *
1736 * An x86 CPU.
1737 */
1738 struct ArchCPU {
1739 /*< private >*/
1740 CPUState parent_obj;
1741 /*< public >*/
1742
1743 CPUNegativeOffsetState neg;
1744 CPUX86State env;
1745 VMChangeStateEntry *vmsentry;
1746
1747 uint64_t ucode_rev;
1748
1749 uint32_t hyperv_spinlock_attempts;
1750 char *hyperv_vendor;
1751 bool hyperv_synic_kvm_only;
1752 uint64_t hyperv_features;
1753 bool hyperv_passthrough;
1754 OnOffAuto hyperv_no_nonarch_cs;
1755 uint32_t hyperv_vendor_id[3];
1756 uint32_t hyperv_interface_id[4];
1757 uint32_t hyperv_limits[3];
1758 uint32_t hyperv_nested[4];
1759 bool hyperv_enforce_cpuid;
1760 uint32_t hyperv_ver_id_build;
1761 uint16_t hyperv_ver_id_major;
1762 uint16_t hyperv_ver_id_minor;
1763 uint32_t hyperv_ver_id_sp;
1764 uint8_t hyperv_ver_id_sb;
1765 uint32_t hyperv_ver_id_sn;
1766
1767 bool check_cpuid;
1768 bool enforce_cpuid;
1769 /*
1770 * Force features to be enabled even if the host doesn't support them.
1771 * This is dangerous and should be done only for testing CPUID
1772 * compatibility.
1773 */
1774 bool force_features;
1775 bool expose_kvm;
1776 bool expose_tcg;
1777 bool migratable;
1778 bool migrate_smi_count;
1779 bool max_features; /* Enable all supported features automatically */
1780 uint32_t apic_id;
1781
1782 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1783 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1784 bool vmware_cpuid_freq;
1785
1786 /* if true the CPUID code directly forward host cache leaves to the guest */
1787 bool cache_info_passthrough;
1788
1789 /* if true the CPUID code directly forwards
1790 * host monitor/mwait leaves to the guest */
1791 struct {
1792 uint32_t eax;
1793 uint32_t ebx;
1794 uint32_t ecx;
1795 uint32_t edx;
1796 } mwait;
1797
1798 /* Features that were filtered out because of missing host capabilities */
1799 FeatureWordArray filtered_features;
1800
1801 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1802 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1803 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1804 * capabilities) directly to the guest.
1805 */
1806 bool enable_pmu;
1807
1808 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1809 * disabled by default to avoid breaking migration between QEMU with
1810 * different LMCE configurations.
1811 */
1812 bool enable_lmce;
1813
1814 /* Compatibility bits for old machine types.
1815 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1816 * socket share an virtual l3 cache.
1817 */
1818 bool enable_l3_cache;
1819
1820 /* Compatibility bits for old machine types.
1821 * If true present the old cache topology information
1822 */
1823 bool legacy_cache;
1824
1825 /* Compatibility bits for old machine types: */
1826 bool enable_cpuid_0xb;
1827
1828 /* Enable auto level-increase for all CPUID leaves */
1829 bool full_cpuid_auto_level;
1830
1831 /* Only advertise CPUID leaves defined by the vendor */
1832 bool vendor_cpuid_only;
1833
1834 /* Enable auto level-increase for Intel Processor Trace leave */
1835 bool intel_pt_auto_level;
1836
1837 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1838 bool fill_mtrr_mask;
1839
1840 /* if true override the phys_bits value with a value read from the host */
1841 bool host_phys_bits;
1842
1843 /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1844 uint8_t host_phys_bits_limit;
1845
1846 /* Stop SMI delivery for migration compatibility with old machines */
1847 bool kvm_no_smi_migration;
1848
1849 /* Forcefully disable KVM PV features not exposed in guest CPUIDs */
1850 bool kvm_pv_enforce_cpuid;
1851
1852 /* Number of physical address bits supported */
1853 uint32_t phys_bits;
1854
1855 /* in order to simplify APIC support, we leave this pointer to the
1856 user */
1857 struct DeviceState *apic_state;
1858 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1859 Notifier machine_done;
1860
1861 struct kvm_msrs *kvm_msr_buf;
1862
1863 int32_t node_id; /* NUMA node this CPU belongs to */
1864 int32_t socket_id;
1865 int32_t die_id;
1866 int32_t core_id;
1867 int32_t thread_id;
1868
1869 int32_t hv_max_vps;
1870 };
1871
1872
1873 #ifndef CONFIG_USER_ONLY
1874 extern const VMStateDescription vmstate_x86_cpu;
1875 #endif
1876
1877 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
1878
1879 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1880 int cpuid, void *opaque);
1881 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1882 int cpuid, void *opaque);
1883 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1884 void *opaque);
1885 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1886 void *opaque);
1887
1888 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1889 Error **errp);
1890
1891 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
1892
1893 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1894 MemTxAttrs *attrs);
1895
1896 int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
1897 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1898
1899 void x86_cpu_list(void);
1900 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1901
1902 #ifndef CONFIG_USER_ONLY
1903 int cpu_get_pic_interrupt(CPUX86State *s);
1904
1905 /* MSDOS compatibility mode FPU exception support */
1906 void x86_register_ferr_irq(qemu_irq irq);
1907 void fpu_check_raise_ferr_irq(CPUX86State *s);
1908 void cpu_set_ignne(void);
1909 void cpu_clear_ignne(void);
1910 #endif
1911
1912 /* mpx_helper.c */
1913 void cpu_sync_bndcs_hflags(CPUX86State *env);
1914
1915 /* this function must always be used to load data in the segment
1916 cache: it synchronizes the hflags with the segment cache values */
1917 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1918 X86Seg seg_reg, unsigned int selector,
1919 target_ulong base,
1920 unsigned int limit,
1921 unsigned int flags)
1922 {
1923 SegmentCache *sc;
1924 unsigned int new_hflags;
1925
1926 sc = &env->segs[seg_reg];
1927 sc->selector = selector;
1928 sc->base = base;
1929 sc->limit = limit;
1930 sc->flags = flags;
1931
1932 /* update the hidden flags */
1933 {
1934 if (seg_reg == R_CS) {
1935 #ifdef TARGET_X86_64
1936 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1937 /* long mode */
1938 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1939 env->hflags &= ~(HF_ADDSEG_MASK);
1940 } else
1941 #endif
1942 {
1943 /* legacy / compatibility case */
1944 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1945 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1946 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1947 new_hflags;
1948 }
1949 }
1950 if (seg_reg == R_SS) {
1951 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1952 #if HF_CPL_MASK != 3
1953 #error HF_CPL_MASK is hardcoded
1954 #endif
1955 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1956 /* Possibly switch between BNDCFGS and BNDCFGU */
1957 cpu_sync_bndcs_hflags(env);
1958 }
1959 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1960 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1961 if (env->hflags & HF_CS64_MASK) {
1962 /* zero base assumed for DS, ES and SS in long mode */
1963 } else if (!(env->cr[0] & CR0_PE_MASK) ||
1964 (env->eflags & VM_MASK) ||
1965 !(env->hflags & HF_CS32_MASK)) {
1966 /* XXX: try to avoid this test. The problem comes from the
1967 fact that is real mode or vm86 mode we only modify the
1968 'base' and 'selector' fields of the segment cache to go
1969 faster. A solution may be to force addseg to one in
1970 translate-i386.c. */
1971 new_hflags |= HF_ADDSEG_MASK;
1972 } else {
1973 new_hflags |= ((env->segs[R_DS].base |
1974 env->segs[R_ES].base |
1975 env->segs[R_SS].base) != 0) <<
1976 HF_ADDSEG_SHIFT;
1977 }
1978 env->hflags = (env->hflags &
1979 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1980 }
1981 }
1982
1983 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1984 uint8_t sipi_vector)
1985 {
1986 CPUState *cs = CPU(cpu);
1987 CPUX86State *env = &cpu->env;
1988
1989 env->eip = 0;
1990 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1991 sipi_vector << 12,
1992 env->segs[R_CS].limit,
1993 env->segs[R_CS].flags);
1994 cs->halted = 0;
1995 }
1996
1997 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1998 target_ulong *base, unsigned int *limit,
1999 unsigned int *flags);
2000
2001 /* op_helper.c */
2002 /* used for debug or cpu save/restore */
2003
2004 /* cpu-exec.c */
2005 /* the following helpers are only usable in user mode simulation as
2006 they can trigger unexpected exceptions */
2007 void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector);
2008 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
2009 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2010 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
2011 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2012
2013 /* cpu.c */
2014 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
2015 uint32_t vendor2, uint32_t vendor3);
2016 typedef struct PropValue {
2017 const char *prop, *value;
2018 } PropValue;
2019 void x86_cpu_apply_props(X86CPU *cpu, PropValue *props);
2020
2021 uint32_t cpu_x86_virtual_addr_width(CPUX86State *env);
2022
2023 /* cpu.c other functions (cpuid) */
2024 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
2025 uint32_t *eax, uint32_t *ebx,
2026 uint32_t *ecx, uint32_t *edx);
2027 void cpu_clear_apic_feature(CPUX86State *env);
2028 void host_cpuid(uint32_t function, uint32_t count,
2029 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
2030
2031 /* helper.c */
2032 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2033
2034 #ifndef CONFIG_USER_ONLY
2035 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2036 {
2037 return !!attrs.secure;
2038 }
2039
2040 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
2041 {
2042 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
2043 }
2044
2045 /*
2046 * load efer and update the corresponding hflags. XXX: do consistency
2047 * checks with cpuid bits?
2048 */
2049 void cpu_load_efer(CPUX86State *env, uint64_t val);
2050 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
2051 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
2052 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
2053 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
2054 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
2055 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
2056 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
2057 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
2058 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
2059 #endif
2060
2061 /* will be suppressed */
2062 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
2063 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
2064 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
2065 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
2066
2067 /* hw/pc.c */
2068 uint64_t cpu_get_tsc(CPUX86State *env);
2069
2070 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
2071 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
2072 #define CPU_RESOLVING_TYPE TYPE_X86_CPU
2073
2074 #ifdef TARGET_X86_64
2075 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
2076 #else
2077 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
2078 #endif
2079
2080 #define cpu_list x86_cpu_list
2081
2082 /* MMU modes definitions */
2083 #define MMU_KSMAP_IDX 0
2084 #define MMU_USER_IDX 1
2085 #define MMU_KNOSMAP_IDX 2
2086 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
2087 {
2088 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
2089 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
2090 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2091 }
2092
2093 static inline int cpu_mmu_index_kernel(CPUX86State *env)
2094 {
2095 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
2096 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
2097 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2098 }
2099
2100 #define CC_DST (env->cc_dst)
2101 #define CC_SRC (env->cc_src)
2102 #define CC_SRC2 (env->cc_src2)
2103 #define CC_OP (env->cc_op)
2104
2105 #include "exec/cpu-all.h"
2106 #include "svm.h"
2107
2108 #if !defined(CONFIG_USER_ONLY)
2109 #include "hw/i386/apic.h"
2110 #endif
2111
2112 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
2113 target_ulong *cs_base, uint32_t *flags)
2114 {
2115 *cs_base = env->segs[R_CS].base;
2116 *pc = *cs_base + env->eip;
2117 *flags = env->hflags |
2118 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
2119 }
2120
2121 void do_cpu_init(X86CPU *cpu);
2122 void do_cpu_sipi(X86CPU *cpu);
2123
2124 #define MCE_INJECT_BROADCAST 1
2125 #define MCE_INJECT_UNCOND_AO 2
2126
2127 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
2128 uint64_t status, uint64_t mcg_status, uint64_t addr,
2129 uint64_t misc, int flags);
2130
2131 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2132
2133 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2134 {
2135 uint32_t eflags = env->eflags;
2136 if (tcg_enabled()) {
2137 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2138 }
2139 return eflags;
2140 }
2141
2142 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2143 {
2144 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2145 }
2146
2147 static inline int32_t x86_get_a20_mask(CPUX86State *env)
2148 {
2149 if (env->hflags & HF_SMM_MASK) {
2150 return -1;
2151 } else {
2152 return env->a20_mask;
2153 }
2154 }
2155
2156 static inline bool cpu_has_vmx(CPUX86State *env)
2157 {
2158 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2159 }
2160
2161 static inline bool cpu_has_svm(CPUX86State *env)
2162 {
2163 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM;
2164 }
2165
2166 /*
2167 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2168 * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2169 * VMX operation. This is because CR4.VMXE is one of the bits set
2170 * in MSR_IA32_VMX_CR4_FIXED1.
2171 *
2172 * There is one exception to above statement when vCPU enters SMM mode.
2173 * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2174 * may also reset CR4.VMXE during execution in SMM mode.
2175 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2176 * and CR4.VMXE is restored to it's original value of being set.
2177 *
2178 * Therefore, when vCPU is not in SMM mode, we can infer whether
2179 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2180 * know for certain.
2181 */
2182 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2183 {
2184 return cpu_has_vmx(env) &&
2185 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2186 }
2187
2188 /* excp_helper.c */
2189 int get_pg_mode(CPUX86State *env);
2190
2191 /* fpu_helper.c */
2192 void update_fp_status(CPUX86State *env);
2193 void update_mxcsr_status(CPUX86State *env);
2194 void update_mxcsr_from_sse_status(CPUX86State *env);
2195
2196 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2197 {
2198 env->mxcsr = mxcsr;
2199 if (tcg_enabled()) {
2200 update_mxcsr_status(env);
2201 }
2202 }
2203
2204 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2205 {
2206 env->fpuc = fpuc;
2207 if (tcg_enabled()) {
2208 update_fp_status(env);
2209 }
2210 }
2211
2212 /* mem_helper.c */
2213 void helper_lock_init(void);
2214
2215 /* svm_helper.c */
2216 #ifdef CONFIG_USER_ONLY
2217 static inline void
2218 cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2219 uint64_t param, uintptr_t retaddr)
2220 { /* no-op */ }
2221 static inline bool
2222 cpu_svm_has_intercept(CPUX86State *env, uint32_t type)
2223 { return false; }
2224 #else
2225 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2226 uint64_t param, uintptr_t retaddr);
2227 bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type);
2228 #endif
2229
2230 /* apic.c */
2231 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
2232 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2233 TPRAccess access);
2234
2235 /* Special values for X86CPUVersion: */
2236
2237 /* Resolve to latest CPU version */
2238 #define CPU_VERSION_LATEST -1
2239
2240 /*
2241 * Resolve to version defined by current machine type.
2242 * See x86_cpu_set_default_version()
2243 */
2244 #define CPU_VERSION_AUTO -2
2245
2246 /* Don't resolve to any versioned CPU models, like old QEMU versions */
2247 #define CPU_VERSION_LEGACY 0
2248
2249 typedef int X86CPUVersion;
2250
2251 /*
2252 * Set default CPU model version for CPU models having
2253 * version == CPU_VERSION_AUTO.
2254 */
2255 void x86_cpu_set_default_version(X86CPUVersion version);
2256
2257 #define APIC_DEFAULT_ADDRESS 0xfee00000
2258 #define APIC_SPACE_SIZE 0x100000
2259
2260 /* cpu-dump.c */
2261 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
2262
2263 /* cpu.c */
2264 bool cpu_is_bsp(X86CPU *cpu);
2265
2266 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen);
2267 void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen);
2268 void x86_update_hflags(CPUX86State* env);
2269
2270 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2271 {
2272 return !!(cpu->hyperv_features & BIT(feat));
2273 }
2274
2275 static inline uint64_t cr4_reserved_bits(CPUX86State *env)
2276 {
2277 uint64_t reserved_bits = CR4_RESERVED_MASK;
2278 if (!env->features[FEAT_XSAVE]) {
2279 reserved_bits |= CR4_OSXSAVE_MASK;
2280 }
2281 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) {
2282 reserved_bits |= CR4_SMEP_MASK;
2283 }
2284 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) {
2285 reserved_bits |= CR4_SMAP_MASK;
2286 }
2287 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) {
2288 reserved_bits |= CR4_FSGSBASE_MASK;
2289 }
2290 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) {
2291 reserved_bits |= CR4_PKE_MASK;
2292 }
2293 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) {
2294 reserved_bits |= CR4_LA57_MASK;
2295 }
2296 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) {
2297 reserved_bits |= CR4_UMIP_MASK;
2298 }
2299 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) {
2300 reserved_bits |= CR4_PKS_MASK;
2301 }
2302 return reserved_bits;
2303 }
2304
2305 static inline bool ctl_has_irq(CPUX86State *env)
2306 {
2307 uint32_t int_prio;
2308 uint32_t tpr;
2309
2310 int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT;
2311 tpr = env->int_ctl & V_TPR_MASK;
2312
2313 if (env->int_ctl & V_IGN_TPR_MASK) {
2314 return (env->int_ctl & V_IRQ_MASK);
2315 }
2316
2317 return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr);
2318 }
2319
2320 hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type,
2321 int *prot);
2322 #if defined(TARGET_X86_64) && \
2323 defined(CONFIG_USER_ONLY) && \
2324 defined(CONFIG_LINUX)
2325 # define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20)
2326 #endif
2327
2328 #endif /* I386_CPU_H */