]> git.proxmox.com Git - mirror_qemu.git/blob - target/i386/cpu.h
target/i386: add FZRM, FSRS, FSRC
[mirror_qemu.git] / target / i386 / cpu.h
1 /*
2 * i386 virtual CPU header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20 #ifndef I386_CPU_H
21 #define I386_CPU_H
22
23 #include "sysemu/tcg.h"
24 #include "cpu-qom.h"
25 #include "kvm/hyperv-proto.h"
26 #include "exec/cpu-defs.h"
27 #include "qapi/qapi-types-common.h"
28 #include "qemu/cpu-float.h"
29
30 /* The x86 has a strong memory model with some store-after-load re-ordering */
31 #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
32
33 #define KVM_HAVE_MCE_INJECTION 1
34
35 /* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37 #define TARGET_HAS_PRECISE_SMC
38
39 #ifdef TARGET_X86_64
40 #define I386_ELF_MACHINE EM_X86_64
41 #define ELF_MACHINE_UNAME "x86_64"
42 #else
43 #define I386_ELF_MACHINE EM_386
44 #define ELF_MACHINE_UNAME "i686"
45 #endif
46
47 enum {
48 R_EAX = 0,
49 R_ECX = 1,
50 R_EDX = 2,
51 R_EBX = 3,
52 R_ESP = 4,
53 R_EBP = 5,
54 R_ESI = 6,
55 R_EDI = 7,
56 R_R8 = 8,
57 R_R9 = 9,
58 R_R10 = 10,
59 R_R11 = 11,
60 R_R12 = 12,
61 R_R13 = 13,
62 R_R14 = 14,
63 R_R15 = 15,
64
65 R_AL = 0,
66 R_CL = 1,
67 R_DL = 2,
68 R_BL = 3,
69 R_AH = 4,
70 R_CH = 5,
71 R_DH = 6,
72 R_BH = 7,
73 };
74
75 typedef enum X86Seg {
76 R_ES = 0,
77 R_CS = 1,
78 R_SS = 2,
79 R_DS = 3,
80 R_FS = 4,
81 R_GS = 5,
82 R_LDTR = 6,
83 R_TR = 7,
84 } X86Seg;
85
86 /* segment descriptor fields */
87 #define DESC_G_SHIFT 23
88 #define DESC_G_MASK (1 << DESC_G_SHIFT)
89 #define DESC_B_SHIFT 22
90 #define DESC_B_MASK (1 << DESC_B_SHIFT)
91 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
92 #define DESC_L_MASK (1 << DESC_L_SHIFT)
93 #define DESC_AVL_SHIFT 20
94 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
95 #define DESC_P_SHIFT 15
96 #define DESC_P_MASK (1 << DESC_P_SHIFT)
97 #define DESC_DPL_SHIFT 13
98 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
99 #define DESC_S_SHIFT 12
100 #define DESC_S_MASK (1 << DESC_S_SHIFT)
101 #define DESC_TYPE_SHIFT 8
102 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
103 #define DESC_A_MASK (1 << 8)
104
105 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
106 #define DESC_C_MASK (1 << 10) /* code: conforming */
107 #define DESC_R_MASK (1 << 9) /* code: readable */
108
109 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
110 #define DESC_W_MASK (1 << 9) /* data: writable */
111
112 #define DESC_TSS_BUSY_MASK (1 << 9)
113
114 /* eflags masks */
115 #define CC_C 0x0001
116 #define CC_P 0x0004
117 #define CC_A 0x0010
118 #define CC_Z 0x0040
119 #define CC_S 0x0080
120 #define CC_O 0x0800
121
122 #define TF_SHIFT 8
123 #define IOPL_SHIFT 12
124 #define VM_SHIFT 17
125
126 #define TF_MASK 0x00000100
127 #define IF_MASK 0x00000200
128 #define DF_MASK 0x00000400
129 #define IOPL_MASK 0x00003000
130 #define NT_MASK 0x00004000
131 #define RF_MASK 0x00010000
132 #define VM_MASK 0x00020000
133 #define AC_MASK 0x00040000
134 #define VIF_MASK 0x00080000
135 #define VIP_MASK 0x00100000
136 #define ID_MASK 0x00200000
137
138 /* hidden flags - used internally by qemu to represent additional cpu
139 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
140 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
141 positions to ease oring with eflags. */
142 /* current cpl */
143 #define HF_CPL_SHIFT 0
144 /* true if hardware interrupts must be disabled for next instruction */
145 #define HF_INHIBIT_IRQ_SHIFT 3
146 /* 16 or 32 segments */
147 #define HF_CS32_SHIFT 4
148 #define HF_SS32_SHIFT 5
149 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
150 #define HF_ADDSEG_SHIFT 6
151 /* copy of CR0.PE (protected mode) */
152 #define HF_PE_SHIFT 7
153 #define HF_TF_SHIFT 8 /* must be same as eflags */
154 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
155 #define HF_EM_SHIFT 10
156 #define HF_TS_SHIFT 11
157 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
158 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
159 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
160 #define HF_RF_SHIFT 16 /* must be same as eflags */
161 #define HF_VM_SHIFT 17 /* must be same as eflags */
162 #define HF_AC_SHIFT 18 /* must be same as eflags */
163 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
164 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
165 #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */
166 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
167 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
168 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
169 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
170 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
171 #define HF_UMIP_SHIFT 27 /* CR4.UMIP */
172 #define HF_AVX_EN_SHIFT 28 /* AVX Enabled (CR4+XCR0) */
173
174 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
175 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
176 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
177 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
178 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
179 #define HF_PE_MASK (1 << HF_PE_SHIFT)
180 #define HF_TF_MASK (1 << HF_TF_SHIFT)
181 #define HF_MP_MASK (1 << HF_MP_SHIFT)
182 #define HF_EM_MASK (1 << HF_EM_SHIFT)
183 #define HF_TS_MASK (1 << HF_TS_SHIFT)
184 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
185 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
186 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
187 #define HF_RF_MASK (1 << HF_RF_SHIFT)
188 #define HF_VM_MASK (1 << HF_VM_SHIFT)
189 #define HF_AC_MASK (1 << HF_AC_SHIFT)
190 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
191 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
192 #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT)
193 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
194 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
195 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
196 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
197 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
198 #define HF_UMIP_MASK (1 << HF_UMIP_SHIFT)
199 #define HF_AVX_EN_MASK (1 << HF_AVX_EN_SHIFT)
200
201 /* hflags2 */
202
203 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
204 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
205 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
206 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
207 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
208 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
209 #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */
210 #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */
211 #define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/
212
213 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
214 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
215 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
216 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
217 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
218 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
219 #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT)
220 #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT)
221 #define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT)
222
223 #define CR0_PE_SHIFT 0
224 #define CR0_MP_SHIFT 1
225
226 #define CR0_PE_MASK (1U << 0)
227 #define CR0_MP_MASK (1U << 1)
228 #define CR0_EM_MASK (1U << 2)
229 #define CR0_TS_MASK (1U << 3)
230 #define CR0_ET_MASK (1U << 4)
231 #define CR0_NE_MASK (1U << 5)
232 #define CR0_WP_MASK (1U << 16)
233 #define CR0_AM_MASK (1U << 18)
234 #define CR0_NW_MASK (1U << 29)
235 #define CR0_CD_MASK (1U << 30)
236 #define CR0_PG_MASK (1U << 31)
237
238 #define CR4_VME_MASK (1U << 0)
239 #define CR4_PVI_MASK (1U << 1)
240 #define CR4_TSD_MASK (1U << 2)
241 #define CR4_DE_MASK (1U << 3)
242 #define CR4_PSE_MASK (1U << 4)
243 #define CR4_PAE_MASK (1U << 5)
244 #define CR4_MCE_MASK (1U << 6)
245 #define CR4_PGE_MASK (1U << 7)
246 #define CR4_PCE_MASK (1U << 8)
247 #define CR4_OSFXSR_SHIFT 9
248 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
249 #define CR4_OSXMMEXCPT_MASK (1U << 10)
250 #define CR4_UMIP_MASK (1U << 11)
251 #define CR4_LA57_MASK (1U << 12)
252 #define CR4_VMXE_MASK (1U << 13)
253 #define CR4_SMXE_MASK (1U << 14)
254 #define CR4_FSGSBASE_MASK (1U << 16)
255 #define CR4_PCIDE_MASK (1U << 17)
256 #define CR4_OSXSAVE_MASK (1U << 18)
257 #define CR4_SMEP_MASK (1U << 20)
258 #define CR4_SMAP_MASK (1U << 21)
259 #define CR4_PKE_MASK (1U << 22)
260 #define CR4_PKS_MASK (1U << 24)
261
262 #define CR4_RESERVED_MASK \
263 (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \
264 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \
265 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \
266 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \
267 | CR4_LA57_MASK \
268 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \
269 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK))
270
271 #define DR6_BD (1 << 13)
272 #define DR6_BS (1 << 14)
273 #define DR6_BT (1 << 15)
274 #define DR6_FIXED_1 0xffff0ff0
275
276 #define DR7_GD (1 << 13)
277 #define DR7_TYPE_SHIFT 16
278 #define DR7_LEN_SHIFT 18
279 #define DR7_FIXED_1 0x00000400
280 #define DR7_GLOBAL_BP_MASK 0xaa
281 #define DR7_LOCAL_BP_MASK 0x55
282 #define DR7_MAX_BP 4
283 #define DR7_TYPE_BP_INST 0x0
284 #define DR7_TYPE_DATA_WR 0x1
285 #define DR7_TYPE_IO_RW 0x2
286 #define DR7_TYPE_DATA_RW 0x3
287
288 #define DR_RESERVED_MASK 0xffffffff00000000ULL
289
290 #define PG_PRESENT_BIT 0
291 #define PG_RW_BIT 1
292 #define PG_USER_BIT 2
293 #define PG_PWT_BIT 3
294 #define PG_PCD_BIT 4
295 #define PG_ACCESSED_BIT 5
296 #define PG_DIRTY_BIT 6
297 #define PG_PSE_BIT 7
298 #define PG_GLOBAL_BIT 8
299 #define PG_PSE_PAT_BIT 12
300 #define PG_PKRU_BIT 59
301 #define PG_NX_BIT 63
302
303 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
304 #define PG_RW_MASK (1 << PG_RW_BIT)
305 #define PG_USER_MASK (1 << PG_USER_BIT)
306 #define PG_PWT_MASK (1 << PG_PWT_BIT)
307 #define PG_PCD_MASK (1 << PG_PCD_BIT)
308 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
309 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
310 #define PG_PSE_MASK (1 << PG_PSE_BIT)
311 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
312 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
313 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
314 #define PG_HI_USER_MASK 0x7ff0000000000000LL
315 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
316 #define PG_NX_MASK (1ULL << PG_NX_BIT)
317
318 #define PG_ERROR_W_BIT 1
319
320 #define PG_ERROR_P_MASK 0x01
321 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
322 #define PG_ERROR_U_MASK 0x04
323 #define PG_ERROR_RSVD_MASK 0x08
324 #define PG_ERROR_I_D_MASK 0x10
325 #define PG_ERROR_PK_MASK 0x20
326
327 #define PG_MODE_PAE (1 << 0)
328 #define PG_MODE_LMA (1 << 1)
329 #define PG_MODE_NXE (1 << 2)
330 #define PG_MODE_PSE (1 << 3)
331 #define PG_MODE_LA57 (1 << 4)
332 #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15)
333
334 /* Bits of CR4 that do not affect the NPT page format. */
335 #define PG_MODE_WP (1 << 16)
336 #define PG_MODE_PKE (1 << 17)
337 #define PG_MODE_PKS (1 << 18)
338 #define PG_MODE_SMEP (1 << 19)
339
340 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
341 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
342 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
343
344 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
345 #define MCE_BANKS_DEF 10
346
347 #define MCG_CAP_BANKS_MASK 0xff
348
349 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
350 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
351 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
352 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
353
354 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
355
356 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
357 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
358 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
359 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
360 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
361 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
362 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
363 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
364 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
365
366 /* MISC register defines */
367 #define MCM_ADDR_SEGOFF 0 /* segment offset */
368 #define MCM_ADDR_LINEAR 1 /* linear address */
369 #define MCM_ADDR_PHYS 2 /* physical address */
370 #define MCM_ADDR_MEM 3 /* memory address */
371 #define MCM_ADDR_GENERIC 7 /* generic */
372
373 #define MSR_IA32_TSC 0x10
374 #define MSR_IA32_APICBASE 0x1b
375 #define MSR_IA32_APICBASE_BSP (1<<8)
376 #define MSR_IA32_APICBASE_ENABLE (1<<11)
377 #define MSR_IA32_APICBASE_EXTD (1 << 10)
378 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
379 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
380 #define MSR_TSC_ADJUST 0x0000003b
381 #define MSR_IA32_SPEC_CTRL 0x48
382 #define MSR_VIRT_SSBD 0xc001011f
383 #define MSR_IA32_PRED_CMD 0x49
384 #define MSR_IA32_UCODE_REV 0x8b
385 #define MSR_IA32_CORE_CAPABILITY 0xcf
386
387 #define MSR_IA32_ARCH_CAPABILITIES 0x10a
388 #define ARCH_CAP_TSX_CTRL_MSR (1<<7)
389
390 #define MSR_IA32_PERF_CAPABILITIES 0x345
391 #define PERF_CAP_LBR_FMT 0x3f
392
393 #define MSR_IA32_TSX_CTRL 0x122
394 #define MSR_IA32_TSCDEADLINE 0x6e0
395 #define MSR_IA32_PKRS 0x6e1
396 #define MSR_ARCH_LBR_CTL 0x000014ce
397 #define MSR_ARCH_LBR_DEPTH 0x000014cf
398 #define MSR_ARCH_LBR_FROM_0 0x00001500
399 #define MSR_ARCH_LBR_TO_0 0x00001600
400 #define MSR_ARCH_LBR_INFO_0 0x00001200
401
402 #define FEATURE_CONTROL_LOCKED (1<<0)
403 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1)
404 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
405 #define FEATURE_CONTROL_SGX_LC (1ULL << 17)
406 #define FEATURE_CONTROL_SGX (1ULL << 18)
407 #define FEATURE_CONTROL_LMCE (1<<20)
408
409 #define MSR_IA32_SGXLEPUBKEYHASH0 0x8c
410 #define MSR_IA32_SGXLEPUBKEYHASH1 0x8d
411 #define MSR_IA32_SGXLEPUBKEYHASH2 0x8e
412 #define MSR_IA32_SGXLEPUBKEYHASH3 0x8f
413
414 #define MSR_P6_PERFCTR0 0xc1
415
416 #define MSR_IA32_SMBASE 0x9e
417 #define MSR_SMI_COUNT 0x34
418 #define MSR_CORE_THREAD_COUNT 0x35
419 #define MSR_MTRRcap 0xfe
420 #define MSR_MTRRcap_VCNT 8
421 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
422 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
423
424 #define MSR_IA32_SYSENTER_CS 0x174
425 #define MSR_IA32_SYSENTER_ESP 0x175
426 #define MSR_IA32_SYSENTER_EIP 0x176
427
428 #define MSR_MCG_CAP 0x179
429 #define MSR_MCG_STATUS 0x17a
430 #define MSR_MCG_CTL 0x17b
431 #define MSR_MCG_EXT_CTL 0x4d0
432
433 #define MSR_P6_EVNTSEL0 0x186
434
435 #define MSR_IA32_PERF_STATUS 0x198
436
437 #define MSR_IA32_MISC_ENABLE 0x1a0
438 /* Indicates good rep/movs microcode on some processors: */
439 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
440 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
441
442 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
443 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
444
445 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
446
447 #define MSR_MTRRfix64K_00000 0x250
448 #define MSR_MTRRfix16K_80000 0x258
449 #define MSR_MTRRfix16K_A0000 0x259
450 #define MSR_MTRRfix4K_C0000 0x268
451 #define MSR_MTRRfix4K_C8000 0x269
452 #define MSR_MTRRfix4K_D0000 0x26a
453 #define MSR_MTRRfix4K_D8000 0x26b
454 #define MSR_MTRRfix4K_E0000 0x26c
455 #define MSR_MTRRfix4K_E8000 0x26d
456 #define MSR_MTRRfix4K_F0000 0x26e
457 #define MSR_MTRRfix4K_F8000 0x26f
458
459 #define MSR_PAT 0x277
460
461 #define MSR_MTRRdefType 0x2ff
462
463 #define MSR_CORE_PERF_FIXED_CTR0 0x309
464 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
465 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
466 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
467 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
468 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
469 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
470
471 #define MSR_MC0_CTL 0x400
472 #define MSR_MC0_STATUS 0x401
473 #define MSR_MC0_ADDR 0x402
474 #define MSR_MC0_MISC 0x403
475
476 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560
477 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561
478 #define MSR_IA32_RTIT_CTL 0x570
479 #define MSR_IA32_RTIT_STATUS 0x571
480 #define MSR_IA32_RTIT_CR3_MATCH 0x572
481 #define MSR_IA32_RTIT_ADDR0_A 0x580
482 #define MSR_IA32_RTIT_ADDR0_B 0x581
483 #define MSR_IA32_RTIT_ADDR1_A 0x582
484 #define MSR_IA32_RTIT_ADDR1_B 0x583
485 #define MSR_IA32_RTIT_ADDR2_A 0x584
486 #define MSR_IA32_RTIT_ADDR2_B 0x585
487 #define MSR_IA32_RTIT_ADDR3_A 0x586
488 #define MSR_IA32_RTIT_ADDR3_B 0x587
489 #define MAX_RTIT_ADDRS 8
490
491 #define MSR_EFER 0xc0000080
492
493 #define MSR_EFER_SCE (1 << 0)
494 #define MSR_EFER_LME (1 << 8)
495 #define MSR_EFER_LMA (1 << 10)
496 #define MSR_EFER_NXE (1 << 11)
497 #define MSR_EFER_SVME (1 << 12)
498 #define MSR_EFER_FFXSR (1 << 14)
499
500 #define MSR_EFER_RESERVED\
501 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\
502 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\
503 | MSR_EFER_FFXSR))
504
505 #define MSR_STAR 0xc0000081
506 #define MSR_LSTAR 0xc0000082
507 #define MSR_CSTAR 0xc0000083
508 #define MSR_FMASK 0xc0000084
509 #define MSR_FSBASE 0xc0000100
510 #define MSR_GSBASE 0xc0000101
511 #define MSR_KERNELGSBASE 0xc0000102
512 #define MSR_TSC_AUX 0xc0000103
513 #define MSR_AMD64_TSC_RATIO 0xc0000104
514
515 #define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL
516
517 #define MSR_VM_HSAVE_PA 0xc0010117
518
519 #define MSR_IA32_XFD 0x000001c4
520 #define MSR_IA32_XFD_ERR 0x000001c5
521
522 #define MSR_IA32_BNDCFGS 0x00000d90
523 #define MSR_IA32_XSS 0x00000da0
524 #define MSR_IA32_UMWAIT_CONTROL 0xe1
525
526 #define MSR_IA32_VMX_BASIC 0x00000480
527 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
528 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
529 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
530 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
531 #define MSR_IA32_VMX_MISC 0x00000485
532 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
533 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
534 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
535 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
536 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
537 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
538 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
539 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
540 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
541 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
542 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
543 #define MSR_IA32_VMX_VMFUNC 0x00000491
544
545 #define XSTATE_FP_BIT 0
546 #define XSTATE_SSE_BIT 1
547 #define XSTATE_YMM_BIT 2
548 #define XSTATE_BNDREGS_BIT 3
549 #define XSTATE_BNDCSR_BIT 4
550 #define XSTATE_OPMASK_BIT 5
551 #define XSTATE_ZMM_Hi256_BIT 6
552 #define XSTATE_Hi16_ZMM_BIT 7
553 #define XSTATE_PKRU_BIT 9
554 #define XSTATE_ARCH_LBR_BIT 15
555 #define XSTATE_XTILE_CFG_BIT 17
556 #define XSTATE_XTILE_DATA_BIT 18
557
558 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
559 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
560 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
561 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
562 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
563 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
564 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
565 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
566 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
567 #define XSTATE_ARCH_LBR_MASK (1ULL << XSTATE_ARCH_LBR_BIT)
568 #define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT)
569 #define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT)
570
571 #define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK)
572
573 #define ESA_FEATURE_ALIGN64_BIT 1
574 #define ESA_FEATURE_XFD_BIT 2
575
576 #define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT)
577 #define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT)
578
579
580 /* CPUID feature bits available in XCR0 */
581 #define CPUID_XSTATE_XCR0_MASK (XSTATE_FP_MASK | XSTATE_SSE_MASK | \
582 XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \
583 XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \
584 XSTATE_ZMM_Hi256_MASK | \
585 XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \
586 XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK)
587
588 /* CPUID feature words */
589 typedef enum FeatureWord {
590 FEAT_1_EDX, /* CPUID[1].EDX */
591 FEAT_1_ECX, /* CPUID[1].ECX */
592 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
593 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
594 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
595 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */
596 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
597 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
598 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
599 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
600 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
601 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
602 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
603 FEAT_SVM, /* CPUID[8000_000A].EDX */
604 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
605 FEAT_6_EAX, /* CPUID[6].EAX */
606 FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
607 FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
608 FEAT_ARCH_CAPABILITIES,
609 FEAT_CORE_CAPABILITY,
610 FEAT_PERF_CAPABILITIES,
611 FEAT_VMX_PROCBASED_CTLS,
612 FEAT_VMX_SECONDARY_CTLS,
613 FEAT_VMX_PINBASED_CTLS,
614 FEAT_VMX_EXIT_CTLS,
615 FEAT_VMX_ENTRY_CTLS,
616 FEAT_VMX_MISC,
617 FEAT_VMX_EPT_VPID_CAPS,
618 FEAT_VMX_BASIC,
619 FEAT_VMX_VMFUNC,
620 FEAT_14_0_ECX,
621 FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */
622 FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */
623 FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */
624 FEAT_XSAVE_XSS_LO, /* CPUID[EAX=0xd,ECX=1].ECX */
625 FEAT_XSAVE_XSS_HI, /* CPUID[EAX=0xd,ECX=1].EDX */
626 FEATURE_WORDS,
627 } FeatureWord;
628
629 typedef uint64_t FeatureWordArray[FEATURE_WORDS];
630 uint64_t x86_cpu_get_supported_feature_word(FeatureWord w,
631 bool migratable_only);
632
633 /* cpuid_features bits */
634 #define CPUID_FP87 (1U << 0)
635 #define CPUID_VME (1U << 1)
636 #define CPUID_DE (1U << 2)
637 #define CPUID_PSE (1U << 3)
638 #define CPUID_TSC (1U << 4)
639 #define CPUID_MSR (1U << 5)
640 #define CPUID_PAE (1U << 6)
641 #define CPUID_MCE (1U << 7)
642 #define CPUID_CX8 (1U << 8)
643 #define CPUID_APIC (1U << 9)
644 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
645 #define CPUID_MTRR (1U << 12)
646 #define CPUID_PGE (1U << 13)
647 #define CPUID_MCA (1U << 14)
648 #define CPUID_CMOV (1U << 15)
649 #define CPUID_PAT (1U << 16)
650 #define CPUID_PSE36 (1U << 17)
651 #define CPUID_PN (1U << 18)
652 #define CPUID_CLFLUSH (1U << 19)
653 #define CPUID_DTS (1U << 21)
654 #define CPUID_ACPI (1U << 22)
655 #define CPUID_MMX (1U << 23)
656 #define CPUID_FXSR (1U << 24)
657 #define CPUID_SSE (1U << 25)
658 #define CPUID_SSE2 (1U << 26)
659 #define CPUID_SS (1U << 27)
660 #define CPUID_HT (1U << 28)
661 #define CPUID_TM (1U << 29)
662 #define CPUID_IA64 (1U << 30)
663 #define CPUID_PBE (1U << 31)
664
665 #define CPUID_EXT_SSE3 (1U << 0)
666 #define CPUID_EXT_PCLMULQDQ (1U << 1)
667 #define CPUID_EXT_DTES64 (1U << 2)
668 #define CPUID_EXT_MONITOR (1U << 3)
669 #define CPUID_EXT_DSCPL (1U << 4)
670 #define CPUID_EXT_VMX (1U << 5)
671 #define CPUID_EXT_SMX (1U << 6)
672 #define CPUID_EXT_EST (1U << 7)
673 #define CPUID_EXT_TM2 (1U << 8)
674 #define CPUID_EXT_SSSE3 (1U << 9)
675 #define CPUID_EXT_CID (1U << 10)
676 #define CPUID_EXT_FMA (1U << 12)
677 #define CPUID_EXT_CX16 (1U << 13)
678 #define CPUID_EXT_XTPR (1U << 14)
679 #define CPUID_EXT_PDCM (1U << 15)
680 #define CPUID_EXT_PCID (1U << 17)
681 #define CPUID_EXT_DCA (1U << 18)
682 #define CPUID_EXT_SSE41 (1U << 19)
683 #define CPUID_EXT_SSE42 (1U << 20)
684 #define CPUID_EXT_X2APIC (1U << 21)
685 #define CPUID_EXT_MOVBE (1U << 22)
686 #define CPUID_EXT_POPCNT (1U << 23)
687 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
688 #define CPUID_EXT_AES (1U << 25)
689 #define CPUID_EXT_XSAVE (1U << 26)
690 #define CPUID_EXT_OSXSAVE (1U << 27)
691 #define CPUID_EXT_AVX (1U << 28)
692 #define CPUID_EXT_F16C (1U << 29)
693 #define CPUID_EXT_RDRAND (1U << 30)
694 #define CPUID_EXT_HYPERVISOR (1U << 31)
695
696 #define CPUID_EXT2_FPU (1U << 0)
697 #define CPUID_EXT2_VME (1U << 1)
698 #define CPUID_EXT2_DE (1U << 2)
699 #define CPUID_EXT2_PSE (1U << 3)
700 #define CPUID_EXT2_TSC (1U << 4)
701 #define CPUID_EXT2_MSR (1U << 5)
702 #define CPUID_EXT2_PAE (1U << 6)
703 #define CPUID_EXT2_MCE (1U << 7)
704 #define CPUID_EXT2_CX8 (1U << 8)
705 #define CPUID_EXT2_APIC (1U << 9)
706 #define CPUID_EXT2_SYSCALL (1U << 11)
707 #define CPUID_EXT2_MTRR (1U << 12)
708 #define CPUID_EXT2_PGE (1U << 13)
709 #define CPUID_EXT2_MCA (1U << 14)
710 #define CPUID_EXT2_CMOV (1U << 15)
711 #define CPUID_EXT2_PAT (1U << 16)
712 #define CPUID_EXT2_PSE36 (1U << 17)
713 #define CPUID_EXT2_MP (1U << 19)
714 #define CPUID_EXT2_NX (1U << 20)
715 #define CPUID_EXT2_MMXEXT (1U << 22)
716 #define CPUID_EXT2_MMX (1U << 23)
717 #define CPUID_EXT2_FXSR (1U << 24)
718 #define CPUID_EXT2_FFXSR (1U << 25)
719 #define CPUID_EXT2_PDPE1GB (1U << 26)
720 #define CPUID_EXT2_RDTSCP (1U << 27)
721 #define CPUID_EXT2_LM (1U << 29)
722 #define CPUID_EXT2_3DNOWEXT (1U << 30)
723 #define CPUID_EXT2_3DNOW (1U << 31)
724
725 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
726 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
727 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
728 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
729 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
730 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
731 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
732 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
733 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
734 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
735
736 #define CPUID_EXT3_LAHF_LM (1U << 0)
737 #define CPUID_EXT3_CMP_LEG (1U << 1)
738 #define CPUID_EXT3_SVM (1U << 2)
739 #define CPUID_EXT3_EXTAPIC (1U << 3)
740 #define CPUID_EXT3_CR8LEG (1U << 4)
741 #define CPUID_EXT3_ABM (1U << 5)
742 #define CPUID_EXT3_SSE4A (1U << 6)
743 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
744 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
745 #define CPUID_EXT3_OSVW (1U << 9)
746 #define CPUID_EXT3_IBS (1U << 10)
747 #define CPUID_EXT3_XOP (1U << 11)
748 #define CPUID_EXT3_SKINIT (1U << 12)
749 #define CPUID_EXT3_WDT (1U << 13)
750 #define CPUID_EXT3_LWP (1U << 15)
751 #define CPUID_EXT3_FMA4 (1U << 16)
752 #define CPUID_EXT3_TCE (1U << 17)
753 #define CPUID_EXT3_NODEID (1U << 19)
754 #define CPUID_EXT3_TBM (1U << 21)
755 #define CPUID_EXT3_TOPOEXT (1U << 22)
756 #define CPUID_EXT3_PERFCORE (1U << 23)
757 #define CPUID_EXT3_PERFNB (1U << 24)
758
759 #define CPUID_SVM_NPT (1U << 0)
760 #define CPUID_SVM_LBRV (1U << 1)
761 #define CPUID_SVM_SVMLOCK (1U << 2)
762 #define CPUID_SVM_NRIPSAVE (1U << 3)
763 #define CPUID_SVM_TSCSCALE (1U << 4)
764 #define CPUID_SVM_VMCBCLEAN (1U << 5)
765 #define CPUID_SVM_FLUSHASID (1U << 6)
766 #define CPUID_SVM_DECODEASSIST (1U << 7)
767 #define CPUID_SVM_PAUSEFILTER (1U << 10)
768 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
769 #define CPUID_SVM_AVIC (1U << 13)
770 #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15)
771 #define CPUID_SVM_VGIF (1U << 16)
772 #define CPUID_SVM_SVME_ADDR_CHK (1U << 28)
773
774 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
775 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
776 /* Support SGX */
777 #define CPUID_7_0_EBX_SGX (1U << 2)
778 /* 1st Group of Advanced Bit Manipulation Extensions */
779 #define CPUID_7_0_EBX_BMI1 (1U << 3)
780 /* Hardware Lock Elision */
781 #define CPUID_7_0_EBX_HLE (1U << 4)
782 /* Intel Advanced Vector Extensions 2 */
783 #define CPUID_7_0_EBX_AVX2 (1U << 5)
784 /* Supervisor-mode Execution Prevention */
785 #define CPUID_7_0_EBX_SMEP (1U << 7)
786 /* 2nd Group of Advanced Bit Manipulation Extensions */
787 #define CPUID_7_0_EBX_BMI2 (1U << 8)
788 /* Enhanced REP MOVSB/STOSB */
789 #define CPUID_7_0_EBX_ERMS (1U << 9)
790 /* Invalidate Process-Context Identifier */
791 #define CPUID_7_0_EBX_INVPCID (1U << 10)
792 /* Restricted Transactional Memory */
793 #define CPUID_7_0_EBX_RTM (1U << 11)
794 /* Memory Protection Extension */
795 #define CPUID_7_0_EBX_MPX (1U << 14)
796 /* AVX-512 Foundation */
797 #define CPUID_7_0_EBX_AVX512F (1U << 16)
798 /* AVX-512 Doubleword & Quadword Instruction */
799 #define CPUID_7_0_EBX_AVX512DQ (1U << 17)
800 /* Read Random SEED */
801 #define CPUID_7_0_EBX_RDSEED (1U << 18)
802 /* ADCX and ADOX instructions */
803 #define CPUID_7_0_EBX_ADX (1U << 19)
804 /* Supervisor Mode Access Prevention */
805 #define CPUID_7_0_EBX_SMAP (1U << 20)
806 /* AVX-512 Integer Fused Multiply Add */
807 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21)
808 /* Persistent Commit */
809 #define CPUID_7_0_EBX_PCOMMIT (1U << 22)
810 /* Flush a Cache Line Optimized */
811 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23)
812 /* Cache Line Write Back */
813 #define CPUID_7_0_EBX_CLWB (1U << 24)
814 /* Intel Processor Trace */
815 #define CPUID_7_0_EBX_INTEL_PT (1U << 25)
816 /* AVX-512 Prefetch */
817 #define CPUID_7_0_EBX_AVX512PF (1U << 26)
818 /* AVX-512 Exponential and Reciprocal */
819 #define CPUID_7_0_EBX_AVX512ER (1U << 27)
820 /* AVX-512 Conflict Detection */
821 #define CPUID_7_0_EBX_AVX512CD (1U << 28)
822 /* SHA1/SHA256 Instruction Extensions */
823 #define CPUID_7_0_EBX_SHA_NI (1U << 29)
824 /* AVX-512 Byte and Word Instructions */
825 #define CPUID_7_0_EBX_AVX512BW (1U << 30)
826 /* AVX-512 Vector Length Extensions */
827 #define CPUID_7_0_EBX_AVX512VL (1U << 31)
828
829 /* AVX-512 Vector Byte Manipulation Instruction */
830 #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1)
831 /* User-Mode Instruction Prevention */
832 #define CPUID_7_0_ECX_UMIP (1U << 2)
833 /* Protection Keys for User-mode Pages */
834 #define CPUID_7_0_ECX_PKU (1U << 3)
835 /* OS Enable Protection Keys */
836 #define CPUID_7_0_ECX_OSPKE (1U << 4)
837 /* UMONITOR/UMWAIT/TPAUSE Instructions */
838 #define CPUID_7_0_ECX_WAITPKG (1U << 5)
839 /* Additional AVX-512 Vector Byte Manipulation Instruction */
840 #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6)
841 /* Galois Field New Instructions */
842 #define CPUID_7_0_ECX_GFNI (1U << 8)
843 /* Vector AES Instructions */
844 #define CPUID_7_0_ECX_VAES (1U << 9)
845 /* Carry-Less Multiplication Quadword */
846 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
847 /* Vector Neural Network Instructions */
848 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
849 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
850 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
851 /* POPCNT for vectors of DW/QW */
852 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14)
853 /* 5-level Page Tables */
854 #define CPUID_7_0_ECX_LA57 (1U << 16)
855 /* Read Processor ID */
856 #define CPUID_7_0_ECX_RDPID (1U << 22)
857 /* Bus Lock Debug Exception */
858 #define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24)
859 /* Cache Line Demote Instruction */
860 #define CPUID_7_0_ECX_CLDEMOTE (1U << 25)
861 /* Move Doubleword as Direct Store Instruction */
862 #define CPUID_7_0_ECX_MOVDIRI (1U << 27)
863 /* Move 64 Bytes as Direct Store Instruction */
864 #define CPUID_7_0_ECX_MOVDIR64B (1U << 28)
865 /* Support SGX Launch Control */
866 #define CPUID_7_0_ECX_SGX_LC (1U << 30)
867 /* Protection Keys for Supervisor-mode Pages */
868 #define CPUID_7_0_ECX_PKS (1U << 31)
869
870 /* AVX512 Neural Network Instructions */
871 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2)
872 /* AVX512 Multiply Accumulation Single Precision */
873 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3)
874 /* Fast Short Rep Mov */
875 #define CPUID_7_0_EDX_FSRM (1U << 4)
876 /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */
877 #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8)
878 /* SERIALIZE instruction */
879 #define CPUID_7_0_EDX_SERIALIZE (1U << 14)
880 /* TSX Suspend Load Address Tracking instruction */
881 #define CPUID_7_0_EDX_TSX_LDTRK (1U << 16)
882 /* Architectural LBRs */
883 #define CPUID_7_0_EDX_ARCH_LBR (1U << 19)
884 /* AVX512_FP16 instruction */
885 #define CPUID_7_0_EDX_AVX512_FP16 (1U << 23)
886 /* AMX tile (two-dimensional register) */
887 #define CPUID_7_0_EDX_AMX_TILE (1U << 24)
888 /* Speculation Control */
889 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26)
890 /* Single Thread Indirect Branch Predictors */
891 #define CPUID_7_0_EDX_STIBP (1U << 27)
892 /* Arch Capabilities */
893 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
894 /* Core Capability */
895 #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30)
896 /* Speculative Store Bypass Disable */
897 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31)
898
899 /* AVX VNNI Instruction */
900 #define CPUID_7_1_EAX_AVX_VNNI (1U << 4)
901 /* AVX512 BFloat16 Instruction */
902 #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5)
903 /* Fast Zero REP MOVS */
904 #define CPUID_7_1_EAX_FZRM (1U << 10)
905 /* Fast Short REP STOS */
906 #define CPUID_7_1_EAX_FSRS (1U << 11)
907 /* Fast Short REP CMPS/SCAS */
908 #define CPUID_7_1_EAX_FSRC (1U << 12)
909
910 /* XFD Extend Feature Disabled */
911 #define CPUID_D_1_EAX_XFD (1U << 4)
912
913 /* Packets which contain IP payload have LIP values */
914 #define CPUID_14_0_ECX_LIP (1U << 31)
915
916 /* CLZERO instruction */
917 #define CPUID_8000_0008_EBX_CLZERO (1U << 0)
918 /* Always save/restore FP error pointers */
919 #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2)
920 /* Write back and do not invalidate cache */
921 #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9)
922 /* Indirect Branch Prediction Barrier */
923 #define CPUID_8000_0008_EBX_IBPB (1U << 12)
924 /* Indirect Branch Restricted Speculation */
925 #define CPUID_8000_0008_EBX_IBRS (1U << 14)
926 /* Single Thread Indirect Branch Predictors */
927 #define CPUID_8000_0008_EBX_STIBP (1U << 15)
928 /* Speculative Store Bypass Disable */
929 #define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24)
930
931 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
932 #define CPUID_XSAVE_XSAVEC (1U << 1)
933 #define CPUID_XSAVE_XGETBV1 (1U << 2)
934 #define CPUID_XSAVE_XSAVES (1U << 3)
935
936 #define CPUID_6_EAX_ARAT (1U << 2)
937
938 /* CPUID[0x80000007].EDX flags: */
939 #define CPUID_APM_INVTSC (1U << 8)
940
941 #define CPUID_VENDOR_SZ 12
942
943 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
944 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
945 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
946 #define CPUID_VENDOR_INTEL "GenuineIntel"
947
948 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
949 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
950 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
951 #define CPUID_VENDOR_AMD "AuthenticAMD"
952
953 #define CPUID_VENDOR_VIA "CentaurHauls"
954
955 #define CPUID_VENDOR_HYGON "HygonGenuine"
956
957 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
958 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
959 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
960 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
961 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
962 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
963
964 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
965 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
966
967 /* CPUID[0xB].ECX level types */
968 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
969 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
970 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
971 #define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8)
972
973 /* MSR Feature Bits */
974 #define MSR_ARCH_CAP_RDCL_NO (1U << 0)
975 #define MSR_ARCH_CAP_IBRS_ALL (1U << 1)
976 #define MSR_ARCH_CAP_RSBA (1U << 2)
977 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
978 #define MSR_ARCH_CAP_SSB_NO (1U << 4)
979 #define MSR_ARCH_CAP_MDS_NO (1U << 5)
980 #define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6)
981 #define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7)
982 #define MSR_ARCH_CAP_TAA_NO (1U << 8)
983
984 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5)
985
986 /* VMX MSR features */
987 #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull
988 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32)
989 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32)
990 #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49)
991 #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54)
992 #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55)
993
994 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full
995 #define MSR_VMX_MISC_STORE_LMA (1ULL << 5)
996 #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6)
997 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7)
998 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8)
999 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull
1000 #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29)
1001 #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30)
1002
1003 #define MSR_VMX_EPT_EXECONLY (1ULL << 0)
1004 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6)
1005 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7)
1006 #define MSR_VMX_EPT_UC (1ULL << 8)
1007 #define MSR_VMX_EPT_WB (1ULL << 14)
1008 #define MSR_VMX_EPT_2MB (1ULL << 16)
1009 #define MSR_VMX_EPT_1GB (1ULL << 17)
1010 #define MSR_VMX_EPT_INVEPT (1ULL << 20)
1011 #define MSR_VMX_EPT_AD_BITS (1ULL << 21)
1012 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22)
1013 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25)
1014 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26)
1015 #define MSR_VMX_EPT_INVVPID (1ULL << 32)
1016 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40)
1017 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41)
1018 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42)
1019 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
1020
1021 #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0)
1022
1023
1024 /* VMX controls */
1025 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
1026 #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008
1027 #define VMX_CPU_BASED_HLT_EXITING 0x00000080
1028 #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200
1029 #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400
1030 #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800
1031 #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000
1032 #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000
1033 #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000
1034 #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000
1035 #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000
1036 #define VMX_CPU_BASED_TPR_SHADOW 0x00200000
1037 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
1038 #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000
1039 #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000
1040 #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000
1041 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000
1042 #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000
1043 #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000
1044 #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000
1045 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
1046
1047 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
1048 #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002
1049 #define VMX_SECONDARY_EXEC_DESC 0x00000004
1050 #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008
1051 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
1052 #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020
1053 #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040
1054 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
1055 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
1056 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
1057 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
1058 #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800
1059 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
1060 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000
1061 #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000
1062 #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000
1063 #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000
1064 #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000
1065 #define VMX_SECONDARY_EXEC_XSAVES 0x00100000
1066 #define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000
1067
1068 #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001
1069 #define VMX_PIN_BASED_NMI_EXITING 0x00000008
1070 #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020
1071 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
1072 #define VMX_PIN_BASED_POSTED_INTR 0x00000080
1073
1074 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
1075 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
1076 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
1077 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
1078 #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000
1079 #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000
1080 #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000
1081 #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000
1082 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
1083 #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000
1084 #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000
1085 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000
1086 #define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000
1087
1088 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
1089 #define VMX_VM_ENTRY_IA32E_MODE 0x00000200
1090 #define VMX_VM_ENTRY_SMM 0x00000400
1091 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
1092 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
1093 #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000
1094 #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000
1095 #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000
1096 #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000
1097 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000
1098 #define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000
1099
1100 /* Supported Hyper-V Enlightenments */
1101 #define HYPERV_FEAT_RELAXED 0
1102 #define HYPERV_FEAT_VAPIC 1
1103 #define HYPERV_FEAT_TIME 2
1104 #define HYPERV_FEAT_CRASH 3
1105 #define HYPERV_FEAT_RESET 4
1106 #define HYPERV_FEAT_VPINDEX 5
1107 #define HYPERV_FEAT_RUNTIME 6
1108 #define HYPERV_FEAT_SYNIC 7
1109 #define HYPERV_FEAT_STIMER 8
1110 #define HYPERV_FEAT_FREQUENCIES 9
1111 #define HYPERV_FEAT_REENLIGHTENMENT 10
1112 #define HYPERV_FEAT_TLBFLUSH 11
1113 #define HYPERV_FEAT_EVMCS 12
1114 #define HYPERV_FEAT_IPI 13
1115 #define HYPERV_FEAT_STIMER_DIRECT 14
1116 #define HYPERV_FEAT_AVIC 15
1117 #define HYPERV_FEAT_SYNDBG 16
1118 #define HYPERV_FEAT_MSR_BITMAP 17
1119 #define HYPERV_FEAT_XMM_INPUT 18
1120 #define HYPERV_FEAT_TLBFLUSH_EXT 19
1121 #define HYPERV_FEAT_TLBFLUSH_DIRECT 20
1122
1123 #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY
1124 #define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF
1125 #endif
1126
1127 #define EXCP00_DIVZ 0
1128 #define EXCP01_DB 1
1129 #define EXCP02_NMI 2
1130 #define EXCP03_INT3 3
1131 #define EXCP04_INTO 4
1132 #define EXCP05_BOUND 5
1133 #define EXCP06_ILLOP 6
1134 #define EXCP07_PREX 7
1135 #define EXCP08_DBLE 8
1136 #define EXCP09_XERR 9
1137 #define EXCP0A_TSS 10
1138 #define EXCP0B_NOSEG 11
1139 #define EXCP0C_STACK 12
1140 #define EXCP0D_GPF 13
1141 #define EXCP0E_PAGE 14
1142 #define EXCP10_COPR 16
1143 #define EXCP11_ALGN 17
1144 #define EXCP12_MCHK 18
1145
1146 #define EXCP_VMEXIT 0x100 /* only for system emulation */
1147 #define EXCP_SYSCALL 0x101 /* only for user emulation */
1148 #define EXCP_VSYSCALL 0x102 /* only for user emulation */
1149
1150 /* i386-specific interrupt pending bits. */
1151 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
1152 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
1153 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
1154 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
1155 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
1156 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
1157 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
1158
1159 /* Use a clearer name for this. */
1160 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
1161
1162 /* Instead of computing the condition codes after each x86 instruction,
1163 * QEMU just stores one operand (called CC_SRC), the result
1164 * (called CC_DST) and the type of operation (called CC_OP). When the
1165 * condition codes are needed, the condition codes can be calculated
1166 * using this information. Condition codes are not generated if they
1167 * are only needed for conditional branches.
1168 */
1169 typedef enum {
1170 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1171 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
1172
1173 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1174 CC_OP_MULW,
1175 CC_OP_MULL,
1176 CC_OP_MULQ,
1177
1178 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1179 CC_OP_ADDW,
1180 CC_OP_ADDL,
1181 CC_OP_ADDQ,
1182
1183 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1184 CC_OP_ADCW,
1185 CC_OP_ADCL,
1186 CC_OP_ADCQ,
1187
1188 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1189 CC_OP_SUBW,
1190 CC_OP_SUBL,
1191 CC_OP_SUBQ,
1192
1193 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1194 CC_OP_SBBW,
1195 CC_OP_SBBL,
1196 CC_OP_SBBQ,
1197
1198 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1199 CC_OP_LOGICW,
1200 CC_OP_LOGICL,
1201 CC_OP_LOGICQ,
1202
1203 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1204 CC_OP_INCW,
1205 CC_OP_INCL,
1206 CC_OP_INCQ,
1207
1208 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1209 CC_OP_DECW,
1210 CC_OP_DECL,
1211 CC_OP_DECQ,
1212
1213 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
1214 CC_OP_SHLW,
1215 CC_OP_SHLL,
1216 CC_OP_SHLQ,
1217
1218 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1219 CC_OP_SARW,
1220 CC_OP_SARL,
1221 CC_OP_SARQ,
1222
1223 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1224 CC_OP_BMILGW,
1225 CC_OP_BMILGL,
1226 CC_OP_BMILGQ,
1227
1228 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
1229 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
1230 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
1231
1232 CC_OP_CLR, /* Z set, all other flags clear. */
1233 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
1234
1235 CC_OP_NB,
1236 } CCOp;
1237
1238 typedef struct SegmentCache {
1239 uint32_t selector;
1240 target_ulong base;
1241 uint32_t limit;
1242 uint32_t flags;
1243 } SegmentCache;
1244
1245 typedef union MMXReg {
1246 uint8_t _b_MMXReg[64 / 8];
1247 uint16_t _w_MMXReg[64 / 16];
1248 uint32_t _l_MMXReg[64 / 32];
1249 uint64_t _q_MMXReg[64 / 64];
1250 float32 _s_MMXReg[64 / 32];
1251 float64 _d_MMXReg[64 / 64];
1252 } MMXReg;
1253
1254 typedef union XMMReg {
1255 uint64_t _q_XMMReg[128 / 64];
1256 } XMMReg;
1257
1258 typedef union YMMReg {
1259 uint64_t _q_YMMReg[256 / 64];
1260 XMMReg _x_YMMReg[256 / 128];
1261 } YMMReg;
1262
1263 typedef union ZMMReg {
1264 uint8_t _b_ZMMReg[512 / 8];
1265 uint16_t _w_ZMMReg[512 / 16];
1266 uint32_t _l_ZMMReg[512 / 32];
1267 uint64_t _q_ZMMReg[512 / 64];
1268 float16 _h_ZMMReg[512 / 16];
1269 float32 _s_ZMMReg[512 / 32];
1270 float64 _d_ZMMReg[512 / 64];
1271 XMMReg _x_ZMMReg[512 / 128];
1272 YMMReg _y_ZMMReg[512 / 256];
1273 } ZMMReg;
1274
1275 typedef struct BNDReg {
1276 uint64_t lb;
1277 uint64_t ub;
1278 } BNDReg;
1279
1280 typedef struct BNDCSReg {
1281 uint64_t cfgu;
1282 uint64_t sts;
1283 } BNDCSReg;
1284
1285 #define BNDCFG_ENABLE 1ULL
1286 #define BNDCFG_BNDPRESERVE 2ULL
1287 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
1288
1289 #if HOST_BIG_ENDIAN
1290 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
1291 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
1292 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
1293 #define ZMM_H(n) _h_ZMMReg[31 - (n)]
1294 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
1295 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1296 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
1297 #define ZMM_X(n) _x_ZMMReg[3 - (n)]
1298 #define ZMM_Y(n) _y_ZMMReg[1 - (n)]
1299
1300 #define XMM_Q(n) _q_XMMReg[1 - (n)]
1301
1302 #define YMM_Q(n) _q_YMMReg[3 - (n)]
1303 #define YMM_X(n) _x_YMMReg[1 - (n)]
1304
1305 #define MMX_B(n) _b_MMXReg[7 - (n)]
1306 #define MMX_W(n) _w_MMXReg[3 - (n)]
1307 #define MMX_L(n) _l_MMXReg[1 - (n)]
1308 #define MMX_S(n) _s_MMXReg[1 - (n)]
1309 #else
1310 #define ZMM_B(n) _b_ZMMReg[n]
1311 #define ZMM_W(n) _w_ZMMReg[n]
1312 #define ZMM_L(n) _l_ZMMReg[n]
1313 #define ZMM_H(n) _h_ZMMReg[n]
1314 #define ZMM_S(n) _s_ZMMReg[n]
1315 #define ZMM_Q(n) _q_ZMMReg[n]
1316 #define ZMM_D(n) _d_ZMMReg[n]
1317 #define ZMM_X(n) _x_ZMMReg[n]
1318 #define ZMM_Y(n) _y_ZMMReg[n]
1319
1320 #define XMM_Q(n) _q_XMMReg[n]
1321
1322 #define YMM_Q(n) _q_YMMReg[n]
1323 #define YMM_X(n) _x_YMMReg[n]
1324
1325 #define MMX_B(n) _b_MMXReg[n]
1326 #define MMX_W(n) _w_MMXReg[n]
1327 #define MMX_L(n) _l_MMXReg[n]
1328 #define MMX_S(n) _s_MMXReg[n]
1329 #endif
1330 #define MMX_Q(n) _q_MMXReg[n]
1331
1332 typedef union {
1333 floatx80 d __attribute__((aligned(16)));
1334 MMXReg mmx;
1335 } FPReg;
1336
1337 typedef struct {
1338 uint64_t base;
1339 uint64_t mask;
1340 } MTRRVar;
1341
1342 #define CPU_NB_REGS64 16
1343 #define CPU_NB_REGS32 8
1344
1345 #ifdef TARGET_X86_64
1346 #define CPU_NB_REGS CPU_NB_REGS64
1347 #else
1348 #define CPU_NB_REGS CPU_NB_REGS32
1349 #endif
1350
1351 #define MAX_FIXED_COUNTERS 3
1352 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1353
1354 #define TARGET_INSN_START_EXTRA_WORDS 1
1355
1356 #define NB_OPMASK_REGS 8
1357
1358 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1359 * that APIC ID hasn't been set yet
1360 */
1361 #define UNASSIGNED_APIC_ID 0xFFFFFFFF
1362
1363 typedef union X86LegacyXSaveArea {
1364 struct {
1365 uint16_t fcw;
1366 uint16_t fsw;
1367 uint8_t ftw;
1368 uint8_t reserved;
1369 uint16_t fpop;
1370 uint64_t fpip;
1371 uint64_t fpdp;
1372 uint32_t mxcsr;
1373 uint32_t mxcsr_mask;
1374 FPReg fpregs[8];
1375 uint8_t xmm_regs[16][16];
1376 };
1377 uint8_t data[512];
1378 } X86LegacyXSaveArea;
1379
1380 typedef struct X86XSaveHeader {
1381 uint64_t xstate_bv;
1382 uint64_t xcomp_bv;
1383 uint64_t reserve0;
1384 uint8_t reserved[40];
1385 } X86XSaveHeader;
1386
1387 /* Ext. save area 2: AVX State */
1388 typedef struct XSaveAVX {
1389 uint8_t ymmh[16][16];
1390 } XSaveAVX;
1391
1392 /* Ext. save area 3: BNDREG */
1393 typedef struct XSaveBNDREG {
1394 BNDReg bnd_regs[4];
1395 } XSaveBNDREG;
1396
1397 /* Ext. save area 4: BNDCSR */
1398 typedef union XSaveBNDCSR {
1399 BNDCSReg bndcsr;
1400 uint8_t data[64];
1401 } XSaveBNDCSR;
1402
1403 /* Ext. save area 5: Opmask */
1404 typedef struct XSaveOpmask {
1405 uint64_t opmask_regs[NB_OPMASK_REGS];
1406 } XSaveOpmask;
1407
1408 /* Ext. save area 6: ZMM_Hi256 */
1409 typedef struct XSaveZMM_Hi256 {
1410 uint8_t zmm_hi256[16][32];
1411 } XSaveZMM_Hi256;
1412
1413 /* Ext. save area 7: Hi16_ZMM */
1414 typedef struct XSaveHi16_ZMM {
1415 uint8_t hi16_zmm[16][64];
1416 } XSaveHi16_ZMM;
1417
1418 /* Ext. save area 9: PKRU state */
1419 typedef struct XSavePKRU {
1420 uint32_t pkru;
1421 uint32_t padding;
1422 } XSavePKRU;
1423
1424 /* Ext. save area 17: AMX XTILECFG state */
1425 typedef struct XSaveXTILECFG {
1426 uint8_t xtilecfg[64];
1427 } XSaveXTILECFG;
1428
1429 /* Ext. save area 18: AMX XTILEDATA state */
1430 typedef struct XSaveXTILEDATA {
1431 uint8_t xtiledata[8][1024];
1432 } XSaveXTILEDATA;
1433
1434 typedef struct {
1435 uint64_t from;
1436 uint64_t to;
1437 uint64_t info;
1438 } LBREntry;
1439
1440 #define ARCH_LBR_NR_ENTRIES 32
1441
1442 /* Ext. save area 19: Supervisor mode Arch LBR state */
1443 typedef struct XSavesArchLBR {
1444 uint64_t lbr_ctl;
1445 uint64_t lbr_depth;
1446 uint64_t ler_from;
1447 uint64_t ler_to;
1448 uint64_t ler_info;
1449 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES];
1450 } XSavesArchLBR;
1451
1452 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1453 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1454 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1455 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1456 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1457 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1458 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1459 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40);
1460 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000);
1461 QEMU_BUILD_BUG_ON(sizeof(XSavesArchLBR) != 0x328);
1462
1463 typedef struct ExtSaveArea {
1464 uint32_t feature, bits;
1465 uint32_t offset, size;
1466 uint32_t ecx;
1467 } ExtSaveArea;
1468
1469 #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1)
1470
1471 extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT];
1472
1473 typedef enum TPRAccess {
1474 TPR_ACCESS_READ,
1475 TPR_ACCESS_WRITE,
1476 } TPRAccess;
1477
1478 /* Cache information data structures: */
1479
1480 enum CacheType {
1481 DATA_CACHE,
1482 INSTRUCTION_CACHE,
1483 UNIFIED_CACHE
1484 };
1485
1486 typedef struct CPUCacheInfo {
1487 enum CacheType type;
1488 uint8_t level;
1489 /* Size in bytes */
1490 uint32_t size;
1491 /* Line size, in bytes */
1492 uint16_t line_size;
1493 /*
1494 * Associativity.
1495 * Note: representation of fully-associative caches is not implemented
1496 */
1497 uint8_t associativity;
1498 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1499 uint8_t partitions;
1500 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1501 uint32_t sets;
1502 /*
1503 * Lines per tag.
1504 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1505 * (Is this synonym to @partitions?)
1506 */
1507 uint8_t lines_per_tag;
1508
1509 /* Self-initializing cache */
1510 bool self_init;
1511 /*
1512 * WBINVD/INVD is not guaranteed to act upon lower level caches of
1513 * non-originating threads sharing this cache.
1514 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1515 */
1516 bool no_invd_sharing;
1517 /*
1518 * Cache is inclusive of lower cache levels.
1519 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1520 */
1521 bool inclusive;
1522 /*
1523 * A complex function is used to index the cache, potentially using all
1524 * address bits. CPUID[4].EDX[bit 2].
1525 */
1526 bool complex_indexing;
1527 } CPUCacheInfo;
1528
1529
1530 typedef struct CPUCaches {
1531 CPUCacheInfo *l1d_cache;
1532 CPUCacheInfo *l1i_cache;
1533 CPUCacheInfo *l2_cache;
1534 CPUCacheInfo *l3_cache;
1535 } CPUCaches;
1536
1537 typedef struct HVFX86LazyFlags {
1538 target_ulong result;
1539 target_ulong auxbits;
1540 } HVFX86LazyFlags;
1541
1542 typedef struct CPUArchState {
1543 /* standard registers */
1544 target_ulong regs[CPU_NB_REGS];
1545 target_ulong eip;
1546 target_ulong eflags; /* eflags register. During CPU emulation, CC
1547 flags and DF are set to zero because they are
1548 stored elsewhere */
1549
1550 /* emulator internal eflags handling */
1551 target_ulong cc_dst;
1552 target_ulong cc_src;
1553 target_ulong cc_src2;
1554 uint32_t cc_op;
1555 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
1556 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1557 are known at translation time. */
1558 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
1559
1560 /* segments */
1561 SegmentCache segs[6]; /* selector values */
1562 SegmentCache ldt;
1563 SegmentCache tr;
1564 SegmentCache gdt; /* only base and limit are used */
1565 SegmentCache idt; /* only base and limit are used */
1566
1567 target_ulong cr[5]; /* NOTE: cr1 is unused */
1568
1569 bool pdptrs_valid;
1570 uint64_t pdptrs[4];
1571 int32_t a20_mask;
1572
1573 BNDReg bnd_regs[4];
1574 BNDCSReg bndcs_regs;
1575 uint64_t msr_bndcfgs;
1576 uint64_t efer;
1577
1578 /* Beginning of state preserved by INIT (dummy marker). */
1579 struct {} start_init_save;
1580
1581 /* FPU state */
1582 unsigned int fpstt; /* top of stack index */
1583 uint16_t fpus;
1584 uint16_t fpuc;
1585 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
1586 FPReg fpregs[8];
1587 /* KVM-only so far */
1588 uint16_t fpop;
1589 uint16_t fpcs;
1590 uint16_t fpds;
1591 uint64_t fpip;
1592 uint64_t fpdp;
1593
1594 /* emulator internal variables */
1595 float_status fp_status;
1596 floatx80 ft0;
1597
1598 float_status mmx_status; /* for 3DNow! float ops */
1599 float_status sse_status;
1600 uint32_t mxcsr;
1601 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32] QEMU_ALIGNED(16);
1602 ZMMReg xmm_t0 QEMU_ALIGNED(16);
1603 MMXReg mmx_t0;
1604
1605 uint64_t opmask_regs[NB_OPMASK_REGS];
1606 #ifdef TARGET_X86_64
1607 uint8_t xtilecfg[64];
1608 uint8_t xtiledata[8192];
1609 #endif
1610
1611 /* sysenter registers */
1612 uint32_t sysenter_cs;
1613 target_ulong sysenter_esp;
1614 target_ulong sysenter_eip;
1615 uint64_t star;
1616
1617 uint64_t vm_hsave;
1618
1619 #ifdef TARGET_X86_64
1620 target_ulong lstar;
1621 target_ulong cstar;
1622 target_ulong fmask;
1623 target_ulong kernelgsbase;
1624 #endif
1625
1626 uint64_t tsc_adjust;
1627 uint64_t tsc_deadline;
1628 uint64_t tsc_aux;
1629
1630 uint64_t xcr0;
1631
1632 uint64_t mcg_status;
1633 uint64_t msr_ia32_misc_enable;
1634 uint64_t msr_ia32_feature_control;
1635 uint64_t msr_ia32_sgxlepubkeyhash[4];
1636
1637 uint64_t msr_fixed_ctr_ctrl;
1638 uint64_t msr_global_ctrl;
1639 uint64_t msr_global_status;
1640 uint64_t msr_global_ovf_ctrl;
1641 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1642 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1643 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1644
1645 uint64_t pat;
1646 uint32_t smbase;
1647 uint64_t msr_smi_count;
1648
1649 uint32_t pkru;
1650 uint32_t pkrs;
1651 uint32_t tsx_ctrl;
1652
1653 uint64_t spec_ctrl;
1654 uint64_t amd_tsc_scale_msr;
1655 uint64_t virt_ssbd;
1656
1657 /* End of state preserved by INIT (dummy marker). */
1658 struct {} end_init_save;
1659
1660 uint64_t system_time_msr;
1661 uint64_t wall_clock_msr;
1662 uint64_t steal_time_msr;
1663 uint64_t async_pf_en_msr;
1664 uint64_t async_pf_int_msr;
1665 uint64_t pv_eoi_en_msr;
1666 uint64_t poll_control_msr;
1667
1668 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1669 uint64_t msr_hv_hypercall;
1670 uint64_t msr_hv_guest_os_id;
1671 uint64_t msr_hv_tsc;
1672 uint64_t msr_hv_syndbg_control;
1673 uint64_t msr_hv_syndbg_status;
1674 uint64_t msr_hv_syndbg_send_page;
1675 uint64_t msr_hv_syndbg_recv_page;
1676 uint64_t msr_hv_syndbg_pending_page;
1677 uint64_t msr_hv_syndbg_options;
1678
1679 /* Per-VCPU HV MSRs */
1680 uint64_t msr_hv_vapic;
1681 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
1682 uint64_t msr_hv_runtime;
1683 uint64_t msr_hv_synic_control;
1684 uint64_t msr_hv_synic_evt_page;
1685 uint64_t msr_hv_synic_msg_page;
1686 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1687 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1688 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
1689 uint64_t msr_hv_reenlightenment_control;
1690 uint64_t msr_hv_tsc_emulation_control;
1691 uint64_t msr_hv_tsc_emulation_status;
1692
1693 uint64_t msr_rtit_ctrl;
1694 uint64_t msr_rtit_status;
1695 uint64_t msr_rtit_output_base;
1696 uint64_t msr_rtit_output_mask;
1697 uint64_t msr_rtit_cr3_match;
1698 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1699
1700 /* Per-VCPU XFD MSRs */
1701 uint64_t msr_xfd;
1702 uint64_t msr_xfd_err;
1703
1704 /* Per-VCPU Arch LBR MSRs */
1705 uint64_t msr_lbr_ctl;
1706 uint64_t msr_lbr_depth;
1707 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES];
1708
1709 /* exception/interrupt handling */
1710 int error_code;
1711 int exception_is_int;
1712 target_ulong exception_next_eip;
1713 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
1714 union {
1715 struct CPUBreakpoint *cpu_breakpoint[4];
1716 struct CPUWatchpoint *cpu_watchpoint[4];
1717 }; /* break/watchpoints for dr[0..3] */
1718 int old_exception; /* exception in flight */
1719
1720 uint64_t vm_vmcb;
1721 uint64_t tsc_offset;
1722 uint64_t intercept;
1723 uint16_t intercept_cr_read;
1724 uint16_t intercept_cr_write;
1725 uint16_t intercept_dr_read;
1726 uint16_t intercept_dr_write;
1727 uint32_t intercept_exceptions;
1728 uint64_t nested_cr3;
1729 uint32_t nested_pg_mode;
1730 uint8_t v_tpr;
1731 uint32_t int_ctl;
1732
1733 /* KVM states, automatically cleared on reset */
1734 uint8_t nmi_injected;
1735 uint8_t nmi_pending;
1736
1737 uintptr_t retaddr;
1738
1739 /* Fields up to this point are cleared by a CPU reset */
1740 struct {} end_reset_fields;
1741
1742 /* Fields after this point are preserved across CPU reset. */
1743
1744 /* processor features (e.g. for CPUID insn) */
1745 /* Minimum cpuid leaf 7 value */
1746 uint32_t cpuid_level_func7;
1747 /* Actual cpuid leaf 7 value */
1748 uint32_t cpuid_min_level_func7;
1749 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1750 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1751 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1752 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1753 /* Actual level/xlevel/xlevel2 value: */
1754 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
1755 uint32_t cpuid_vendor1;
1756 uint32_t cpuid_vendor2;
1757 uint32_t cpuid_vendor3;
1758 uint32_t cpuid_version;
1759 FeatureWordArray features;
1760 /* Features that were explicitly enabled/disabled */
1761 FeatureWordArray user_features;
1762 uint32_t cpuid_model[12];
1763 /* Cache information for CPUID. When legacy-cache=on, the cache data
1764 * on each CPUID leaf will be different, because we keep compatibility
1765 * with old QEMU versions.
1766 */
1767 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
1768
1769 /* MTRRs */
1770 uint64_t mtrr_fixed[11];
1771 uint64_t mtrr_deftype;
1772 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1773
1774 /* For KVM */
1775 uint32_t mp_state;
1776 int32_t exception_nr;
1777 int32_t interrupt_injected;
1778 uint8_t soft_interrupt;
1779 uint8_t exception_pending;
1780 uint8_t exception_injected;
1781 uint8_t has_error_code;
1782 uint8_t exception_has_payload;
1783 uint64_t exception_payload;
1784 uint8_t triple_fault_pending;
1785 uint32_t ins_len;
1786 uint32_t sipi_vector;
1787 bool tsc_valid;
1788 int64_t tsc_khz;
1789 int64_t user_tsc_khz; /* for sanity check only */
1790 uint64_t apic_bus_freq;
1791 uint64_t tsc;
1792 #if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1793 void *xsave_buf;
1794 uint32_t xsave_buf_len;
1795 #endif
1796 #if defined(CONFIG_KVM)
1797 struct kvm_nested_state *nested_state;
1798 #endif
1799 #if defined(CONFIG_HVF)
1800 HVFX86LazyFlags hvf_lflags;
1801 void *hvf_mmio_buf;
1802 #endif
1803
1804 uint64_t mcg_cap;
1805 uint64_t mcg_ctl;
1806 uint64_t mcg_ext_ctl;
1807 uint64_t mce_banks[MCE_BANKS_DEF*4];
1808 uint64_t xstate_bv;
1809
1810 /* vmstate */
1811 uint16_t fpus_vmstate;
1812 uint16_t fptag_vmstate;
1813 uint16_t fpregs_format_vmstate;
1814
1815 uint64_t xss;
1816 uint32_t umwait;
1817
1818 TPRAccess tpr_access_type;
1819
1820 unsigned nr_dies;
1821 } CPUX86State;
1822
1823 struct kvm_msrs;
1824
1825 /**
1826 * X86CPU:
1827 * @env: #CPUX86State
1828 * @migratable: If set, only migratable flags will be accepted when "enforce"
1829 * mode is used, and only migratable flags will be included in the "host"
1830 * CPU model.
1831 *
1832 * An x86 CPU.
1833 */
1834 struct ArchCPU {
1835 /*< private >*/
1836 CPUState parent_obj;
1837 /*< public >*/
1838
1839 CPUNegativeOffsetState neg;
1840 CPUX86State env;
1841 VMChangeStateEntry *vmsentry;
1842
1843 uint64_t ucode_rev;
1844
1845 uint32_t hyperv_spinlock_attempts;
1846 char *hyperv_vendor;
1847 bool hyperv_synic_kvm_only;
1848 uint64_t hyperv_features;
1849 bool hyperv_passthrough;
1850 OnOffAuto hyperv_no_nonarch_cs;
1851 uint32_t hyperv_vendor_id[3];
1852 uint32_t hyperv_interface_id[4];
1853 uint32_t hyperv_limits[3];
1854 bool hyperv_enforce_cpuid;
1855 uint32_t hyperv_ver_id_build;
1856 uint16_t hyperv_ver_id_major;
1857 uint16_t hyperv_ver_id_minor;
1858 uint32_t hyperv_ver_id_sp;
1859 uint8_t hyperv_ver_id_sb;
1860 uint32_t hyperv_ver_id_sn;
1861
1862 bool check_cpuid;
1863 bool enforce_cpuid;
1864 /*
1865 * Force features to be enabled even if the host doesn't support them.
1866 * This is dangerous and should be done only for testing CPUID
1867 * compatibility.
1868 */
1869 bool force_features;
1870 bool expose_kvm;
1871 bool expose_tcg;
1872 bool migratable;
1873 bool migrate_smi_count;
1874 bool max_features; /* Enable all supported features automatically */
1875 uint32_t apic_id;
1876
1877 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1878 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1879 bool vmware_cpuid_freq;
1880
1881 /* if true the CPUID code directly forward host cache leaves to the guest */
1882 bool cache_info_passthrough;
1883
1884 /* if true the CPUID code directly forwards
1885 * host monitor/mwait leaves to the guest */
1886 struct {
1887 uint32_t eax;
1888 uint32_t ebx;
1889 uint32_t ecx;
1890 uint32_t edx;
1891 } mwait;
1892
1893 /* Features that were filtered out because of missing host capabilities */
1894 FeatureWordArray filtered_features;
1895
1896 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1897 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1898 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1899 * capabilities) directly to the guest.
1900 */
1901 bool enable_pmu;
1902
1903 /*
1904 * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR.
1905 * This can't be initialized with a default because it doesn't have
1906 * stable ABI support yet. It is only allowed to pass all LBR_FMT bits
1907 * returned by kvm_arch_get_supported_msr_feature()(which depends on both
1908 * host CPU and kernel capabilities) to the guest.
1909 */
1910 uint64_t lbr_fmt;
1911
1912 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1913 * disabled by default to avoid breaking migration between QEMU with
1914 * different LMCE configurations.
1915 */
1916 bool enable_lmce;
1917
1918 /* Compatibility bits for old machine types.
1919 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1920 * socket share an virtual l3 cache.
1921 */
1922 bool enable_l3_cache;
1923
1924 /* Compatibility bits for old machine types.
1925 * If true present the old cache topology information
1926 */
1927 bool legacy_cache;
1928
1929 /* Compatibility bits for old machine types: */
1930 bool enable_cpuid_0xb;
1931
1932 /* Enable auto level-increase for all CPUID leaves */
1933 bool full_cpuid_auto_level;
1934
1935 /* Only advertise CPUID leaves defined by the vendor */
1936 bool vendor_cpuid_only;
1937
1938 /* Enable auto level-increase for Intel Processor Trace leave */
1939 bool intel_pt_auto_level;
1940
1941 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1942 bool fill_mtrr_mask;
1943
1944 /* if true override the phys_bits value with a value read from the host */
1945 bool host_phys_bits;
1946
1947 /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1948 uint8_t host_phys_bits_limit;
1949
1950 /* Stop SMI delivery for migration compatibility with old machines */
1951 bool kvm_no_smi_migration;
1952
1953 /* Forcefully disable KVM PV features not exposed in guest CPUIDs */
1954 bool kvm_pv_enforce_cpuid;
1955
1956 /* Number of physical address bits supported */
1957 uint32_t phys_bits;
1958
1959 /* in order to simplify APIC support, we leave this pointer to the
1960 user */
1961 struct DeviceState *apic_state;
1962 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1963 Notifier machine_done;
1964
1965 struct kvm_msrs *kvm_msr_buf;
1966
1967 int32_t node_id; /* NUMA node this CPU belongs to */
1968 int32_t socket_id;
1969 int32_t die_id;
1970 int32_t core_id;
1971 int32_t thread_id;
1972
1973 int32_t hv_max_vps;
1974 };
1975
1976
1977 #ifndef CONFIG_USER_ONLY
1978 extern const VMStateDescription vmstate_x86_cpu;
1979 #endif
1980
1981 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
1982
1983 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1984 int cpuid, DumpState *s);
1985 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1986 int cpuid, DumpState *s);
1987 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1988 DumpState *s);
1989 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1990 DumpState *s);
1991
1992 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1993 Error **errp);
1994
1995 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
1996
1997 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1998 MemTxAttrs *attrs);
1999
2000 int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
2001 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
2002
2003 void x86_cpu_list(void);
2004 int cpu_x86_support_mca_broadcast(CPUX86State *env);
2005
2006 #ifndef CONFIG_USER_ONLY
2007 int cpu_get_pic_interrupt(CPUX86State *s);
2008
2009 /* MSDOS compatibility mode FPU exception support */
2010 void x86_register_ferr_irq(qemu_irq irq);
2011 void fpu_check_raise_ferr_irq(CPUX86State *s);
2012 void cpu_set_ignne(void);
2013 void cpu_clear_ignne(void);
2014 #endif
2015
2016 /* mpx_helper.c */
2017 void cpu_sync_bndcs_hflags(CPUX86State *env);
2018
2019 /* this function must always be used to load data in the segment
2020 cache: it synchronizes the hflags with the segment cache values */
2021 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2022 X86Seg seg_reg, unsigned int selector,
2023 target_ulong base,
2024 unsigned int limit,
2025 unsigned int flags)
2026 {
2027 SegmentCache *sc;
2028 unsigned int new_hflags;
2029
2030 sc = &env->segs[seg_reg];
2031 sc->selector = selector;
2032 sc->base = base;
2033 sc->limit = limit;
2034 sc->flags = flags;
2035
2036 /* update the hidden flags */
2037 {
2038 if (seg_reg == R_CS) {
2039 #ifdef TARGET_X86_64
2040 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
2041 /* long mode */
2042 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
2043 env->hflags &= ~(HF_ADDSEG_MASK);
2044 } else
2045 #endif
2046 {
2047 /* legacy / compatibility case */
2048 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
2049 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
2050 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
2051 new_hflags;
2052 }
2053 }
2054 if (seg_reg == R_SS) {
2055 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
2056 #if HF_CPL_MASK != 3
2057 #error HF_CPL_MASK is hardcoded
2058 #endif
2059 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
2060 /* Possibly switch between BNDCFGS and BNDCFGU */
2061 cpu_sync_bndcs_hflags(env);
2062 }
2063 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
2064 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
2065 if (env->hflags & HF_CS64_MASK) {
2066 /* zero base assumed for DS, ES and SS in long mode */
2067 } else if (!(env->cr[0] & CR0_PE_MASK) ||
2068 (env->eflags & VM_MASK) ||
2069 !(env->hflags & HF_CS32_MASK)) {
2070 /* XXX: try to avoid this test. The problem comes from the
2071 fact that is real mode or vm86 mode we only modify the
2072 'base' and 'selector' fields of the segment cache to go
2073 faster. A solution may be to force addseg to one in
2074 translate-i386.c. */
2075 new_hflags |= HF_ADDSEG_MASK;
2076 } else {
2077 new_hflags |= ((env->segs[R_DS].base |
2078 env->segs[R_ES].base |
2079 env->segs[R_SS].base) != 0) <<
2080 HF_ADDSEG_SHIFT;
2081 }
2082 env->hflags = (env->hflags &
2083 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2084 }
2085 }
2086
2087 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
2088 uint8_t sipi_vector)
2089 {
2090 CPUState *cs = CPU(cpu);
2091 CPUX86State *env = &cpu->env;
2092
2093 env->eip = 0;
2094 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
2095 sipi_vector << 12,
2096 env->segs[R_CS].limit,
2097 env->segs[R_CS].flags);
2098 cs->halted = 0;
2099 }
2100
2101 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
2102 target_ulong *base, unsigned int *limit,
2103 unsigned int *flags);
2104
2105 /* op_helper.c */
2106 /* used for debug or cpu save/restore */
2107
2108 /* cpu-exec.c */
2109 /* the following helpers are only usable in user mode simulation as
2110 they can trigger unexpected exceptions */
2111 void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector);
2112 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
2113 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2114 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
2115 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2116 void cpu_x86_xsave(CPUX86State *s, target_ulong ptr);
2117 void cpu_x86_xrstor(CPUX86State *s, target_ulong ptr);
2118
2119 /* cpu.c */
2120 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
2121 uint32_t vendor2, uint32_t vendor3);
2122 typedef struct PropValue {
2123 const char *prop, *value;
2124 } PropValue;
2125 void x86_cpu_apply_props(X86CPU *cpu, PropValue *props);
2126
2127 void x86_cpu_after_reset(X86CPU *cpu);
2128
2129 uint32_t cpu_x86_virtual_addr_width(CPUX86State *env);
2130
2131 /* cpu.c other functions (cpuid) */
2132 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
2133 uint32_t *eax, uint32_t *ebx,
2134 uint32_t *ecx, uint32_t *edx);
2135 void cpu_clear_apic_feature(CPUX86State *env);
2136 void host_cpuid(uint32_t function, uint32_t count,
2137 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
2138
2139 /* helper.c */
2140 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2141 void cpu_sync_avx_hflag(CPUX86State *env);
2142
2143 #ifndef CONFIG_USER_ONLY
2144 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2145 {
2146 return !!attrs.secure;
2147 }
2148
2149 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
2150 {
2151 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
2152 }
2153
2154 /*
2155 * load efer and update the corresponding hflags. XXX: do consistency
2156 * checks with cpuid bits?
2157 */
2158 void cpu_load_efer(CPUX86State *env, uint64_t val);
2159 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
2160 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
2161 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
2162 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
2163 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
2164 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
2165 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
2166 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
2167 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
2168 #endif
2169
2170 /* will be suppressed */
2171 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
2172 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
2173 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
2174 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
2175
2176 /* hw/pc.c */
2177 uint64_t cpu_get_tsc(CPUX86State *env);
2178
2179 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
2180 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
2181 #define CPU_RESOLVING_TYPE TYPE_X86_CPU
2182
2183 #ifdef TARGET_X86_64
2184 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
2185 #else
2186 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
2187 #endif
2188
2189 #define cpu_list x86_cpu_list
2190
2191 /* MMU modes definitions */
2192 #define MMU_KSMAP_IDX 0
2193 #define MMU_USER_IDX 1
2194 #define MMU_KNOSMAP_IDX 2
2195 #define MMU_NESTED_IDX 3
2196 #define MMU_PHYS_IDX 4
2197
2198 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
2199 {
2200 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
2201 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
2202 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2203 }
2204
2205 static inline int cpu_mmu_index_kernel(CPUX86State *env)
2206 {
2207 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
2208 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
2209 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2210 }
2211
2212 #define CC_DST (env->cc_dst)
2213 #define CC_SRC (env->cc_src)
2214 #define CC_SRC2 (env->cc_src2)
2215 #define CC_OP (env->cc_op)
2216
2217 #include "exec/cpu-all.h"
2218 #include "svm.h"
2219
2220 #if !defined(CONFIG_USER_ONLY)
2221 #include "hw/i386/apic.h"
2222 #endif
2223
2224 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
2225 target_ulong *cs_base, uint32_t *flags)
2226 {
2227 *cs_base = env->segs[R_CS].base;
2228 *pc = *cs_base + env->eip;
2229 *flags = env->hflags |
2230 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
2231 }
2232
2233 void do_cpu_init(X86CPU *cpu);
2234 void do_cpu_sipi(X86CPU *cpu);
2235
2236 #define MCE_INJECT_BROADCAST 1
2237 #define MCE_INJECT_UNCOND_AO 2
2238
2239 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
2240 uint64_t status, uint64_t mcg_status, uint64_t addr,
2241 uint64_t misc, int flags);
2242
2243 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2244
2245 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2246 {
2247 uint32_t eflags = env->eflags;
2248 if (tcg_enabled()) {
2249 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2250 }
2251 return eflags;
2252 }
2253
2254 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2255 {
2256 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2257 }
2258
2259 static inline int32_t x86_get_a20_mask(CPUX86State *env)
2260 {
2261 if (env->hflags & HF_SMM_MASK) {
2262 return -1;
2263 } else {
2264 return env->a20_mask;
2265 }
2266 }
2267
2268 static inline bool cpu_has_vmx(CPUX86State *env)
2269 {
2270 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2271 }
2272
2273 static inline bool cpu_has_svm(CPUX86State *env)
2274 {
2275 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM;
2276 }
2277
2278 /*
2279 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2280 * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2281 * VMX operation. This is because CR4.VMXE is one of the bits set
2282 * in MSR_IA32_VMX_CR4_FIXED1.
2283 *
2284 * There is one exception to above statement when vCPU enters SMM mode.
2285 * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2286 * may also reset CR4.VMXE during execution in SMM mode.
2287 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2288 * and CR4.VMXE is restored to it's original value of being set.
2289 *
2290 * Therefore, when vCPU is not in SMM mode, we can infer whether
2291 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2292 * know for certain.
2293 */
2294 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2295 {
2296 return cpu_has_vmx(env) &&
2297 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2298 }
2299
2300 /* excp_helper.c */
2301 int get_pg_mode(CPUX86State *env);
2302
2303 /* fpu_helper.c */
2304 void update_fp_status(CPUX86State *env);
2305 void update_mxcsr_status(CPUX86State *env);
2306 void update_mxcsr_from_sse_status(CPUX86State *env);
2307
2308 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2309 {
2310 env->mxcsr = mxcsr;
2311 if (tcg_enabled()) {
2312 update_mxcsr_status(env);
2313 }
2314 }
2315
2316 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2317 {
2318 env->fpuc = fpuc;
2319 if (tcg_enabled()) {
2320 update_fp_status(env);
2321 }
2322 }
2323
2324 /* mem_helper.c */
2325 void helper_lock_init(void);
2326
2327 /* svm_helper.c */
2328 #ifdef CONFIG_USER_ONLY
2329 static inline void
2330 cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2331 uint64_t param, uintptr_t retaddr)
2332 { /* no-op */ }
2333 static inline bool
2334 cpu_svm_has_intercept(CPUX86State *env, uint32_t type)
2335 { return false; }
2336 #else
2337 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2338 uint64_t param, uintptr_t retaddr);
2339 bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type);
2340 #endif
2341
2342 /* apic.c */
2343 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
2344 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2345 TPRAccess access);
2346
2347 /* Special values for X86CPUVersion: */
2348
2349 /* Resolve to latest CPU version */
2350 #define CPU_VERSION_LATEST -1
2351
2352 /*
2353 * Resolve to version defined by current machine type.
2354 * See x86_cpu_set_default_version()
2355 */
2356 #define CPU_VERSION_AUTO -2
2357
2358 /* Don't resolve to any versioned CPU models, like old QEMU versions */
2359 #define CPU_VERSION_LEGACY 0
2360
2361 typedef int X86CPUVersion;
2362
2363 /*
2364 * Set default CPU model version for CPU models having
2365 * version == CPU_VERSION_AUTO.
2366 */
2367 void x86_cpu_set_default_version(X86CPUVersion version);
2368
2369 #define APIC_DEFAULT_ADDRESS 0xfee00000
2370 #define APIC_SPACE_SIZE 0x100000
2371
2372 /* cpu-dump.c */
2373 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
2374
2375 /* cpu.c */
2376 bool cpu_is_bsp(X86CPU *cpu);
2377
2378 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen);
2379 void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen);
2380 uint32_t xsave_area_size(uint64_t mask, bool compacted);
2381 void x86_update_hflags(CPUX86State* env);
2382
2383 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2384 {
2385 return !!(cpu->hyperv_features & BIT(feat));
2386 }
2387
2388 static inline uint64_t cr4_reserved_bits(CPUX86State *env)
2389 {
2390 uint64_t reserved_bits = CR4_RESERVED_MASK;
2391 if (!env->features[FEAT_XSAVE]) {
2392 reserved_bits |= CR4_OSXSAVE_MASK;
2393 }
2394 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) {
2395 reserved_bits |= CR4_SMEP_MASK;
2396 }
2397 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) {
2398 reserved_bits |= CR4_SMAP_MASK;
2399 }
2400 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) {
2401 reserved_bits |= CR4_FSGSBASE_MASK;
2402 }
2403 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) {
2404 reserved_bits |= CR4_PKE_MASK;
2405 }
2406 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) {
2407 reserved_bits |= CR4_LA57_MASK;
2408 }
2409 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) {
2410 reserved_bits |= CR4_UMIP_MASK;
2411 }
2412 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) {
2413 reserved_bits |= CR4_PKS_MASK;
2414 }
2415 return reserved_bits;
2416 }
2417
2418 static inline bool ctl_has_irq(CPUX86State *env)
2419 {
2420 uint32_t int_prio;
2421 uint32_t tpr;
2422
2423 int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT;
2424 tpr = env->int_ctl & V_TPR_MASK;
2425
2426 if (env->int_ctl & V_IGN_TPR_MASK) {
2427 return (env->int_ctl & V_IRQ_MASK);
2428 }
2429
2430 return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr);
2431 }
2432
2433 #if defined(TARGET_X86_64) && \
2434 defined(CONFIG_USER_ONLY) && \
2435 defined(CONFIG_LINUX)
2436 # define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20)
2437 #endif
2438
2439 #endif /* I386_CPU_H */