]> git.proxmox.com Git - mirror_qemu.git/blob - target/openrisc/translate.c
target/openrisc: Implement unordered fp comparisons
[mirror_qemu.git] / target / openrisc / translate.c
1 /*
2 * OpenRISC translation
3 *
4 * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5 * Feng Gao <gf91597@gmail.com>
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2.1 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
20
21 #include "qemu/osdep.h"
22 #include "cpu.h"
23 #include "exec/exec-all.h"
24 #include "disas/disas.h"
25 #include "tcg-op.h"
26 #include "qemu/log.h"
27 #include "qemu/bitops.h"
28 #include "qemu/qemu-print.h"
29 #include "exec/cpu_ldst.h"
30 #include "exec/translator.h"
31
32 #include "exec/helper-proto.h"
33 #include "exec/helper-gen.h"
34 #include "exec/gen-icount.h"
35
36 #include "trace-tcg.h"
37 #include "exec/log.h"
38
39 /* is_jmp field values */
40 #define DISAS_EXIT DISAS_TARGET_0 /* force exit to main loop */
41 #define DISAS_JUMP DISAS_TARGET_1 /* exit via jmp_pc/jmp_pc_imm */
42
43 typedef struct DisasContext {
44 DisasContextBase base;
45 uint32_t mem_idx;
46 uint32_t tb_flags;
47 uint32_t delayed_branch;
48 uint32_t cpucfgr;
49 uint32_t avr;
50
51 /* If not -1, jmp_pc contains this value and so is a direct jump. */
52 target_ulong jmp_pc_imm;
53
54 /* The temporary corresponding to register 0 for this compilation. */
55 TCGv R0;
56 } DisasContext;
57
58 static inline bool is_user(DisasContext *dc)
59 {
60 #ifdef CONFIG_USER_ONLY
61 return true;
62 #else
63 return !(dc->tb_flags & TB_FLAGS_SM);
64 #endif
65 }
66
67 /* Include the auto-generated decoder. */
68 #include "decode.inc.c"
69
70 static TCGv cpu_sr;
71 static TCGv cpu_regs[32];
72 static TCGv cpu_pc;
73 static TCGv jmp_pc; /* l.jr/l.jalr temp pc */
74 static TCGv cpu_ppc;
75 static TCGv cpu_sr_f; /* bf/bnf, F flag taken */
76 static TCGv cpu_sr_cy; /* carry (unsigned overflow) */
77 static TCGv cpu_sr_ov; /* signed overflow */
78 static TCGv cpu_lock_addr;
79 static TCGv cpu_lock_value;
80 static TCGv_i32 fpcsr;
81 static TCGv_i64 cpu_mac; /* MACHI:MACLO */
82 static TCGv_i32 cpu_dflag;
83
84 void openrisc_translate_init(void)
85 {
86 static const char * const regnames[] = {
87 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
88 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
89 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
90 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
91 };
92 int i;
93
94 cpu_sr = tcg_global_mem_new(cpu_env,
95 offsetof(CPUOpenRISCState, sr), "sr");
96 cpu_dflag = tcg_global_mem_new_i32(cpu_env,
97 offsetof(CPUOpenRISCState, dflag),
98 "dflag");
99 cpu_pc = tcg_global_mem_new(cpu_env,
100 offsetof(CPUOpenRISCState, pc), "pc");
101 cpu_ppc = tcg_global_mem_new(cpu_env,
102 offsetof(CPUOpenRISCState, ppc), "ppc");
103 jmp_pc = tcg_global_mem_new(cpu_env,
104 offsetof(CPUOpenRISCState, jmp_pc), "jmp_pc");
105 cpu_sr_f = tcg_global_mem_new(cpu_env,
106 offsetof(CPUOpenRISCState, sr_f), "sr_f");
107 cpu_sr_cy = tcg_global_mem_new(cpu_env,
108 offsetof(CPUOpenRISCState, sr_cy), "sr_cy");
109 cpu_sr_ov = tcg_global_mem_new(cpu_env,
110 offsetof(CPUOpenRISCState, sr_ov), "sr_ov");
111 cpu_lock_addr = tcg_global_mem_new(cpu_env,
112 offsetof(CPUOpenRISCState, lock_addr),
113 "lock_addr");
114 cpu_lock_value = tcg_global_mem_new(cpu_env,
115 offsetof(CPUOpenRISCState, lock_value),
116 "lock_value");
117 fpcsr = tcg_global_mem_new_i32(cpu_env,
118 offsetof(CPUOpenRISCState, fpcsr),
119 "fpcsr");
120 cpu_mac = tcg_global_mem_new_i64(cpu_env,
121 offsetof(CPUOpenRISCState, mac),
122 "mac");
123 for (i = 0; i < 32; i++) {
124 cpu_regs[i] = tcg_global_mem_new(cpu_env,
125 offsetof(CPUOpenRISCState,
126 shadow_gpr[0][i]),
127 regnames[i]);
128 }
129 }
130
131 static void gen_exception(DisasContext *dc, unsigned int excp)
132 {
133 TCGv_i32 tmp = tcg_const_i32(excp);
134 gen_helper_exception(cpu_env, tmp);
135 tcg_temp_free_i32(tmp);
136 }
137
138 static void gen_illegal_exception(DisasContext *dc)
139 {
140 tcg_gen_movi_tl(cpu_pc, dc->base.pc_next);
141 gen_exception(dc, EXCP_ILLEGAL);
142 dc->base.is_jmp = DISAS_NORETURN;
143 }
144
145 static bool check_v1_3(DisasContext *dc)
146 {
147 return dc->avr >= 0x01030000;
148 }
149
150 static bool check_of32s(DisasContext *dc)
151 {
152 return dc->cpucfgr & CPUCFGR_OF32S;
153 }
154
155 static bool check_of64a32s(DisasContext *dc)
156 {
157 return dc->cpucfgr & CPUCFGR_OF64A32S;
158 }
159
160 static TCGv cpu_R(DisasContext *dc, int reg)
161 {
162 if (reg == 0) {
163 return dc->R0;
164 } else {
165 return cpu_regs[reg];
166 }
167 }
168
169 /*
170 * We're about to write to REG. On the off-chance that the user is
171 * writing to R0, re-instate the architectural register.
172 */
173 static void check_r0_write(DisasContext *dc, int reg)
174 {
175 if (unlikely(reg == 0)) {
176 dc->R0 = cpu_regs[0];
177 }
178 }
179
180 static void gen_ove_cy(DisasContext *dc)
181 {
182 if (dc->tb_flags & SR_OVE) {
183 gen_helper_ove_cy(cpu_env);
184 }
185 }
186
187 static void gen_ove_ov(DisasContext *dc)
188 {
189 if (dc->tb_flags & SR_OVE) {
190 gen_helper_ove_ov(cpu_env);
191 }
192 }
193
194 static void gen_ove_cyov(DisasContext *dc)
195 {
196 if (dc->tb_flags & SR_OVE) {
197 gen_helper_ove_cyov(cpu_env);
198 }
199 }
200
201 static void gen_add(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
202 {
203 TCGv t0 = tcg_const_tl(0);
204 TCGv res = tcg_temp_new();
205
206 tcg_gen_add2_tl(res, cpu_sr_cy, srca, t0, srcb, t0);
207 tcg_gen_xor_tl(cpu_sr_ov, srca, srcb);
208 tcg_gen_xor_tl(t0, res, srcb);
209 tcg_gen_andc_tl(cpu_sr_ov, t0, cpu_sr_ov);
210 tcg_temp_free(t0);
211
212 tcg_gen_mov_tl(dest, res);
213 tcg_temp_free(res);
214
215 gen_ove_cyov(dc);
216 }
217
218 static void gen_addc(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
219 {
220 TCGv t0 = tcg_const_tl(0);
221 TCGv res = tcg_temp_new();
222
223 tcg_gen_add2_tl(res, cpu_sr_cy, srca, t0, cpu_sr_cy, t0);
224 tcg_gen_add2_tl(res, cpu_sr_cy, res, cpu_sr_cy, srcb, t0);
225 tcg_gen_xor_tl(cpu_sr_ov, srca, srcb);
226 tcg_gen_xor_tl(t0, res, srcb);
227 tcg_gen_andc_tl(cpu_sr_ov, t0, cpu_sr_ov);
228 tcg_temp_free(t0);
229
230 tcg_gen_mov_tl(dest, res);
231 tcg_temp_free(res);
232
233 gen_ove_cyov(dc);
234 }
235
236 static void gen_sub(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
237 {
238 TCGv res = tcg_temp_new();
239
240 tcg_gen_sub_tl(res, srca, srcb);
241 tcg_gen_xor_tl(cpu_sr_cy, srca, srcb);
242 tcg_gen_xor_tl(cpu_sr_ov, res, srcb);
243 tcg_gen_and_tl(cpu_sr_ov, cpu_sr_ov, cpu_sr_cy);
244 tcg_gen_setcond_tl(TCG_COND_LTU, cpu_sr_cy, srca, srcb);
245
246 tcg_gen_mov_tl(dest, res);
247 tcg_temp_free(res);
248
249 gen_ove_cyov(dc);
250 }
251
252 static void gen_mul(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
253 {
254 TCGv t0 = tcg_temp_new();
255
256 tcg_gen_muls2_tl(dest, cpu_sr_ov, srca, srcb);
257 tcg_gen_sari_tl(t0, dest, TARGET_LONG_BITS - 1);
258 tcg_gen_setcond_tl(TCG_COND_NE, cpu_sr_ov, cpu_sr_ov, t0);
259 tcg_temp_free(t0);
260
261 tcg_gen_neg_tl(cpu_sr_ov, cpu_sr_ov);
262 gen_ove_ov(dc);
263 }
264
265 static void gen_mulu(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
266 {
267 tcg_gen_muls2_tl(dest, cpu_sr_cy, srca, srcb);
268 tcg_gen_setcondi_tl(TCG_COND_NE, cpu_sr_cy, cpu_sr_cy, 0);
269
270 gen_ove_cy(dc);
271 }
272
273 static void gen_div(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
274 {
275 TCGv t0 = tcg_temp_new();
276
277 tcg_gen_setcondi_tl(TCG_COND_EQ, cpu_sr_ov, srcb, 0);
278 /* The result of divide-by-zero is undefined.
279 Supress the host-side exception by dividing by 1. */
280 tcg_gen_or_tl(t0, srcb, cpu_sr_ov);
281 tcg_gen_div_tl(dest, srca, t0);
282 tcg_temp_free(t0);
283
284 tcg_gen_neg_tl(cpu_sr_ov, cpu_sr_ov);
285 gen_ove_ov(dc);
286 }
287
288 static void gen_divu(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
289 {
290 TCGv t0 = tcg_temp_new();
291
292 tcg_gen_setcondi_tl(TCG_COND_EQ, cpu_sr_cy, srcb, 0);
293 /* The result of divide-by-zero is undefined.
294 Supress the host-side exception by dividing by 1. */
295 tcg_gen_or_tl(t0, srcb, cpu_sr_cy);
296 tcg_gen_divu_tl(dest, srca, t0);
297 tcg_temp_free(t0);
298
299 gen_ove_cy(dc);
300 }
301
302 static void gen_muld(DisasContext *dc, TCGv srca, TCGv srcb)
303 {
304 TCGv_i64 t1 = tcg_temp_new_i64();
305 TCGv_i64 t2 = tcg_temp_new_i64();
306
307 tcg_gen_ext_tl_i64(t1, srca);
308 tcg_gen_ext_tl_i64(t2, srcb);
309 if (TARGET_LONG_BITS == 32) {
310 tcg_gen_mul_i64(cpu_mac, t1, t2);
311 tcg_gen_movi_tl(cpu_sr_ov, 0);
312 } else {
313 TCGv_i64 high = tcg_temp_new_i64();
314
315 tcg_gen_muls2_i64(cpu_mac, high, t1, t2);
316 tcg_gen_sari_i64(t1, cpu_mac, 63);
317 tcg_gen_setcond_i64(TCG_COND_NE, t1, t1, high);
318 tcg_temp_free_i64(high);
319 tcg_gen_trunc_i64_tl(cpu_sr_ov, t1);
320 tcg_gen_neg_tl(cpu_sr_ov, cpu_sr_ov);
321
322 gen_ove_ov(dc);
323 }
324 tcg_temp_free_i64(t1);
325 tcg_temp_free_i64(t2);
326 }
327
328 static void gen_muldu(DisasContext *dc, TCGv srca, TCGv srcb)
329 {
330 TCGv_i64 t1 = tcg_temp_new_i64();
331 TCGv_i64 t2 = tcg_temp_new_i64();
332
333 tcg_gen_extu_tl_i64(t1, srca);
334 tcg_gen_extu_tl_i64(t2, srcb);
335 if (TARGET_LONG_BITS == 32) {
336 tcg_gen_mul_i64(cpu_mac, t1, t2);
337 tcg_gen_movi_tl(cpu_sr_cy, 0);
338 } else {
339 TCGv_i64 high = tcg_temp_new_i64();
340
341 tcg_gen_mulu2_i64(cpu_mac, high, t1, t2);
342 tcg_gen_setcondi_i64(TCG_COND_NE, high, high, 0);
343 tcg_gen_trunc_i64_tl(cpu_sr_cy, high);
344 tcg_temp_free_i64(high);
345
346 gen_ove_cy(dc);
347 }
348 tcg_temp_free_i64(t1);
349 tcg_temp_free_i64(t2);
350 }
351
352 static void gen_mac(DisasContext *dc, TCGv srca, TCGv srcb)
353 {
354 TCGv_i64 t1 = tcg_temp_new_i64();
355 TCGv_i64 t2 = tcg_temp_new_i64();
356
357 tcg_gen_ext_tl_i64(t1, srca);
358 tcg_gen_ext_tl_i64(t2, srcb);
359 tcg_gen_mul_i64(t1, t1, t2);
360
361 /* Note that overflow is only computed during addition stage. */
362 tcg_gen_xor_i64(t2, cpu_mac, t1);
363 tcg_gen_add_i64(cpu_mac, cpu_mac, t1);
364 tcg_gen_xor_i64(t1, t1, cpu_mac);
365 tcg_gen_andc_i64(t1, t1, t2);
366 tcg_temp_free_i64(t2);
367
368 #if TARGET_LONG_BITS == 32
369 tcg_gen_extrh_i64_i32(cpu_sr_ov, t1);
370 #else
371 tcg_gen_mov_i64(cpu_sr_ov, t1);
372 #endif
373 tcg_temp_free_i64(t1);
374
375 gen_ove_ov(dc);
376 }
377
378 static void gen_macu(DisasContext *dc, TCGv srca, TCGv srcb)
379 {
380 TCGv_i64 t1 = tcg_temp_new_i64();
381 TCGv_i64 t2 = tcg_temp_new_i64();
382
383 tcg_gen_extu_tl_i64(t1, srca);
384 tcg_gen_extu_tl_i64(t2, srcb);
385 tcg_gen_mul_i64(t1, t1, t2);
386 tcg_temp_free_i64(t2);
387
388 /* Note that overflow is only computed during addition stage. */
389 tcg_gen_add_i64(cpu_mac, cpu_mac, t1);
390 tcg_gen_setcond_i64(TCG_COND_LTU, t1, cpu_mac, t1);
391 tcg_gen_trunc_i64_tl(cpu_sr_cy, t1);
392 tcg_temp_free_i64(t1);
393
394 gen_ove_cy(dc);
395 }
396
397 static void gen_msb(DisasContext *dc, TCGv srca, TCGv srcb)
398 {
399 TCGv_i64 t1 = tcg_temp_new_i64();
400 TCGv_i64 t2 = tcg_temp_new_i64();
401
402 tcg_gen_ext_tl_i64(t1, srca);
403 tcg_gen_ext_tl_i64(t2, srcb);
404 tcg_gen_mul_i64(t1, t1, t2);
405
406 /* Note that overflow is only computed during subtraction stage. */
407 tcg_gen_xor_i64(t2, cpu_mac, t1);
408 tcg_gen_sub_i64(cpu_mac, cpu_mac, t1);
409 tcg_gen_xor_i64(t1, t1, cpu_mac);
410 tcg_gen_and_i64(t1, t1, t2);
411 tcg_temp_free_i64(t2);
412
413 #if TARGET_LONG_BITS == 32
414 tcg_gen_extrh_i64_i32(cpu_sr_ov, t1);
415 #else
416 tcg_gen_mov_i64(cpu_sr_ov, t1);
417 #endif
418 tcg_temp_free_i64(t1);
419
420 gen_ove_ov(dc);
421 }
422
423 static void gen_msbu(DisasContext *dc, TCGv srca, TCGv srcb)
424 {
425 TCGv_i64 t1 = tcg_temp_new_i64();
426 TCGv_i64 t2 = tcg_temp_new_i64();
427
428 tcg_gen_extu_tl_i64(t1, srca);
429 tcg_gen_extu_tl_i64(t2, srcb);
430 tcg_gen_mul_i64(t1, t1, t2);
431
432 /* Note that overflow is only computed during subtraction stage. */
433 tcg_gen_setcond_i64(TCG_COND_LTU, t2, cpu_mac, t1);
434 tcg_gen_sub_i64(cpu_mac, cpu_mac, t1);
435 tcg_gen_trunc_i64_tl(cpu_sr_cy, t2);
436 tcg_temp_free_i64(t2);
437 tcg_temp_free_i64(t1);
438
439 gen_ove_cy(dc);
440 }
441
442 static bool trans_l_add(DisasContext *dc, arg_dab *a)
443 {
444 check_r0_write(dc, a->d);
445 gen_add(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
446 return true;
447 }
448
449 static bool trans_l_addc(DisasContext *dc, arg_dab *a)
450 {
451 check_r0_write(dc, a->d);
452 gen_addc(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
453 return true;
454 }
455
456 static bool trans_l_sub(DisasContext *dc, arg_dab *a)
457 {
458 check_r0_write(dc, a->d);
459 gen_sub(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
460 return true;
461 }
462
463 static bool trans_l_and(DisasContext *dc, arg_dab *a)
464 {
465 check_r0_write(dc, a->d);
466 tcg_gen_and_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
467 return true;
468 }
469
470 static bool trans_l_or(DisasContext *dc, arg_dab *a)
471 {
472 check_r0_write(dc, a->d);
473 tcg_gen_or_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
474 return true;
475 }
476
477 static bool trans_l_xor(DisasContext *dc, arg_dab *a)
478 {
479 check_r0_write(dc, a->d);
480 tcg_gen_xor_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
481 return true;
482 }
483
484 static bool trans_l_sll(DisasContext *dc, arg_dab *a)
485 {
486 check_r0_write(dc, a->d);
487 tcg_gen_shl_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
488 return true;
489 }
490
491 static bool trans_l_srl(DisasContext *dc, arg_dab *a)
492 {
493 check_r0_write(dc, a->d);
494 tcg_gen_shr_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
495 return true;
496 }
497
498 static bool trans_l_sra(DisasContext *dc, arg_dab *a)
499 {
500 check_r0_write(dc, a->d);
501 tcg_gen_sar_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
502 return true;
503 }
504
505 static bool trans_l_ror(DisasContext *dc, arg_dab *a)
506 {
507 check_r0_write(dc, a->d);
508 tcg_gen_rotr_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
509 return true;
510 }
511
512 static bool trans_l_exths(DisasContext *dc, arg_da *a)
513 {
514 check_r0_write(dc, a->d);
515 tcg_gen_ext16s_tl(cpu_R(dc, a->d), cpu_R(dc, a->a));
516 return true;
517 }
518
519 static bool trans_l_extbs(DisasContext *dc, arg_da *a)
520 {
521 check_r0_write(dc, a->d);
522 tcg_gen_ext8s_tl(cpu_R(dc, a->d), cpu_R(dc, a->a));
523 return true;
524 }
525
526 static bool trans_l_exthz(DisasContext *dc, arg_da *a)
527 {
528 check_r0_write(dc, a->d);
529 tcg_gen_ext16u_tl(cpu_R(dc, a->d), cpu_R(dc, a->a));
530 return true;
531 }
532
533 static bool trans_l_extbz(DisasContext *dc, arg_da *a)
534 {
535 check_r0_write(dc, a->d);
536 tcg_gen_ext8u_tl(cpu_R(dc, a->d), cpu_R(dc, a->a));
537 return true;
538 }
539
540 static bool trans_l_cmov(DisasContext *dc, arg_dab *a)
541 {
542 TCGv zero;
543
544 check_r0_write(dc, a->d);
545 zero = tcg_const_tl(0);
546 tcg_gen_movcond_tl(TCG_COND_NE, cpu_R(dc, a->d), cpu_sr_f, zero,
547 cpu_R(dc, a->a), cpu_R(dc, a->b));
548 tcg_temp_free(zero);
549 return true;
550 }
551
552 static bool trans_l_ff1(DisasContext *dc, arg_da *a)
553 {
554 check_r0_write(dc, a->d);
555 tcg_gen_ctzi_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), -1);
556 tcg_gen_addi_tl(cpu_R(dc, a->d), cpu_R(dc, a->d), 1);
557 return true;
558 }
559
560 static bool trans_l_fl1(DisasContext *dc, arg_da *a)
561 {
562 check_r0_write(dc, a->d);
563 tcg_gen_clzi_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), TARGET_LONG_BITS);
564 tcg_gen_subfi_tl(cpu_R(dc, a->d), TARGET_LONG_BITS, cpu_R(dc, a->d));
565 return true;
566 }
567
568 static bool trans_l_mul(DisasContext *dc, arg_dab *a)
569 {
570 check_r0_write(dc, a->d);
571 gen_mul(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
572 return true;
573 }
574
575 static bool trans_l_mulu(DisasContext *dc, arg_dab *a)
576 {
577 check_r0_write(dc, a->d);
578 gen_mulu(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
579 return true;
580 }
581
582 static bool trans_l_div(DisasContext *dc, arg_dab *a)
583 {
584 check_r0_write(dc, a->d);
585 gen_div(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
586 return true;
587 }
588
589 static bool trans_l_divu(DisasContext *dc, arg_dab *a)
590 {
591 check_r0_write(dc, a->d);
592 gen_divu(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), cpu_R(dc, a->b));
593 return true;
594 }
595
596 static bool trans_l_muld(DisasContext *dc, arg_ab *a)
597 {
598 gen_muld(dc, cpu_R(dc, a->a), cpu_R(dc, a->b));
599 return true;
600 }
601
602 static bool trans_l_muldu(DisasContext *dc, arg_ab *a)
603 {
604 gen_muldu(dc, cpu_R(dc, a->a), cpu_R(dc, a->b));
605 return true;
606 }
607
608 static bool trans_l_j(DisasContext *dc, arg_l_j *a)
609 {
610 target_ulong tmp_pc = dc->base.pc_next + a->n * 4;
611
612 tcg_gen_movi_tl(jmp_pc, tmp_pc);
613 dc->jmp_pc_imm = tmp_pc;
614 dc->delayed_branch = 2;
615 return true;
616 }
617
618 static bool trans_l_jal(DisasContext *dc, arg_l_jal *a)
619 {
620 target_ulong tmp_pc = dc->base.pc_next + a->n * 4;
621 target_ulong ret_pc = dc->base.pc_next + 8;
622
623 tcg_gen_movi_tl(cpu_regs[9], ret_pc);
624 /* Optimize jal being used to load the PC for PIC. */
625 if (tmp_pc != ret_pc) {
626 tcg_gen_movi_tl(jmp_pc, tmp_pc);
627 dc->jmp_pc_imm = tmp_pc;
628 dc->delayed_branch = 2;
629 }
630 return true;
631 }
632
633 static void do_bf(DisasContext *dc, arg_l_bf *a, TCGCond cond)
634 {
635 target_ulong tmp_pc = dc->base.pc_next + a->n * 4;
636 TCGv t_next = tcg_const_tl(dc->base.pc_next + 8);
637 TCGv t_true = tcg_const_tl(tmp_pc);
638 TCGv t_zero = tcg_const_tl(0);
639
640 tcg_gen_movcond_tl(cond, jmp_pc, cpu_sr_f, t_zero, t_true, t_next);
641
642 tcg_temp_free(t_next);
643 tcg_temp_free(t_true);
644 tcg_temp_free(t_zero);
645 dc->delayed_branch = 2;
646 }
647
648 static bool trans_l_bf(DisasContext *dc, arg_l_bf *a)
649 {
650 do_bf(dc, a, TCG_COND_NE);
651 return true;
652 }
653
654 static bool trans_l_bnf(DisasContext *dc, arg_l_bf *a)
655 {
656 do_bf(dc, a, TCG_COND_EQ);
657 return true;
658 }
659
660 static bool trans_l_jr(DisasContext *dc, arg_l_jr *a)
661 {
662 tcg_gen_mov_tl(jmp_pc, cpu_R(dc, a->b));
663 dc->delayed_branch = 2;
664 return true;
665 }
666
667 static bool trans_l_jalr(DisasContext *dc, arg_l_jalr *a)
668 {
669 tcg_gen_mov_tl(jmp_pc, cpu_R(dc, a->b));
670 tcg_gen_movi_tl(cpu_regs[9], dc->base.pc_next + 8);
671 dc->delayed_branch = 2;
672 return true;
673 }
674
675 static bool trans_l_lwa(DisasContext *dc, arg_load *a)
676 {
677 TCGv ea;
678
679 check_r0_write(dc, a->d);
680 ea = tcg_temp_new();
681 tcg_gen_addi_tl(ea, cpu_R(dc, a->a), a->i);
682 tcg_gen_qemu_ld_tl(cpu_R(dc, a->d), ea, dc->mem_idx, MO_TEUL);
683 tcg_gen_mov_tl(cpu_lock_addr, ea);
684 tcg_gen_mov_tl(cpu_lock_value, cpu_R(dc, a->d));
685 tcg_temp_free(ea);
686 return true;
687 }
688
689 static void do_load(DisasContext *dc, arg_load *a, MemOp mop)
690 {
691 TCGv ea;
692
693 check_r0_write(dc, a->d);
694 ea = tcg_temp_new();
695 tcg_gen_addi_tl(ea, cpu_R(dc, a->a), a->i);
696 tcg_gen_qemu_ld_tl(cpu_R(dc, a->d), ea, dc->mem_idx, mop);
697 tcg_temp_free(ea);
698 }
699
700 static bool trans_l_lwz(DisasContext *dc, arg_load *a)
701 {
702 do_load(dc, a, MO_TEUL);
703 return true;
704 }
705
706 static bool trans_l_lws(DisasContext *dc, arg_load *a)
707 {
708 do_load(dc, a, MO_TESL);
709 return true;
710 }
711
712 static bool trans_l_lbz(DisasContext *dc, arg_load *a)
713 {
714 do_load(dc, a, MO_UB);
715 return true;
716 }
717
718 static bool trans_l_lbs(DisasContext *dc, arg_load *a)
719 {
720 do_load(dc, a, MO_SB);
721 return true;
722 }
723
724 static bool trans_l_lhz(DisasContext *dc, arg_load *a)
725 {
726 do_load(dc, a, MO_TEUW);
727 return true;
728 }
729
730 static bool trans_l_lhs(DisasContext *dc, arg_load *a)
731 {
732 do_load(dc, a, MO_TESW);
733 return true;
734 }
735
736 static bool trans_l_swa(DisasContext *dc, arg_store *a)
737 {
738 TCGv ea, val;
739 TCGLabel *lab_fail, *lab_done;
740
741 ea = tcg_temp_new();
742 tcg_gen_addi_tl(ea, cpu_R(dc, a->a), a->i);
743
744 /* For TB_FLAGS_R0_0, the branch below invalidates the temporary assigned
745 to cpu_regs[0]. Since l.swa is quite often immediately followed by a
746 branch, don't bother reallocating; finish the TB using the "real" R0.
747 This also takes care of RB input across the branch. */
748 dc->R0 = cpu_regs[0];
749
750 lab_fail = gen_new_label();
751 lab_done = gen_new_label();
752 tcg_gen_brcond_tl(TCG_COND_NE, ea, cpu_lock_addr, lab_fail);
753 tcg_temp_free(ea);
754
755 val = tcg_temp_new();
756 tcg_gen_atomic_cmpxchg_tl(val, cpu_lock_addr, cpu_lock_value,
757 cpu_regs[a->b], dc->mem_idx, MO_TEUL);
758 tcg_gen_setcond_tl(TCG_COND_EQ, cpu_sr_f, val, cpu_lock_value);
759 tcg_temp_free(val);
760
761 tcg_gen_br(lab_done);
762
763 gen_set_label(lab_fail);
764 tcg_gen_movi_tl(cpu_sr_f, 0);
765
766 gen_set_label(lab_done);
767 tcg_gen_movi_tl(cpu_lock_addr, -1);
768 return true;
769 }
770
771 static void do_store(DisasContext *dc, arg_store *a, MemOp mop)
772 {
773 TCGv t0 = tcg_temp_new();
774 tcg_gen_addi_tl(t0, cpu_R(dc, a->a), a->i);
775 tcg_gen_qemu_st_tl(cpu_R(dc, a->b), t0, dc->mem_idx, mop);
776 tcg_temp_free(t0);
777 }
778
779 static bool trans_l_sw(DisasContext *dc, arg_store *a)
780 {
781 do_store(dc, a, MO_TEUL);
782 return true;
783 }
784
785 static bool trans_l_sb(DisasContext *dc, arg_store *a)
786 {
787 do_store(dc, a, MO_UB);
788 return true;
789 }
790
791 static bool trans_l_sh(DisasContext *dc, arg_store *a)
792 {
793 do_store(dc, a, MO_TEUW);
794 return true;
795 }
796
797 static bool trans_l_nop(DisasContext *dc, arg_l_nop *a)
798 {
799 return true;
800 }
801
802 static bool trans_l_addi(DisasContext *dc, arg_rri *a)
803 {
804 TCGv t0;
805
806 check_r0_write(dc, a->d);
807 t0 = tcg_const_tl(a->i);
808 gen_add(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), t0);
809 tcg_temp_free(t0);
810 return true;
811 }
812
813 static bool trans_l_addic(DisasContext *dc, arg_rri *a)
814 {
815 TCGv t0;
816
817 check_r0_write(dc, a->d);
818 t0 = tcg_const_tl(a->i);
819 gen_addc(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), t0);
820 tcg_temp_free(t0);
821 return true;
822 }
823
824 static bool trans_l_muli(DisasContext *dc, arg_rri *a)
825 {
826 TCGv t0;
827
828 check_r0_write(dc, a->d);
829 t0 = tcg_const_tl(a->i);
830 gen_mul(dc, cpu_R(dc, a->d), cpu_R(dc, a->a), t0);
831 tcg_temp_free(t0);
832 return true;
833 }
834
835 static bool trans_l_maci(DisasContext *dc, arg_l_maci *a)
836 {
837 TCGv t0;
838
839 t0 = tcg_const_tl(a->i);
840 gen_mac(dc, cpu_R(dc, a->a), t0);
841 tcg_temp_free(t0);
842 return true;
843 }
844
845 static bool trans_l_andi(DisasContext *dc, arg_rrk *a)
846 {
847 check_r0_write(dc, a->d);
848 tcg_gen_andi_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), a->k);
849 return true;
850 }
851
852 static bool trans_l_ori(DisasContext *dc, arg_rrk *a)
853 {
854 check_r0_write(dc, a->d);
855 tcg_gen_ori_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), a->k);
856 return true;
857 }
858
859 static bool trans_l_xori(DisasContext *dc, arg_rri *a)
860 {
861 check_r0_write(dc, a->d);
862 tcg_gen_xori_tl(cpu_R(dc, a->d), cpu_R(dc, a->a), a->i);
863 return true;
864 }
865
866 static bool trans_l_mfspr(DisasContext *dc, arg_l_mfspr *a)
867 {
868 check_r0_write(dc, a->d);
869
870 if (is_user(dc)) {
871 gen_illegal_exception(dc);
872 } else {
873 TCGv spr = tcg_temp_new();
874 tcg_gen_ori_tl(spr, cpu_R(dc, a->a), a->k);
875 gen_helper_mfspr(cpu_R(dc, a->d), cpu_env, cpu_R(dc, a->d), spr);
876 tcg_temp_free(spr);
877 }
878 return true;
879 }
880
881 static bool trans_l_mtspr(DisasContext *dc, arg_l_mtspr *a)
882 {
883 if (is_user(dc)) {
884 gen_illegal_exception(dc);
885 } else {
886 TCGv spr;
887
888 /* For SR, we will need to exit the TB to recognize the new
889 * exception state. For NPC, in theory this counts as a branch
890 * (although the SPR only exists for use by an ICE). Save all
891 * of the cpu state first, allowing it to be overwritten.
892 */
893 if (dc->delayed_branch) {
894 tcg_gen_mov_tl(cpu_pc, jmp_pc);
895 tcg_gen_discard_tl(jmp_pc);
896 } else {
897 tcg_gen_movi_tl(cpu_pc, dc->base.pc_next + 4);
898 }
899 dc->base.is_jmp = DISAS_EXIT;
900
901 spr = tcg_temp_new();
902 tcg_gen_ori_tl(spr, cpu_R(dc, a->a), a->k);
903 gen_helper_mtspr(cpu_env, spr, cpu_R(dc, a->b));
904 tcg_temp_free(spr);
905 }
906 return true;
907 }
908
909 static bool trans_l_mac(DisasContext *dc, arg_ab *a)
910 {
911 gen_mac(dc, cpu_R(dc, a->a), cpu_R(dc, a->b));
912 return true;
913 }
914
915 static bool trans_l_msb(DisasContext *dc, arg_ab *a)
916 {
917 gen_msb(dc, cpu_R(dc, a->a), cpu_R(dc, a->b));
918 return true;
919 }
920
921 static bool trans_l_macu(DisasContext *dc, arg_ab *a)
922 {
923 gen_macu(dc, cpu_R(dc, a->a), cpu_R(dc, a->b));
924 return true;
925 }
926
927 static bool trans_l_msbu(DisasContext *dc, arg_ab *a)
928 {
929 gen_msbu(dc, cpu_R(dc, a->a), cpu_R(dc, a->b));
930 return true;
931 }
932
933 static bool trans_l_slli(DisasContext *dc, arg_dal *a)
934 {
935 check_r0_write(dc, a->d);
936 tcg_gen_shli_tl(cpu_R(dc, a->d), cpu_R(dc, a->a),
937 a->l & (TARGET_LONG_BITS - 1));
938 return true;
939 }
940
941 static bool trans_l_srli(DisasContext *dc, arg_dal *a)
942 {
943 check_r0_write(dc, a->d);
944 tcg_gen_shri_tl(cpu_R(dc, a->d), cpu_R(dc, a->a),
945 a->l & (TARGET_LONG_BITS - 1));
946 return true;
947 }
948
949 static bool trans_l_srai(DisasContext *dc, arg_dal *a)
950 {
951 check_r0_write(dc, a->d);
952 tcg_gen_sari_tl(cpu_R(dc, a->d), cpu_R(dc, a->a),
953 a->l & (TARGET_LONG_BITS - 1));
954 return true;
955 }
956
957 static bool trans_l_rori(DisasContext *dc, arg_dal *a)
958 {
959 check_r0_write(dc, a->d);
960 tcg_gen_rotri_tl(cpu_R(dc, a->d), cpu_R(dc, a->a),
961 a->l & (TARGET_LONG_BITS - 1));
962 return true;
963 }
964
965 static bool trans_l_movhi(DisasContext *dc, arg_l_movhi *a)
966 {
967 check_r0_write(dc, a->d);
968 tcg_gen_movi_tl(cpu_R(dc, a->d), a->k << 16);
969 return true;
970 }
971
972 static bool trans_l_macrc(DisasContext *dc, arg_l_macrc *a)
973 {
974 check_r0_write(dc, a->d);
975 tcg_gen_trunc_i64_tl(cpu_R(dc, a->d), cpu_mac);
976 tcg_gen_movi_i64(cpu_mac, 0);
977 return true;
978 }
979
980 static bool trans_l_sfeq(DisasContext *dc, arg_ab *a)
981 {
982 tcg_gen_setcond_tl(TCG_COND_EQ, cpu_sr_f,
983 cpu_R(dc, a->a), cpu_R(dc, a->b));
984 return true;
985 }
986
987 static bool trans_l_sfne(DisasContext *dc, arg_ab *a)
988 {
989 tcg_gen_setcond_tl(TCG_COND_NE, cpu_sr_f,
990 cpu_R(dc, a->a), cpu_R(dc, a->b));
991 return true;
992 }
993
994 static bool trans_l_sfgtu(DisasContext *dc, arg_ab *a)
995 {
996 tcg_gen_setcond_tl(TCG_COND_GTU, cpu_sr_f,
997 cpu_R(dc, a->a), cpu_R(dc, a->b));
998 return true;
999 }
1000
1001 static bool trans_l_sfgeu(DisasContext *dc, arg_ab *a)
1002 {
1003 tcg_gen_setcond_tl(TCG_COND_GEU, cpu_sr_f,
1004 cpu_R(dc, a->a), cpu_R(dc, a->b));
1005 return true;
1006 }
1007
1008 static bool trans_l_sfltu(DisasContext *dc, arg_ab *a)
1009 {
1010 tcg_gen_setcond_tl(TCG_COND_LTU, cpu_sr_f,
1011 cpu_R(dc, a->a), cpu_R(dc, a->b));
1012 return true;
1013 }
1014
1015 static bool trans_l_sfleu(DisasContext *dc, arg_ab *a)
1016 {
1017 tcg_gen_setcond_tl(TCG_COND_LEU, cpu_sr_f,
1018 cpu_R(dc, a->a), cpu_R(dc, a->b));
1019 return true;
1020 }
1021
1022 static bool trans_l_sfgts(DisasContext *dc, arg_ab *a)
1023 {
1024 tcg_gen_setcond_tl(TCG_COND_GT, cpu_sr_f,
1025 cpu_R(dc, a->a), cpu_R(dc, a->b));
1026 return true;
1027 }
1028
1029 static bool trans_l_sfges(DisasContext *dc, arg_ab *a)
1030 {
1031 tcg_gen_setcond_tl(TCG_COND_GE, cpu_sr_f,
1032 cpu_R(dc, a->a), cpu_R(dc, a->b));
1033 return true;
1034 }
1035
1036 static bool trans_l_sflts(DisasContext *dc, arg_ab *a)
1037 {
1038 tcg_gen_setcond_tl(TCG_COND_LT, cpu_sr_f,
1039 cpu_R(dc, a->a), cpu_R(dc, a->b));
1040 return true;
1041 }
1042
1043 static bool trans_l_sfles(DisasContext *dc, arg_ab *a)
1044 {
1045 tcg_gen_setcond_tl(TCG_COND_LE,
1046 cpu_sr_f, cpu_R(dc, a->a), cpu_R(dc, a->b));
1047 return true;
1048 }
1049
1050 static bool trans_l_sfeqi(DisasContext *dc, arg_ai *a)
1051 {
1052 tcg_gen_setcondi_tl(TCG_COND_EQ, cpu_sr_f, cpu_R(dc, a->a), a->i);
1053 return true;
1054 }
1055
1056 static bool trans_l_sfnei(DisasContext *dc, arg_ai *a)
1057 {
1058 tcg_gen_setcondi_tl(TCG_COND_NE, cpu_sr_f, cpu_R(dc, a->a), a->i);
1059 return true;
1060 }
1061
1062 static bool trans_l_sfgtui(DisasContext *dc, arg_ai *a)
1063 {
1064 tcg_gen_setcondi_tl(TCG_COND_GTU, cpu_sr_f, cpu_R(dc, a->a), a->i);
1065 return true;
1066 }
1067
1068 static bool trans_l_sfgeui(DisasContext *dc, arg_ai *a)
1069 {
1070 tcg_gen_setcondi_tl(TCG_COND_GEU, cpu_sr_f, cpu_R(dc, a->a), a->i);
1071 return true;
1072 }
1073
1074 static bool trans_l_sfltui(DisasContext *dc, arg_ai *a)
1075 {
1076 tcg_gen_setcondi_tl(TCG_COND_LTU, cpu_sr_f, cpu_R(dc, a->a), a->i);
1077 return true;
1078 }
1079
1080 static bool trans_l_sfleui(DisasContext *dc, arg_ai *a)
1081 {
1082 tcg_gen_setcondi_tl(TCG_COND_LEU, cpu_sr_f, cpu_R(dc, a->a), a->i);
1083 return true;
1084 }
1085
1086 static bool trans_l_sfgtsi(DisasContext *dc, arg_ai *a)
1087 {
1088 tcg_gen_setcondi_tl(TCG_COND_GT, cpu_sr_f, cpu_R(dc, a->a), a->i);
1089 return true;
1090 }
1091
1092 static bool trans_l_sfgesi(DisasContext *dc, arg_ai *a)
1093 {
1094 tcg_gen_setcondi_tl(TCG_COND_GE, cpu_sr_f, cpu_R(dc, a->a), a->i);
1095 return true;
1096 }
1097
1098 static bool trans_l_sfltsi(DisasContext *dc, arg_ai *a)
1099 {
1100 tcg_gen_setcondi_tl(TCG_COND_LT, cpu_sr_f, cpu_R(dc, a->a), a->i);
1101 return true;
1102 }
1103
1104 static bool trans_l_sflesi(DisasContext *dc, arg_ai *a)
1105 {
1106 tcg_gen_setcondi_tl(TCG_COND_LE, cpu_sr_f, cpu_R(dc, a->a), a->i);
1107 return true;
1108 }
1109
1110 static bool trans_l_sys(DisasContext *dc, arg_l_sys *a)
1111 {
1112 tcg_gen_movi_tl(cpu_pc, dc->base.pc_next);
1113 gen_exception(dc, EXCP_SYSCALL);
1114 dc->base.is_jmp = DISAS_NORETURN;
1115 return true;
1116 }
1117
1118 static bool trans_l_trap(DisasContext *dc, arg_l_trap *a)
1119 {
1120 tcg_gen_movi_tl(cpu_pc, dc->base.pc_next);
1121 gen_exception(dc, EXCP_TRAP);
1122 dc->base.is_jmp = DISAS_NORETURN;
1123 return true;
1124 }
1125
1126 static bool trans_l_msync(DisasContext *dc, arg_l_msync *a)
1127 {
1128 tcg_gen_mb(TCG_MO_ALL);
1129 return true;
1130 }
1131
1132 static bool trans_l_psync(DisasContext *dc, arg_l_psync *a)
1133 {
1134 return true;
1135 }
1136
1137 static bool trans_l_csync(DisasContext *dc, arg_l_csync *a)
1138 {
1139 return true;
1140 }
1141
1142 static bool trans_l_rfe(DisasContext *dc, arg_l_rfe *a)
1143 {
1144 if (is_user(dc)) {
1145 gen_illegal_exception(dc);
1146 } else {
1147 gen_helper_rfe(cpu_env);
1148 dc->base.is_jmp = DISAS_EXIT;
1149 }
1150 return true;
1151 }
1152
1153 static bool do_fp2(DisasContext *dc, arg_da *a,
1154 void (*fn)(TCGv, TCGv_env, TCGv))
1155 {
1156 if (!check_of32s(dc)) {
1157 return false;
1158 }
1159 check_r0_write(dc, a->d);
1160 fn(cpu_R(dc, a->d), cpu_env, cpu_R(dc, a->a));
1161 gen_helper_update_fpcsr(cpu_env);
1162 return true;
1163 }
1164
1165 static bool do_fp3(DisasContext *dc, arg_dab *a,
1166 void (*fn)(TCGv, TCGv_env, TCGv, TCGv))
1167 {
1168 if (!check_of32s(dc)) {
1169 return false;
1170 }
1171 check_r0_write(dc, a->d);
1172 fn(cpu_R(dc, a->d), cpu_env, cpu_R(dc, a->a), cpu_R(dc, a->b));
1173 gen_helper_update_fpcsr(cpu_env);
1174 return true;
1175 }
1176
1177 static bool do_fpcmp(DisasContext *dc, arg_ab *a,
1178 void (*fn)(TCGv, TCGv_env, TCGv, TCGv),
1179 bool inv, bool swap)
1180 {
1181 if (!check_of32s(dc)) {
1182 return false;
1183 }
1184 if (swap) {
1185 fn(cpu_sr_f, cpu_env, cpu_R(dc, a->b), cpu_R(dc, a->a));
1186 } else {
1187 fn(cpu_sr_f, cpu_env, cpu_R(dc, a->a), cpu_R(dc, a->b));
1188 }
1189 if (inv) {
1190 tcg_gen_xori_tl(cpu_sr_f, cpu_sr_f, 1);
1191 }
1192 gen_helper_update_fpcsr(cpu_env);
1193 return true;
1194 }
1195
1196 static bool trans_lf_add_s(DisasContext *dc, arg_dab *a)
1197 {
1198 return do_fp3(dc, a, gen_helper_float_add_s);
1199 }
1200
1201 static bool trans_lf_sub_s(DisasContext *dc, arg_dab *a)
1202 {
1203 return do_fp3(dc, a, gen_helper_float_sub_s);
1204 }
1205
1206 static bool trans_lf_mul_s(DisasContext *dc, arg_dab *a)
1207 {
1208 return do_fp3(dc, a, gen_helper_float_mul_s);
1209 }
1210
1211 static bool trans_lf_div_s(DisasContext *dc, arg_dab *a)
1212 {
1213 return do_fp3(dc, a, gen_helper_float_div_s);
1214 }
1215
1216 static bool trans_lf_rem_s(DisasContext *dc, arg_dab *a)
1217 {
1218 return do_fp3(dc, a, gen_helper_float_rem_s);
1219 return true;
1220 }
1221
1222 static bool trans_lf_itof_s(DisasContext *dc, arg_da *a)
1223 {
1224 return do_fp2(dc, a, gen_helper_itofs);
1225 }
1226
1227 static bool trans_lf_ftoi_s(DisasContext *dc, arg_da *a)
1228 {
1229 return do_fp2(dc, a, gen_helper_ftois);
1230 }
1231
1232 static bool trans_lf_madd_s(DisasContext *dc, arg_dab *a)
1233 {
1234 if (!check_of32s(dc)) {
1235 return false;
1236 }
1237 check_r0_write(dc, a->d);
1238 gen_helper_float_madd_s(cpu_R(dc, a->d), cpu_env, cpu_R(dc, a->d),
1239 cpu_R(dc, a->a), cpu_R(dc, a->b));
1240 gen_helper_update_fpcsr(cpu_env);
1241 return true;
1242 }
1243
1244 static bool trans_lf_sfeq_s(DisasContext *dc, arg_ab *a)
1245 {
1246 return do_fpcmp(dc, a, gen_helper_float_eq_s, false, false);
1247 }
1248
1249 static bool trans_lf_sfne_s(DisasContext *dc, arg_ab *a)
1250 {
1251 return do_fpcmp(dc, a, gen_helper_float_eq_s, true, false);
1252 }
1253
1254 static bool trans_lf_sfgt_s(DisasContext *dc, arg_ab *a)
1255 {
1256 return do_fpcmp(dc, a, gen_helper_float_lt_s, false, true);
1257 }
1258
1259 static bool trans_lf_sfge_s(DisasContext *dc, arg_ab *a)
1260 {
1261 return do_fpcmp(dc, a, gen_helper_float_le_s, false, true);
1262 }
1263
1264 static bool trans_lf_sflt_s(DisasContext *dc, arg_ab *a)
1265 {
1266 return do_fpcmp(dc, a, gen_helper_float_lt_s, false, false);
1267 }
1268
1269 static bool trans_lf_sfle_s(DisasContext *dc, arg_ab *a)
1270 {
1271 return do_fpcmp(dc, a, gen_helper_float_le_s, false, false);
1272 }
1273
1274 static bool trans_lf_sfueq_s(DisasContext *dc, arg_ab *a)
1275 {
1276 if (!check_v1_3(dc)) {
1277 return false;
1278 }
1279 return do_fpcmp(dc, a, gen_helper_float_ueq_s, false, false);
1280 }
1281
1282 static bool trans_lf_sfult_s(DisasContext *dc, arg_ab *a)
1283 {
1284 if (!check_v1_3(dc)) {
1285 return false;
1286 }
1287 return do_fpcmp(dc, a, gen_helper_float_ult_s, false, false);
1288 }
1289
1290 static bool trans_lf_sfugt_s(DisasContext *dc, arg_ab *a)
1291 {
1292 if (!check_v1_3(dc)) {
1293 return false;
1294 }
1295 return do_fpcmp(dc, a, gen_helper_float_ult_s, false, true);
1296 }
1297
1298 static bool trans_lf_sfule_s(DisasContext *dc, arg_ab *a)
1299 {
1300 if (!check_v1_3(dc)) {
1301 return false;
1302 }
1303 return do_fpcmp(dc, a, gen_helper_float_ule_s, false, false);
1304 }
1305
1306 static bool trans_lf_sfuge_s(DisasContext *dc, arg_ab *a)
1307 {
1308 if (!check_v1_3(dc)) {
1309 return false;
1310 }
1311 return do_fpcmp(dc, a, gen_helper_float_ule_s, false, true);
1312 }
1313
1314 static bool trans_lf_sfun_s(DisasContext *dc, arg_ab *a)
1315 {
1316 if (!check_v1_3(dc)) {
1317 return false;
1318 }
1319 return do_fpcmp(dc, a, gen_helper_float_un_s, false, false);
1320 }
1321
1322 static bool check_pair(DisasContext *dc, int r, int p)
1323 {
1324 return r + 1 + p < 32;
1325 }
1326
1327 static void load_pair(DisasContext *dc, TCGv_i64 t, int r, int p)
1328 {
1329 tcg_gen_concat_i32_i64(t, cpu_R(dc, r + 1 + p), cpu_R(dc, r));
1330 }
1331
1332 static void save_pair(DisasContext *dc, TCGv_i64 t, int r, int p)
1333 {
1334 tcg_gen_extr_i64_i32(cpu_R(dc, r + 1 + p), cpu_R(dc, r), t);
1335 }
1336
1337 static bool do_dp3(DisasContext *dc, arg_dab_pair *a,
1338 void (*fn)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1339 {
1340 TCGv_i64 t0, t1;
1341
1342 if (!check_of64a32s(dc) ||
1343 !check_pair(dc, a->a, a->ap) ||
1344 !check_pair(dc, a->b, a->bp) ||
1345 !check_pair(dc, a->d, a->dp)) {
1346 return false;
1347 }
1348 check_r0_write(dc, a->d);
1349
1350 t0 = tcg_temp_new_i64();
1351 t1 = tcg_temp_new_i64();
1352 load_pair(dc, t0, a->a, a->ap);
1353 load_pair(dc, t1, a->b, a->bp);
1354 fn(t0, cpu_env, t0, t1);
1355 save_pair(dc, t0, a->d, a->dp);
1356 tcg_temp_free_i64(t0);
1357 tcg_temp_free_i64(t1);
1358
1359 gen_helper_update_fpcsr(cpu_env);
1360 return true;
1361 }
1362
1363 static bool do_dp2(DisasContext *dc, arg_da_pair *a,
1364 void (*fn)(TCGv_i64, TCGv_env, TCGv_i64))
1365 {
1366 TCGv_i64 t0;
1367
1368 if (!check_of64a32s(dc) ||
1369 !check_pair(dc, a->a, a->ap) ||
1370 !check_pair(dc, a->d, a->dp)) {
1371 return false;
1372 }
1373 check_r0_write(dc, a->d);
1374
1375 t0 = tcg_temp_new_i64();
1376 load_pair(dc, t0, a->a, a->ap);
1377 fn(t0, cpu_env, t0);
1378 save_pair(dc, t0, a->d, a->dp);
1379 tcg_temp_free_i64(t0);
1380
1381 gen_helper_update_fpcsr(cpu_env);
1382 return true;
1383 }
1384
1385 static bool do_dpcmp(DisasContext *dc, arg_ab_pair *a,
1386 void (*fn)(TCGv, TCGv_env, TCGv_i64, TCGv_i64),
1387 bool inv, bool swap)
1388 {
1389 TCGv_i64 t0, t1;
1390
1391 if (!check_of64a32s(dc) ||
1392 !check_pair(dc, a->a, a->ap) ||
1393 !check_pair(dc, a->b, a->bp)) {
1394 return false;
1395 }
1396
1397 t0 = tcg_temp_new_i64();
1398 t1 = tcg_temp_new_i64();
1399 load_pair(dc, t0, a->a, a->ap);
1400 load_pair(dc, t1, a->b, a->bp);
1401 if (swap) {
1402 fn(cpu_sr_f, cpu_env, t1, t0);
1403 } else {
1404 fn(cpu_sr_f, cpu_env, t0, t1);
1405 }
1406 tcg_temp_free_i64(t0);
1407 tcg_temp_free_i64(t1);
1408
1409 if (inv) {
1410 tcg_gen_xori_tl(cpu_sr_f, cpu_sr_f, 1);
1411 }
1412 gen_helper_update_fpcsr(cpu_env);
1413 return true;
1414 }
1415
1416 static bool trans_lf_add_d(DisasContext *dc, arg_dab_pair *a)
1417 {
1418 return do_dp3(dc, a, gen_helper_float_add_d);
1419 }
1420
1421 static bool trans_lf_sub_d(DisasContext *dc, arg_dab_pair *a)
1422 {
1423 return do_dp3(dc, a, gen_helper_float_sub_d);
1424 }
1425
1426 static bool trans_lf_mul_d(DisasContext *dc, arg_dab_pair *a)
1427 {
1428 return do_dp3(dc, a, gen_helper_float_mul_d);
1429 }
1430
1431 static bool trans_lf_div_d(DisasContext *dc, arg_dab_pair *a)
1432 {
1433 return do_dp3(dc, a, gen_helper_float_div_d);
1434 }
1435
1436 static bool trans_lf_rem_d(DisasContext *dc, arg_dab_pair *a)
1437 {
1438 return do_dp3(dc, a, gen_helper_float_rem_d);
1439 }
1440
1441 static bool trans_lf_itof_d(DisasContext *dc, arg_da_pair *a)
1442 {
1443 return do_dp2(dc, a, gen_helper_itofd);
1444 }
1445
1446 static bool trans_lf_ftoi_d(DisasContext *dc, arg_da_pair *a)
1447 {
1448 return do_dp2(dc, a, gen_helper_ftoid);
1449 }
1450
1451 static bool trans_lf_stod_d(DisasContext *dc, arg_lf_stod_d *a)
1452 {
1453 TCGv_i64 t0;
1454
1455 if (!check_of64a32s(dc) ||
1456 !check_pair(dc, a->d, a->dp)) {
1457 return false;
1458 }
1459 check_r0_write(dc, a->d);
1460
1461 t0 = tcg_temp_new_i64();
1462 gen_helper_stod(t0, cpu_env, cpu_R(dc, a->a));
1463 save_pair(dc, t0, a->d, a->dp);
1464 tcg_temp_free_i64(t0);
1465
1466 gen_helper_update_fpcsr(cpu_env);
1467 return true;
1468 }
1469
1470 static bool trans_lf_dtos_d(DisasContext *dc, arg_lf_dtos_d *a)
1471 {
1472 TCGv_i64 t0;
1473
1474 if (!check_of64a32s(dc) ||
1475 !check_pair(dc, a->a, a->ap)) {
1476 return false;
1477 }
1478 check_r0_write(dc, a->d);
1479
1480 t0 = tcg_temp_new_i64();
1481 load_pair(dc, t0, a->a, a->ap);
1482 gen_helper_dtos(cpu_R(dc, a->d), cpu_env, t0);
1483 tcg_temp_free_i64(t0);
1484
1485 gen_helper_update_fpcsr(cpu_env);
1486 return true;
1487 }
1488
1489 static bool trans_lf_madd_d(DisasContext *dc, arg_dab_pair *a)
1490 {
1491 TCGv_i64 t0, t1, t2;
1492
1493 if (!check_of64a32s(dc) ||
1494 !check_pair(dc, a->a, a->ap) ||
1495 !check_pair(dc, a->b, a->bp) ||
1496 !check_pair(dc, a->d, a->dp)) {
1497 return false;
1498 }
1499 check_r0_write(dc, a->d);
1500
1501 t0 = tcg_temp_new_i64();
1502 t1 = tcg_temp_new_i64();
1503 t2 = tcg_temp_new_i64();
1504 load_pair(dc, t0, a->d, a->dp);
1505 load_pair(dc, t1, a->a, a->ap);
1506 load_pair(dc, t2, a->b, a->bp);
1507 gen_helper_float_madd_d(t0, cpu_env, t0, t1, t2);
1508 save_pair(dc, t0, a->d, a->dp);
1509 tcg_temp_free_i64(t0);
1510 tcg_temp_free_i64(t1);
1511 tcg_temp_free_i64(t2);
1512
1513 gen_helper_update_fpcsr(cpu_env);
1514 return true;
1515 }
1516
1517 static bool trans_lf_sfeq_d(DisasContext *dc, arg_ab_pair *a)
1518 {
1519 return do_dpcmp(dc, a, gen_helper_float_eq_d, false, false);
1520 }
1521
1522 static bool trans_lf_sfne_d(DisasContext *dc, arg_ab_pair *a)
1523 {
1524 return do_dpcmp(dc, a, gen_helper_float_eq_d, true, false);
1525 }
1526
1527 static bool trans_lf_sfgt_d(DisasContext *dc, arg_ab_pair *a)
1528 {
1529 return do_dpcmp(dc, a, gen_helper_float_lt_d, false, true);
1530 }
1531
1532 static bool trans_lf_sfge_d(DisasContext *dc, arg_ab_pair *a)
1533 {
1534 return do_dpcmp(dc, a, gen_helper_float_le_d, false, true);
1535 }
1536
1537 static bool trans_lf_sflt_d(DisasContext *dc, arg_ab_pair *a)
1538 {
1539 return do_dpcmp(dc, a, gen_helper_float_lt_d, false, false);
1540 }
1541
1542 static bool trans_lf_sfle_d(DisasContext *dc, arg_ab_pair *a)
1543 {
1544 return do_dpcmp(dc, a, gen_helper_float_le_d, false, false);
1545 }
1546
1547 static bool trans_lf_sfueq_d(DisasContext *dc, arg_ab_pair *a)
1548 {
1549 return do_dpcmp(dc, a, gen_helper_float_ueq_d, false, false);
1550 }
1551
1552 static bool trans_lf_sfule_d(DisasContext *dc, arg_ab_pair *a)
1553 {
1554 return do_dpcmp(dc, a, gen_helper_float_ule_d, false, false);
1555 }
1556
1557 static bool trans_lf_sfuge_d(DisasContext *dc, arg_ab_pair *a)
1558 {
1559 return do_dpcmp(dc, a, gen_helper_float_ule_d, false, true);
1560 }
1561
1562 static bool trans_lf_sfult_d(DisasContext *dc, arg_ab_pair *a)
1563 {
1564 return do_dpcmp(dc, a, gen_helper_float_ult_d, false, false);
1565 }
1566
1567 static bool trans_lf_sfugt_d(DisasContext *dc, arg_ab_pair *a)
1568 {
1569 return do_dpcmp(dc, a, gen_helper_float_ult_d, false, true);
1570 }
1571
1572 static bool trans_lf_sfun_d(DisasContext *dc, arg_ab_pair *a)
1573 {
1574 return do_dpcmp(dc, a, gen_helper_float_un_d, false, false);
1575 }
1576
1577 static void openrisc_tr_init_disas_context(DisasContextBase *dcb, CPUState *cs)
1578 {
1579 DisasContext *dc = container_of(dcb, DisasContext, base);
1580 CPUOpenRISCState *env = cs->env_ptr;
1581 int bound;
1582
1583 dc->mem_idx = cpu_mmu_index(env, false);
1584 dc->tb_flags = dc->base.tb->flags;
1585 dc->delayed_branch = (dc->tb_flags & TB_FLAGS_DFLAG) != 0;
1586 dc->cpucfgr = env->cpucfgr;
1587 dc->avr = env->avr;
1588 dc->jmp_pc_imm = -1;
1589
1590 bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
1591 dc->base.max_insns = MIN(dc->base.max_insns, bound);
1592 }
1593
1594 static void openrisc_tr_tb_start(DisasContextBase *db, CPUState *cs)
1595 {
1596 DisasContext *dc = container_of(db, DisasContext, base);
1597
1598 /* Allow the TCG optimizer to see that R0 == 0,
1599 when it's true, which is the common case. */
1600 if (dc->tb_flags & TB_FLAGS_R0_0) {
1601 dc->R0 = tcg_const_tl(0);
1602 } else {
1603 dc->R0 = cpu_regs[0];
1604 }
1605 }
1606
1607 static void openrisc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
1608 {
1609 DisasContext *dc = container_of(dcbase, DisasContext, base);
1610
1611 tcg_gen_insn_start(dc->base.pc_next, (dc->delayed_branch ? 1 : 0)
1612 | (dc->base.num_insns > 1 ? 2 : 0));
1613 }
1614
1615 static bool openrisc_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
1616 const CPUBreakpoint *bp)
1617 {
1618 DisasContext *dc = container_of(dcbase, DisasContext, base);
1619
1620 tcg_gen_movi_tl(cpu_pc, dc->base.pc_next);
1621 gen_exception(dc, EXCP_DEBUG);
1622 dc->base.is_jmp = DISAS_NORETURN;
1623 /* The address covered by the breakpoint must be included in
1624 [tb->pc, tb->pc + tb->size) in order to for it to be
1625 properly cleared -- thus we increment the PC here so that
1626 the logic setting tb->size below does the right thing. */
1627 dc->base.pc_next += 4;
1628 return true;
1629 }
1630
1631 static void openrisc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
1632 {
1633 DisasContext *dc = container_of(dcbase, DisasContext, base);
1634 OpenRISCCPU *cpu = OPENRISC_CPU(cs);
1635 uint32_t insn = cpu_ldl_code(&cpu->env, dc->base.pc_next);
1636
1637 if (!decode(dc, insn)) {
1638 gen_illegal_exception(dc);
1639 }
1640 dc->base.pc_next += 4;
1641
1642 /* When exiting the delay slot normally, exit via jmp_pc.
1643 * For DISAS_NORETURN, we have raised an exception and already exited.
1644 * For DISAS_EXIT, we found l.rfe in a delay slot. There's nothing
1645 * in the manual saying this is illegal, but it surely it should.
1646 * At least or1ksim overrides pcnext and ignores the branch.
1647 */
1648 if (dc->delayed_branch
1649 && --dc->delayed_branch == 0
1650 && dc->base.is_jmp == DISAS_NEXT) {
1651 dc->base.is_jmp = DISAS_JUMP;
1652 }
1653 }
1654
1655 static void openrisc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
1656 {
1657 DisasContext *dc = container_of(dcbase, DisasContext, base);
1658 target_ulong jmp_dest;
1659
1660 /* If we have already exited the TB, nothing following has effect. */
1661 if (dc->base.is_jmp == DISAS_NORETURN) {
1662 return;
1663 }
1664
1665 /* Adjust the delayed branch state for the next TB. */
1666 if ((dc->tb_flags & TB_FLAGS_DFLAG ? 1 : 0) != (dc->delayed_branch != 0)) {
1667 tcg_gen_movi_i32(cpu_dflag, dc->delayed_branch != 0);
1668 }
1669
1670 /* For DISAS_TOO_MANY, jump to the next insn. */
1671 jmp_dest = dc->base.pc_next;
1672 tcg_gen_movi_tl(cpu_ppc, jmp_dest - 4);
1673
1674 switch (dc->base.is_jmp) {
1675 case DISAS_JUMP:
1676 jmp_dest = dc->jmp_pc_imm;
1677 if (jmp_dest == -1) {
1678 /* The jump destination is indirect/computed; use jmp_pc. */
1679 tcg_gen_mov_tl(cpu_pc, jmp_pc);
1680 tcg_gen_discard_tl(jmp_pc);
1681 if (unlikely(dc->base.singlestep_enabled)) {
1682 gen_exception(dc, EXCP_DEBUG);
1683 } else {
1684 tcg_gen_lookup_and_goto_ptr();
1685 }
1686 break;
1687 }
1688 /* The jump destination is direct; use jmp_pc_imm.
1689 However, we will have stored into jmp_pc as well;
1690 we know now that it wasn't needed. */
1691 tcg_gen_discard_tl(jmp_pc);
1692 /* fallthru */
1693
1694 case DISAS_TOO_MANY:
1695 if (unlikely(dc->base.singlestep_enabled)) {
1696 tcg_gen_movi_tl(cpu_pc, jmp_dest);
1697 gen_exception(dc, EXCP_DEBUG);
1698 } else if ((dc->base.pc_first ^ jmp_dest) & TARGET_PAGE_MASK) {
1699 tcg_gen_movi_tl(cpu_pc, jmp_dest);
1700 tcg_gen_lookup_and_goto_ptr();
1701 } else {
1702 tcg_gen_goto_tb(0);
1703 tcg_gen_movi_tl(cpu_pc, jmp_dest);
1704 tcg_gen_exit_tb(dc->base.tb, 0);
1705 }
1706 break;
1707
1708 case DISAS_EXIT:
1709 if (unlikely(dc->base.singlestep_enabled)) {
1710 gen_exception(dc, EXCP_DEBUG);
1711 } else {
1712 tcg_gen_exit_tb(NULL, 0);
1713 }
1714 break;
1715 default:
1716 g_assert_not_reached();
1717 }
1718 }
1719
1720 static void openrisc_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
1721 {
1722 DisasContext *s = container_of(dcbase, DisasContext, base);
1723
1724 qemu_log("IN: %s\n", lookup_symbol(s->base.pc_first));
1725 log_target_disas(cs, s->base.pc_first, s->base.tb->size);
1726 }
1727
1728 static const TranslatorOps openrisc_tr_ops = {
1729 .init_disas_context = openrisc_tr_init_disas_context,
1730 .tb_start = openrisc_tr_tb_start,
1731 .insn_start = openrisc_tr_insn_start,
1732 .breakpoint_check = openrisc_tr_breakpoint_check,
1733 .translate_insn = openrisc_tr_translate_insn,
1734 .tb_stop = openrisc_tr_tb_stop,
1735 .disas_log = openrisc_tr_disas_log,
1736 };
1737
1738 void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
1739 {
1740 DisasContext ctx;
1741
1742 translator_loop(&openrisc_tr_ops, &ctx.base, cs, tb, max_insns);
1743 }
1744
1745 void openrisc_cpu_dump_state(CPUState *cs, FILE *f, int flags)
1746 {
1747 OpenRISCCPU *cpu = OPENRISC_CPU(cs);
1748 CPUOpenRISCState *env = &cpu->env;
1749 int i;
1750
1751 qemu_fprintf(f, "PC=%08x\n", env->pc);
1752 for (i = 0; i < 32; ++i) {
1753 qemu_fprintf(f, "R%02d=%08x%c", i, cpu_get_gpr(env, i),
1754 (i % 4) == 3 ? '\n' : ' ');
1755 }
1756 }
1757
1758 void restore_state_to_opc(CPUOpenRISCState *env, TranslationBlock *tb,
1759 target_ulong *data)
1760 {
1761 env->pc = data[0];
1762 env->dflag = data[1] & 1;
1763 if (data[1] & 2) {
1764 env->ppc = env->pc - 4;
1765 }
1766 }