]> git.proxmox.com Git - mirror_qemu.git/blob - target/s390x/cpu.h
s390x/tcg: cleanup service interrupt injection
[mirror_qemu.git] / target / s390x / cpu.h
1 /*
2 * S/390 virtual CPU header
3 *
4 * Copyright (c) 2009 Ulrich Hecht
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
18 *
19 * You should have received a copy of the GNU (Lesser) General Public
20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 */
22
23 #ifndef S390X_CPU_H
24 #define S390X_CPU_H
25
26 #include "qemu-common.h"
27 #include "cpu-qom.h"
28 #include "cpu_models.h"
29
30 #define TARGET_LONG_BITS 64
31
32 #define ELF_MACHINE_UNAME "S390X"
33
34 #define CPUArchState struct CPUS390XState
35
36 #include "exec/cpu-defs.h"
37 #define TARGET_PAGE_BITS 12
38
39 #define TARGET_PHYS_ADDR_SPACE_BITS 64
40 #define TARGET_VIRT_ADDR_SPACE_BITS 64
41
42 #include "exec/cpu-all.h"
43
44 #include "fpu/softfloat.h"
45
46 #define NB_MMU_MODES 4
47 #define TARGET_INSN_START_EXTRA_WORDS 1
48
49 #define MMU_MODE0_SUFFIX _primary
50 #define MMU_MODE1_SUFFIX _secondary
51 #define MMU_MODE2_SUFFIX _home
52 #define MMU_MODE3_SUFFIX _real
53
54 #define MMU_USER_IDX 0
55
56 #define MAX_IO_QUEUE 16
57 #define MAX_MCHK_QUEUE 16
58
59 #define PSW_MCHK_MASK 0x0004000000000000
60 #define PSW_IO_MASK 0x0200000000000000
61
62 #define S390_MAX_CPUS 248
63
64 typedef struct PSW {
65 uint64_t mask;
66 uint64_t addr;
67 } PSW;
68
69 typedef struct IOIntQueue {
70 uint16_t id;
71 uint16_t nr;
72 uint32_t parm;
73 uint32_t word;
74 } IOIntQueue;
75
76 typedef struct MchkQueue {
77 uint16_t type;
78 } MchkQueue;
79
80 struct CPUS390XState {
81 uint64_t regs[16]; /* GP registers */
82 /*
83 * The floating point registers are part of the vector registers.
84 * vregs[0][0] -> vregs[15][0] are 16 floating point registers
85 */
86 CPU_DoubleU vregs[32][2]; /* vector registers */
87 uint32_t aregs[16]; /* access registers */
88 uint8_t riccb[64]; /* runtime instrumentation control */
89 uint64_t gscb[4]; /* guarded storage control */
90
91 /* Fields up to this point are not cleared by initial CPU reset */
92 struct {} start_initial_reset_fields;
93
94 uint32_t fpc; /* floating-point control register */
95 uint32_t cc_op;
96
97 float_status fpu_status; /* passed to softfloat lib */
98
99 /* The low part of a 128-bit return, or remainder of a divide. */
100 uint64_t retxl;
101
102 PSW psw;
103
104 uint64_t cc_src;
105 uint64_t cc_dst;
106 uint64_t cc_vr;
107
108 uint64_t ex_value;
109
110 uint64_t __excp_addr;
111 uint64_t psa;
112
113 uint32_t int_pgm_code;
114 uint32_t int_pgm_ilen;
115
116 uint32_t int_svc_code;
117 uint32_t int_svc_ilen;
118
119 uint64_t per_address;
120 uint16_t per_perc_atmid;
121
122 uint64_t cregs[16]; /* control registers */
123
124 IOIntQueue io_queue[MAX_IO_QUEUE][8];
125 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
126
127 int pending_int;
128 uint32_t service_param;
129 int io_index[8];
130 int mchk_index;
131
132 uint64_t ckc;
133 uint64_t cputm;
134 uint32_t todpr;
135
136 uint64_t pfault_token;
137 uint64_t pfault_compare;
138 uint64_t pfault_select;
139
140 uint64_t gbea;
141 uint64_t pp;
142
143 /* Fields up to this point are cleared by a CPU reset */
144 struct {} end_reset_fields;
145
146 CPU_COMMON
147
148 #if !defined(CONFIG_USER_ONLY)
149 uint32_t core_id; /* PoP "CPU address", same as cpu_index */
150 uint64_t cpuid;
151 #endif
152
153 uint64_t tod_offset;
154 uint64_t tod_basetime;
155 QEMUTimer *tod_timer;
156
157 QEMUTimer *cpu_timer;
158
159 /*
160 * The cpu state represents the logical state of a cpu. In contrast to other
161 * architectures, there is a difference between a halt and a stop on s390.
162 * If all cpus are either stopped (including check stop) or in the disabled
163 * wait state, the vm can be shut down.
164 */
165 #define CPU_STATE_UNINITIALIZED 0x00
166 #define CPU_STATE_STOPPED 0x01
167 #define CPU_STATE_CHECK_STOP 0x02
168 #define CPU_STATE_OPERATING 0x03
169 #define CPU_STATE_LOAD 0x04
170 uint8_t cpu_state;
171
172 /* currently processed sigp order */
173 uint8_t sigp_order;
174
175 };
176
177 static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
178 {
179 return &cs->vregs[nr][0];
180 }
181
182 /**
183 * S390CPU:
184 * @env: #CPUS390XState.
185 *
186 * An S/390 CPU.
187 */
188 struct S390CPU {
189 /*< private >*/
190 CPUState parent_obj;
191 /*< public >*/
192
193 CPUS390XState env;
194 S390CPUModel *model;
195 /* needed for live migration */
196 void *irqstate;
197 uint32_t irqstate_saved_size;
198 };
199
200 static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
201 {
202 return container_of(env, S390CPU, env);
203 }
204
205 #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
206
207 #define ENV_OFFSET offsetof(S390CPU, env)
208
209 #ifndef CONFIG_USER_ONLY
210 extern const struct VMStateDescription vmstate_s390_cpu;
211 #endif
212
213 /* distinguish between 24 bit and 31 bit addressing */
214 #define HIGH_ORDER_BIT 0x80000000
215
216 /* Interrupt Codes */
217 /* Program Interrupts */
218 #define PGM_OPERATION 0x0001
219 #define PGM_PRIVILEGED 0x0002
220 #define PGM_EXECUTE 0x0003
221 #define PGM_PROTECTION 0x0004
222 #define PGM_ADDRESSING 0x0005
223 #define PGM_SPECIFICATION 0x0006
224 #define PGM_DATA 0x0007
225 #define PGM_FIXPT_OVERFLOW 0x0008
226 #define PGM_FIXPT_DIVIDE 0x0009
227 #define PGM_DEC_OVERFLOW 0x000a
228 #define PGM_DEC_DIVIDE 0x000b
229 #define PGM_HFP_EXP_OVERFLOW 0x000c
230 #define PGM_HFP_EXP_UNDERFLOW 0x000d
231 #define PGM_HFP_SIGNIFICANCE 0x000e
232 #define PGM_HFP_DIVIDE 0x000f
233 #define PGM_SEGMENT_TRANS 0x0010
234 #define PGM_PAGE_TRANS 0x0011
235 #define PGM_TRANS_SPEC 0x0012
236 #define PGM_SPECIAL_OP 0x0013
237 #define PGM_OPERAND 0x0015
238 #define PGM_TRACE_TABLE 0x0016
239 #define PGM_SPACE_SWITCH 0x001c
240 #define PGM_HFP_SQRT 0x001d
241 #define PGM_PC_TRANS_SPEC 0x001f
242 #define PGM_AFX_TRANS 0x0020
243 #define PGM_ASX_TRANS 0x0021
244 #define PGM_LX_TRANS 0x0022
245 #define PGM_EX_TRANS 0x0023
246 #define PGM_PRIM_AUTH 0x0024
247 #define PGM_SEC_AUTH 0x0025
248 #define PGM_ALET_SPEC 0x0028
249 #define PGM_ALEN_SPEC 0x0029
250 #define PGM_ALE_SEQ 0x002a
251 #define PGM_ASTE_VALID 0x002b
252 #define PGM_ASTE_SEQ 0x002c
253 #define PGM_EXT_AUTH 0x002d
254 #define PGM_STACK_FULL 0x0030
255 #define PGM_STACK_EMPTY 0x0031
256 #define PGM_STACK_SPEC 0x0032
257 #define PGM_STACK_TYPE 0x0033
258 #define PGM_STACK_OP 0x0034
259 #define PGM_ASCE_TYPE 0x0038
260 #define PGM_REG_FIRST_TRANS 0x0039
261 #define PGM_REG_SEC_TRANS 0x003a
262 #define PGM_REG_THIRD_TRANS 0x003b
263 #define PGM_MONITOR 0x0040
264 #define PGM_PER 0x0080
265 #define PGM_CRYPTO 0x0119
266
267 /* External Interrupts */
268 #define EXT_INTERRUPT_KEY 0x0040
269 #define EXT_CLOCK_COMP 0x1004
270 #define EXT_CPU_TIMER 0x1005
271 #define EXT_MALFUNCTION 0x1200
272 #define EXT_EMERGENCY 0x1201
273 #define EXT_EXTERNAL_CALL 0x1202
274 #define EXT_ETR 0x1406
275 #define EXT_SERVICE 0x2401
276 #define EXT_VIRTIO 0x2603
277
278 /* PSW defines */
279 #undef PSW_MASK_PER
280 #undef PSW_MASK_DAT
281 #undef PSW_MASK_IO
282 #undef PSW_MASK_EXT
283 #undef PSW_MASK_KEY
284 #undef PSW_SHIFT_KEY
285 #undef PSW_MASK_MCHECK
286 #undef PSW_MASK_WAIT
287 #undef PSW_MASK_PSTATE
288 #undef PSW_MASK_ASC
289 #undef PSW_SHIFT_ASC
290 #undef PSW_MASK_CC
291 #undef PSW_MASK_PM
292 #undef PSW_SHIFT_MASK_PM
293 #undef PSW_MASK_64
294 #undef PSW_MASK_32
295 #undef PSW_MASK_ESA_ADDR
296
297 #define PSW_MASK_PER 0x4000000000000000ULL
298 #define PSW_MASK_DAT 0x0400000000000000ULL
299 #define PSW_MASK_IO 0x0200000000000000ULL
300 #define PSW_MASK_EXT 0x0100000000000000ULL
301 #define PSW_MASK_KEY 0x00F0000000000000ULL
302 #define PSW_SHIFT_KEY 52
303 #define PSW_MASK_MCHECK 0x0004000000000000ULL
304 #define PSW_MASK_WAIT 0x0002000000000000ULL
305 #define PSW_MASK_PSTATE 0x0001000000000000ULL
306 #define PSW_MASK_ASC 0x0000C00000000000ULL
307 #define PSW_SHIFT_ASC 46
308 #define PSW_MASK_CC 0x0000300000000000ULL
309 #define PSW_MASK_PM 0x00000F0000000000ULL
310 #define PSW_SHIFT_MASK_PM 40
311 #define PSW_MASK_64 0x0000000100000000ULL
312 #define PSW_MASK_32 0x0000000080000000ULL
313 #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
314
315 #undef PSW_ASC_PRIMARY
316 #undef PSW_ASC_ACCREG
317 #undef PSW_ASC_SECONDARY
318 #undef PSW_ASC_HOME
319
320 #define PSW_ASC_PRIMARY 0x0000000000000000ULL
321 #define PSW_ASC_ACCREG 0x0000400000000000ULL
322 #define PSW_ASC_SECONDARY 0x0000800000000000ULL
323 #define PSW_ASC_HOME 0x0000C00000000000ULL
324
325 /* the address space values shifted */
326 #define AS_PRIMARY 0
327 #define AS_ACCREG 1
328 #define AS_SECONDARY 2
329 #define AS_HOME 3
330
331 /* tb flags */
332
333 #define FLAG_MASK_PSW_SHIFT 31
334 #define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT)
335 #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT)
336 #define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT)
337 #define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT)
338 #define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT)
339 #define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_PSTATE \
340 | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32)
341
342 /* Control register 0 bits */
343 #define CR0_LOWPROT 0x0000000010000000ULL
344 #define CR0_SECONDARY 0x0000000004000000ULL
345 #define CR0_EDAT 0x0000000000800000ULL
346
347 /* MMU */
348 #define MMU_PRIMARY_IDX 0
349 #define MMU_SECONDARY_IDX 1
350 #define MMU_HOME_IDX 2
351 #define MMU_REAL_IDX 3
352
353 static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch)
354 {
355 switch (env->psw.mask & PSW_MASK_ASC) {
356 case PSW_ASC_PRIMARY:
357 return MMU_PRIMARY_IDX;
358 case PSW_ASC_SECONDARY:
359 return MMU_SECONDARY_IDX;
360 case PSW_ASC_HOME:
361 return MMU_HOME_IDX;
362 case PSW_ASC_ACCREG:
363 /* Fallthrough: access register mode is not yet supported */
364 default:
365 abort();
366 }
367 }
368
369 static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
370 target_ulong *cs_base, uint32_t *flags)
371 {
372 *pc = env->psw.addr;
373 *cs_base = env->ex_value;
374 *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW;
375 }
376
377 /* PER bits from control register 9 */
378 #define PER_CR9_EVENT_BRANCH 0x80000000
379 #define PER_CR9_EVENT_IFETCH 0x40000000
380 #define PER_CR9_EVENT_STORE 0x20000000
381 #define PER_CR9_EVENT_STORE_REAL 0x08000000
382 #define PER_CR9_EVENT_NULLIFICATION 0x01000000
383 #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
384 #define PER_CR9_CONTROL_ALTERATION 0x00200000
385
386 /* PER bits from the PER CODE/ATMID/AI in lowcore */
387 #define PER_CODE_EVENT_BRANCH 0x8000
388 #define PER_CODE_EVENT_IFETCH 0x4000
389 #define PER_CODE_EVENT_STORE 0x2000
390 #define PER_CODE_EVENT_STORE_REAL 0x0800
391 #define PER_CODE_EVENT_NULLIFICATION 0x0100
392
393 #define EXCP_EXT 1 /* external interrupt */
394 #define EXCP_SVC 2 /* supervisor call (syscall) */
395 #define EXCP_PGM 3 /* program interruption */
396 #define EXCP_IO 7 /* I/O interrupt */
397 #define EXCP_MCHK 8 /* machine check */
398
399 #define INTERRUPT_IO (1 << 0)
400 #define INTERRUPT_MCHK (1 << 1)
401 #define INTERRUPT_EXT_SERVICE (1 << 2)
402 #define INTERRUPT_EXT_CPU_TIMER (1 << 3)
403 #define INTERRUPT_EXT_CLOCK_COMPARATOR (1 << 4)
404 #define INTERRUPT_EXT (INTERRUPT_EXT_SERVICE | \
405 INTERRUPT_EXT_CPU_TIMER | \
406 INTERRUPT_EXT_CLOCK_COMPARATOR)
407
408 /* Program Status Word. */
409 #define S390_PSWM_REGNUM 0
410 #define S390_PSWA_REGNUM 1
411 /* General Purpose Registers. */
412 #define S390_R0_REGNUM 2
413 #define S390_R1_REGNUM 3
414 #define S390_R2_REGNUM 4
415 #define S390_R3_REGNUM 5
416 #define S390_R4_REGNUM 6
417 #define S390_R5_REGNUM 7
418 #define S390_R6_REGNUM 8
419 #define S390_R7_REGNUM 9
420 #define S390_R8_REGNUM 10
421 #define S390_R9_REGNUM 11
422 #define S390_R10_REGNUM 12
423 #define S390_R11_REGNUM 13
424 #define S390_R12_REGNUM 14
425 #define S390_R13_REGNUM 15
426 #define S390_R14_REGNUM 16
427 #define S390_R15_REGNUM 17
428 /* Total Core Registers. */
429 #define S390_NUM_CORE_REGS 18
430
431 static inline void setcc(S390CPU *cpu, uint64_t cc)
432 {
433 CPUS390XState *env = &cpu->env;
434
435 env->psw.mask &= ~(3ull << 44);
436 env->psw.mask |= (cc & 3) << 44;
437 env->cc_op = cc;
438 }
439
440 /* STSI */
441 #define STSI_LEVEL_MASK 0x00000000f0000000ULL
442 #define STSI_LEVEL_CURRENT 0x0000000000000000ULL
443 #define STSI_LEVEL_1 0x0000000010000000ULL
444 #define STSI_LEVEL_2 0x0000000020000000ULL
445 #define STSI_LEVEL_3 0x0000000030000000ULL
446 #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
447 #define STSI_R0_SEL1_MASK 0x00000000000000ffULL
448 #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
449 #define STSI_R1_SEL2_MASK 0x000000000000ffffULL
450
451 /* Basic Machine Configuration */
452 struct sysib_111 {
453 uint32_t res1[8];
454 uint8_t manuf[16];
455 uint8_t type[4];
456 uint8_t res2[12];
457 uint8_t model[16];
458 uint8_t sequence[16];
459 uint8_t plant[4];
460 uint8_t res3[156];
461 };
462
463 /* Basic Machine CPU */
464 struct sysib_121 {
465 uint32_t res1[80];
466 uint8_t sequence[16];
467 uint8_t plant[4];
468 uint8_t res2[2];
469 uint16_t cpu_addr;
470 uint8_t res3[152];
471 };
472
473 /* Basic Machine CPUs */
474 struct sysib_122 {
475 uint8_t res1[32];
476 uint32_t capability;
477 uint16_t total_cpus;
478 uint16_t active_cpus;
479 uint16_t standby_cpus;
480 uint16_t reserved_cpus;
481 uint16_t adjustments[2026];
482 };
483
484 /* LPAR CPU */
485 struct sysib_221 {
486 uint32_t res1[80];
487 uint8_t sequence[16];
488 uint8_t plant[4];
489 uint16_t cpu_id;
490 uint16_t cpu_addr;
491 uint8_t res3[152];
492 };
493
494 /* LPAR CPUs */
495 struct sysib_222 {
496 uint32_t res1[32];
497 uint16_t lpar_num;
498 uint8_t res2;
499 uint8_t lcpuc;
500 uint16_t total_cpus;
501 uint16_t conf_cpus;
502 uint16_t standby_cpus;
503 uint16_t reserved_cpus;
504 uint8_t name[8];
505 uint32_t caf;
506 uint8_t res3[16];
507 uint16_t dedicated_cpus;
508 uint16_t shared_cpus;
509 uint8_t res4[180];
510 };
511
512 /* VM CPUs */
513 struct sysib_322 {
514 uint8_t res1[31];
515 uint8_t count;
516 struct {
517 uint8_t res2[4];
518 uint16_t total_cpus;
519 uint16_t conf_cpus;
520 uint16_t standby_cpus;
521 uint16_t reserved_cpus;
522 uint8_t name[8];
523 uint32_t caf;
524 uint8_t cpi[16];
525 uint8_t res5[3];
526 uint8_t ext_name_encoding;
527 uint32_t res3;
528 uint8_t uuid[16];
529 } vm[8];
530 uint8_t res4[1504];
531 uint8_t ext_names[8][256];
532 };
533
534 /* MMU defines */
535 #define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
536 #define _ASCE_SUBSPACE 0x200 /* subspace group control */
537 #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
538 #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
539 #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
540 #define _ASCE_REAL_SPACE 0x20 /* real space control */
541 #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
542 #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
543 #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
544 #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
545 #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
546 #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
547
548 #define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
549 #define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
550 #define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
551 #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
552 #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
553 #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
554 #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
555 #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
556 #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
557
558 #define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
559 #define _SEGMENT_ENTRY_FC 0x400 /* format control */
560 #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
561 #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
562
563 #define VADDR_PX 0xff000 /* page index bits */
564
565 #define _PAGE_RO 0x200 /* HW read-only bit */
566 #define _PAGE_INVALID 0x400 /* HW invalid bit */
567 #define _PAGE_RES0 0x800 /* bit must be zero */
568
569 #define SK_C (0x1 << 1)
570 #define SK_R (0x1 << 2)
571 #define SK_F (0x1 << 3)
572 #define SK_ACC_MASK (0xf << 4)
573
574 /* SIGP order codes */
575 #define SIGP_SENSE 0x01
576 #define SIGP_EXTERNAL_CALL 0x02
577 #define SIGP_EMERGENCY 0x03
578 #define SIGP_START 0x04
579 #define SIGP_STOP 0x05
580 #define SIGP_RESTART 0x06
581 #define SIGP_STOP_STORE_STATUS 0x09
582 #define SIGP_INITIAL_CPU_RESET 0x0b
583 #define SIGP_CPU_RESET 0x0c
584 #define SIGP_SET_PREFIX 0x0d
585 #define SIGP_STORE_STATUS_ADDR 0x0e
586 #define SIGP_SET_ARCH 0x12
587 #define SIGP_STORE_ADTL_STATUS 0x17
588
589 /* SIGP condition codes */
590 #define SIGP_CC_ORDER_CODE_ACCEPTED 0
591 #define SIGP_CC_STATUS_STORED 1
592 #define SIGP_CC_BUSY 2
593 #define SIGP_CC_NOT_OPERATIONAL 3
594
595 /* SIGP status bits */
596 #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
597 #define SIGP_STAT_INCORRECT_STATE 0x00000200UL
598 #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
599 #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
600 #define SIGP_STAT_STOPPED 0x00000040UL
601 #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
602 #define SIGP_STAT_CHECK_STOP 0x00000010UL
603 #define SIGP_STAT_INOPERATIVE 0x00000004UL
604 #define SIGP_STAT_INVALID_ORDER 0x00000002UL
605 #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
606
607 /* SIGP SET ARCHITECTURE modes */
608 #define SIGP_MODE_ESA_S390 0
609 #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
610 #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
611
612 /* SIGP order code mask corresponding to bit positions 56-63 */
613 #define SIGP_ORDER_MASK 0x000000ff
614
615 /* from s390-virtio-ccw */
616 #define MEM_SECTION_SIZE 0x10000000UL
617 #define MAX_AVAIL_SLOTS 32
618
619 /* machine check interruption code */
620
621 /* subclasses */
622 #define MCIC_SC_SD 0x8000000000000000ULL
623 #define MCIC_SC_PD 0x4000000000000000ULL
624 #define MCIC_SC_SR 0x2000000000000000ULL
625 #define MCIC_SC_CD 0x0800000000000000ULL
626 #define MCIC_SC_ED 0x0400000000000000ULL
627 #define MCIC_SC_DG 0x0100000000000000ULL
628 #define MCIC_SC_W 0x0080000000000000ULL
629 #define MCIC_SC_CP 0x0040000000000000ULL
630 #define MCIC_SC_SP 0x0020000000000000ULL
631 #define MCIC_SC_CK 0x0010000000000000ULL
632
633 /* subclass modifiers */
634 #define MCIC_SCM_B 0x0002000000000000ULL
635 #define MCIC_SCM_DA 0x0000000020000000ULL
636 #define MCIC_SCM_AP 0x0000000000080000ULL
637
638 /* storage errors */
639 #define MCIC_SE_SE 0x0000800000000000ULL
640 #define MCIC_SE_SC 0x0000400000000000ULL
641 #define MCIC_SE_KE 0x0000200000000000ULL
642 #define MCIC_SE_DS 0x0000100000000000ULL
643 #define MCIC_SE_IE 0x0000000080000000ULL
644
645 /* validity bits */
646 #define MCIC_VB_WP 0x0000080000000000ULL
647 #define MCIC_VB_MS 0x0000040000000000ULL
648 #define MCIC_VB_PM 0x0000020000000000ULL
649 #define MCIC_VB_IA 0x0000010000000000ULL
650 #define MCIC_VB_FA 0x0000008000000000ULL
651 #define MCIC_VB_VR 0x0000004000000000ULL
652 #define MCIC_VB_EC 0x0000002000000000ULL
653 #define MCIC_VB_FP 0x0000001000000000ULL
654 #define MCIC_VB_GR 0x0000000800000000ULL
655 #define MCIC_VB_CR 0x0000000400000000ULL
656 #define MCIC_VB_ST 0x0000000100000000ULL
657 #define MCIC_VB_AR 0x0000000040000000ULL
658 #define MCIC_VB_GS 0x0000000008000000ULL
659 #define MCIC_VB_PR 0x0000000000200000ULL
660 #define MCIC_VB_FC 0x0000000000100000ULL
661 #define MCIC_VB_CT 0x0000000000020000ULL
662 #define MCIC_VB_CC 0x0000000000010000ULL
663
664
665 /* cpu.c */
666 int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low);
667 int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low);
668 void s390_crypto_reset(void);
669 bool s390_get_squash_mcss(void);
670 int s390_get_memslot_count(void);
671 int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit);
672 void s390_cmma_reset(void);
673 int s390_cpu_restart(S390CPU *cpu);
674 void s390_enable_css_support(S390CPU *cpu);
675 int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id,
676 int vq, bool assign);
677 #ifndef CONFIG_USER_ONLY
678 unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
679 #else
680 static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
681 {
682 return 0;
683 }
684 #endif /* CONFIG_USER_ONLY */
685
686
687 /* cpu_models.c */
688 void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
689 #define cpu_list s390_cpu_list
690
691 /* helper.c */
692 #define cpu_init(cpu_model) cpu_generic_init(TYPE_S390_CPU, cpu_model)
693 S390CPU *s390x_new_cpu(const char *typename, uint32_t core_id, Error **errp);
694
695 #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU
696 #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX)
697
698 /* you can call this signal handler from your SIGBUS and SIGSEGV
699 signal handlers to inform the virtual CPU of exceptions. non zero
700 is returned if the signal was handled by the virtual CPU. */
701 int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc);
702 #define cpu_signal_handler cpu_s390x_signal_handler
703
704
705 /* interrupt.c */
706 void s390_crw_mchk(void);
707 void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
708 uint32_t io_int_parm, uint32_t io_int_word);
709 /* automatically detect the instruction length */
710 #define ILEN_AUTO 0xff
711 void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
712 /* service interrupts are floating therefore we must not pass an cpustate */
713 void s390_sclp_extint(uint32_t parm);
714
715
716 /* mmu_helper.c */
717 int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
718 int len, bool is_write);
719 #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \
720 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
721 #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \
722 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
723 #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \
724 s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
725
726
727 /* outside of target/s390x/ */
728 S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
729
730 #endif