]> git.proxmox.com Git - mirror_qemu.git/blob - target-i386/cpu.h
target-i386: Move xsave component mask to features array
[mirror_qemu.git] / target-i386 / cpu.h
1 /*
2 * i386 virtual CPU header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20 #ifndef I386_CPU_H
21 #define I386_CPU_H
22
23 #include "qemu-common.h"
24 #include "cpu-qom.h"
25 #include "standard-headers/asm-x86/hyperv.h"
26
27 #ifdef TARGET_X86_64
28 #define TARGET_LONG_BITS 64
29 #else
30 #define TARGET_LONG_BITS 32
31 #endif
32
33 /* Maximum instruction code size */
34 #define TARGET_MAX_INSN_SIZE 16
35
36 /* support for self modifying code even if the modified instruction is
37 close to the modifying instruction */
38 #define TARGET_HAS_PRECISE_SMC
39
40 #ifdef TARGET_X86_64
41 #define I386_ELF_MACHINE EM_X86_64
42 #define ELF_MACHINE_UNAME "x86_64"
43 #else
44 #define I386_ELF_MACHINE EM_386
45 #define ELF_MACHINE_UNAME "i686"
46 #endif
47
48 #define CPUArchState struct CPUX86State
49
50 #include "exec/cpu-defs.h"
51
52 #include "fpu/softfloat.h"
53
54 #define R_EAX 0
55 #define R_ECX 1
56 #define R_EDX 2
57 #define R_EBX 3
58 #define R_ESP 4
59 #define R_EBP 5
60 #define R_ESI 6
61 #define R_EDI 7
62
63 #define R_AL 0
64 #define R_CL 1
65 #define R_DL 2
66 #define R_BL 3
67 #define R_AH 4
68 #define R_CH 5
69 #define R_DH 6
70 #define R_BH 7
71
72 #define R_ES 0
73 #define R_CS 1
74 #define R_SS 2
75 #define R_DS 3
76 #define R_FS 4
77 #define R_GS 5
78
79 /* segment descriptor fields */
80 #define DESC_G_MASK (1 << 23)
81 #define DESC_B_SHIFT 22
82 #define DESC_B_MASK (1 << DESC_B_SHIFT)
83 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
84 #define DESC_L_MASK (1 << DESC_L_SHIFT)
85 #define DESC_AVL_MASK (1 << 20)
86 #define DESC_P_MASK (1 << 15)
87 #define DESC_DPL_SHIFT 13
88 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
89 #define DESC_S_MASK (1 << 12)
90 #define DESC_TYPE_SHIFT 8
91 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
92 #define DESC_A_MASK (1 << 8)
93
94 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
95 #define DESC_C_MASK (1 << 10) /* code: conforming */
96 #define DESC_R_MASK (1 << 9) /* code: readable */
97
98 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
99 #define DESC_W_MASK (1 << 9) /* data: writable */
100
101 #define DESC_TSS_BUSY_MASK (1 << 9)
102
103 /* eflags masks */
104 #define CC_C 0x0001
105 #define CC_P 0x0004
106 #define CC_A 0x0010
107 #define CC_Z 0x0040
108 #define CC_S 0x0080
109 #define CC_O 0x0800
110
111 #define TF_SHIFT 8
112 #define IOPL_SHIFT 12
113 #define VM_SHIFT 17
114
115 #define TF_MASK 0x00000100
116 #define IF_MASK 0x00000200
117 #define DF_MASK 0x00000400
118 #define IOPL_MASK 0x00003000
119 #define NT_MASK 0x00004000
120 #define RF_MASK 0x00010000
121 #define VM_MASK 0x00020000
122 #define AC_MASK 0x00040000
123 #define VIF_MASK 0x00080000
124 #define VIP_MASK 0x00100000
125 #define ID_MASK 0x00200000
126
127 /* hidden flags - used internally by qemu to represent additional cpu
128 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
129 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
130 positions to ease oring with eflags. */
131 /* current cpl */
132 #define HF_CPL_SHIFT 0
133 /* true if hardware interrupts must be disabled for next instruction */
134 #define HF_INHIBIT_IRQ_SHIFT 3
135 /* 16 or 32 segments */
136 #define HF_CS32_SHIFT 4
137 #define HF_SS32_SHIFT 5
138 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
139 #define HF_ADDSEG_SHIFT 6
140 /* copy of CR0.PE (protected mode) */
141 #define HF_PE_SHIFT 7
142 #define HF_TF_SHIFT 8 /* must be same as eflags */
143 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144 #define HF_EM_SHIFT 10
145 #define HF_TS_SHIFT 11
146 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
147 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
149 #define HF_RF_SHIFT 16 /* must be same as eflags */
150 #define HF_VM_SHIFT 17 /* must be same as eflags */
151 #define HF_AC_SHIFT 18 /* must be same as eflags */
152 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
153 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154 #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
155 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
156 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
157 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
158 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
159 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
160
161 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
162 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
166 #define HF_PE_MASK (1 << HF_PE_SHIFT)
167 #define HF_TF_MASK (1 << HF_TF_SHIFT)
168 #define HF_MP_MASK (1 << HF_MP_SHIFT)
169 #define HF_EM_MASK (1 << HF_EM_SHIFT)
170 #define HF_TS_MASK (1 << HF_TS_SHIFT)
171 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
172 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
174 #define HF_RF_MASK (1 << HF_RF_SHIFT)
175 #define HF_VM_MASK (1 << HF_VM_SHIFT)
176 #define HF_AC_MASK (1 << HF_AC_SHIFT)
177 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
178 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179 #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
180 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
181 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
182 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
183 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
184 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
185
186 /* hflags2 */
187
188 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
189 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
190 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
191 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
192 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
193 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
194
195 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
196 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
197 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
198 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
199 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
200 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
201
202 #define CR0_PE_SHIFT 0
203 #define CR0_MP_SHIFT 1
204
205 #define CR0_PE_MASK (1U << 0)
206 #define CR0_MP_MASK (1U << 1)
207 #define CR0_EM_MASK (1U << 2)
208 #define CR0_TS_MASK (1U << 3)
209 #define CR0_ET_MASK (1U << 4)
210 #define CR0_NE_MASK (1U << 5)
211 #define CR0_WP_MASK (1U << 16)
212 #define CR0_AM_MASK (1U << 18)
213 #define CR0_PG_MASK (1U << 31)
214
215 #define CR4_VME_MASK (1U << 0)
216 #define CR4_PVI_MASK (1U << 1)
217 #define CR4_TSD_MASK (1U << 2)
218 #define CR4_DE_MASK (1U << 3)
219 #define CR4_PSE_MASK (1U << 4)
220 #define CR4_PAE_MASK (1U << 5)
221 #define CR4_MCE_MASK (1U << 6)
222 #define CR4_PGE_MASK (1U << 7)
223 #define CR4_PCE_MASK (1U << 8)
224 #define CR4_OSFXSR_SHIFT 9
225 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
226 #define CR4_OSXMMEXCPT_MASK (1U << 10)
227 #define CR4_VMXE_MASK (1U << 13)
228 #define CR4_SMXE_MASK (1U << 14)
229 #define CR4_FSGSBASE_MASK (1U << 16)
230 #define CR4_PCIDE_MASK (1U << 17)
231 #define CR4_OSXSAVE_MASK (1U << 18)
232 #define CR4_SMEP_MASK (1U << 20)
233 #define CR4_SMAP_MASK (1U << 21)
234 #define CR4_PKE_MASK (1U << 22)
235
236 #define DR6_BD (1 << 13)
237 #define DR6_BS (1 << 14)
238 #define DR6_BT (1 << 15)
239 #define DR6_FIXED_1 0xffff0ff0
240
241 #define DR7_GD (1 << 13)
242 #define DR7_TYPE_SHIFT 16
243 #define DR7_LEN_SHIFT 18
244 #define DR7_FIXED_1 0x00000400
245 #define DR7_GLOBAL_BP_MASK 0xaa
246 #define DR7_LOCAL_BP_MASK 0x55
247 #define DR7_MAX_BP 4
248 #define DR7_TYPE_BP_INST 0x0
249 #define DR7_TYPE_DATA_WR 0x1
250 #define DR7_TYPE_IO_RW 0x2
251 #define DR7_TYPE_DATA_RW 0x3
252
253 #define PG_PRESENT_BIT 0
254 #define PG_RW_BIT 1
255 #define PG_USER_BIT 2
256 #define PG_PWT_BIT 3
257 #define PG_PCD_BIT 4
258 #define PG_ACCESSED_BIT 5
259 #define PG_DIRTY_BIT 6
260 #define PG_PSE_BIT 7
261 #define PG_GLOBAL_BIT 8
262 #define PG_PSE_PAT_BIT 12
263 #define PG_PKRU_BIT 59
264 #define PG_NX_BIT 63
265
266 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
267 #define PG_RW_MASK (1 << PG_RW_BIT)
268 #define PG_USER_MASK (1 << PG_USER_BIT)
269 #define PG_PWT_MASK (1 << PG_PWT_BIT)
270 #define PG_PCD_MASK (1 << PG_PCD_BIT)
271 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
272 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
273 #define PG_PSE_MASK (1 << PG_PSE_BIT)
274 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
275 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
276 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
277 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
278 #define PG_HI_USER_MASK 0x7ff0000000000000LL
279 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
280 #define PG_NX_MASK (1ULL << PG_NX_BIT)
281
282 #define PG_ERROR_W_BIT 1
283
284 #define PG_ERROR_P_MASK 0x01
285 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
286 #define PG_ERROR_U_MASK 0x04
287 #define PG_ERROR_RSVD_MASK 0x08
288 #define PG_ERROR_I_D_MASK 0x10
289 #define PG_ERROR_PK_MASK 0x20
290
291 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
292 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
293 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
294
295 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
296 #define MCE_BANKS_DEF 10
297
298 #define MCG_CAP_BANKS_MASK 0xff
299
300 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
301 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
302 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
303 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
304
305 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
306
307 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
308 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
309 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
310 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
311 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
312 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
313 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
314 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
315 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
316
317 /* MISC register defines */
318 #define MCM_ADDR_SEGOFF 0 /* segment offset */
319 #define MCM_ADDR_LINEAR 1 /* linear address */
320 #define MCM_ADDR_PHYS 2 /* physical address */
321 #define MCM_ADDR_MEM 3 /* memory address */
322 #define MCM_ADDR_GENERIC 7 /* generic */
323
324 #define MSR_IA32_TSC 0x10
325 #define MSR_IA32_APICBASE 0x1b
326 #define MSR_IA32_APICBASE_BSP (1<<8)
327 #define MSR_IA32_APICBASE_ENABLE (1<<11)
328 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
329 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
330 #define MSR_TSC_ADJUST 0x0000003b
331 #define MSR_IA32_TSCDEADLINE 0x6e0
332
333 #define FEATURE_CONTROL_LOCKED (1<<0)
334 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
335 #define FEATURE_CONTROL_LMCE (1<<20)
336
337 #define MSR_P6_PERFCTR0 0xc1
338
339 #define MSR_IA32_SMBASE 0x9e
340 #define MSR_MTRRcap 0xfe
341 #define MSR_MTRRcap_VCNT 8
342 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
343 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
344
345 #define MSR_IA32_SYSENTER_CS 0x174
346 #define MSR_IA32_SYSENTER_ESP 0x175
347 #define MSR_IA32_SYSENTER_EIP 0x176
348
349 #define MSR_MCG_CAP 0x179
350 #define MSR_MCG_STATUS 0x17a
351 #define MSR_MCG_CTL 0x17b
352 #define MSR_MCG_EXT_CTL 0x4d0
353
354 #define MSR_P6_EVNTSEL0 0x186
355
356 #define MSR_IA32_PERF_STATUS 0x198
357
358 #define MSR_IA32_MISC_ENABLE 0x1a0
359 /* Indicates good rep/movs microcode on some processors: */
360 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
361
362 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
363 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
364
365 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
366
367 #define MSR_MTRRfix64K_00000 0x250
368 #define MSR_MTRRfix16K_80000 0x258
369 #define MSR_MTRRfix16K_A0000 0x259
370 #define MSR_MTRRfix4K_C0000 0x268
371 #define MSR_MTRRfix4K_C8000 0x269
372 #define MSR_MTRRfix4K_D0000 0x26a
373 #define MSR_MTRRfix4K_D8000 0x26b
374 #define MSR_MTRRfix4K_E0000 0x26c
375 #define MSR_MTRRfix4K_E8000 0x26d
376 #define MSR_MTRRfix4K_F0000 0x26e
377 #define MSR_MTRRfix4K_F8000 0x26f
378
379 #define MSR_PAT 0x277
380
381 #define MSR_MTRRdefType 0x2ff
382
383 #define MSR_CORE_PERF_FIXED_CTR0 0x309
384 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
385 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
386 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
387 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
388 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
389 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
390
391 #define MSR_MC0_CTL 0x400
392 #define MSR_MC0_STATUS 0x401
393 #define MSR_MC0_ADDR 0x402
394 #define MSR_MC0_MISC 0x403
395
396 #define MSR_EFER 0xc0000080
397
398 #define MSR_EFER_SCE (1 << 0)
399 #define MSR_EFER_LME (1 << 8)
400 #define MSR_EFER_LMA (1 << 10)
401 #define MSR_EFER_NXE (1 << 11)
402 #define MSR_EFER_SVME (1 << 12)
403 #define MSR_EFER_FFXSR (1 << 14)
404
405 #define MSR_STAR 0xc0000081
406 #define MSR_LSTAR 0xc0000082
407 #define MSR_CSTAR 0xc0000083
408 #define MSR_FMASK 0xc0000084
409 #define MSR_FSBASE 0xc0000100
410 #define MSR_GSBASE 0xc0000101
411 #define MSR_KERNELGSBASE 0xc0000102
412 #define MSR_TSC_AUX 0xc0000103
413
414 #define MSR_VM_HSAVE_PA 0xc0010117
415
416 #define MSR_IA32_BNDCFGS 0x00000d90
417 #define MSR_IA32_XSS 0x00000da0
418
419 #define XSTATE_FP_BIT 0
420 #define XSTATE_SSE_BIT 1
421 #define XSTATE_YMM_BIT 2
422 #define XSTATE_BNDREGS_BIT 3
423 #define XSTATE_BNDCSR_BIT 4
424 #define XSTATE_OPMASK_BIT 5
425 #define XSTATE_ZMM_Hi256_BIT 6
426 #define XSTATE_Hi16_ZMM_BIT 7
427 #define XSTATE_PKRU_BIT 9
428
429 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
430 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
431 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
432 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
433 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
434 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
435 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
436 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
437 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
438
439 /* CPUID feature words */
440 typedef enum FeatureWord {
441 FEAT_1_EDX, /* CPUID[1].EDX */
442 FEAT_1_ECX, /* CPUID[1].ECX */
443 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
444 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
445 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
446 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
447 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
448 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
449 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
450 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
451 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
452 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
453 FEAT_SVM, /* CPUID[8000_000A].EDX */
454 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
455 FEAT_6_EAX, /* CPUID[6].EAX */
456 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
457 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
458 FEATURE_WORDS,
459 } FeatureWord;
460
461 typedef uint32_t FeatureWordArray[FEATURE_WORDS];
462
463 /* cpuid_features bits */
464 #define CPUID_FP87 (1U << 0)
465 #define CPUID_VME (1U << 1)
466 #define CPUID_DE (1U << 2)
467 #define CPUID_PSE (1U << 3)
468 #define CPUID_TSC (1U << 4)
469 #define CPUID_MSR (1U << 5)
470 #define CPUID_PAE (1U << 6)
471 #define CPUID_MCE (1U << 7)
472 #define CPUID_CX8 (1U << 8)
473 #define CPUID_APIC (1U << 9)
474 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
475 #define CPUID_MTRR (1U << 12)
476 #define CPUID_PGE (1U << 13)
477 #define CPUID_MCA (1U << 14)
478 #define CPUID_CMOV (1U << 15)
479 #define CPUID_PAT (1U << 16)
480 #define CPUID_PSE36 (1U << 17)
481 #define CPUID_PN (1U << 18)
482 #define CPUID_CLFLUSH (1U << 19)
483 #define CPUID_DTS (1U << 21)
484 #define CPUID_ACPI (1U << 22)
485 #define CPUID_MMX (1U << 23)
486 #define CPUID_FXSR (1U << 24)
487 #define CPUID_SSE (1U << 25)
488 #define CPUID_SSE2 (1U << 26)
489 #define CPUID_SS (1U << 27)
490 #define CPUID_HT (1U << 28)
491 #define CPUID_TM (1U << 29)
492 #define CPUID_IA64 (1U << 30)
493 #define CPUID_PBE (1U << 31)
494
495 #define CPUID_EXT_SSE3 (1U << 0)
496 #define CPUID_EXT_PCLMULQDQ (1U << 1)
497 #define CPUID_EXT_DTES64 (1U << 2)
498 #define CPUID_EXT_MONITOR (1U << 3)
499 #define CPUID_EXT_DSCPL (1U << 4)
500 #define CPUID_EXT_VMX (1U << 5)
501 #define CPUID_EXT_SMX (1U << 6)
502 #define CPUID_EXT_EST (1U << 7)
503 #define CPUID_EXT_TM2 (1U << 8)
504 #define CPUID_EXT_SSSE3 (1U << 9)
505 #define CPUID_EXT_CID (1U << 10)
506 #define CPUID_EXT_FMA (1U << 12)
507 #define CPUID_EXT_CX16 (1U << 13)
508 #define CPUID_EXT_XTPR (1U << 14)
509 #define CPUID_EXT_PDCM (1U << 15)
510 #define CPUID_EXT_PCID (1U << 17)
511 #define CPUID_EXT_DCA (1U << 18)
512 #define CPUID_EXT_SSE41 (1U << 19)
513 #define CPUID_EXT_SSE42 (1U << 20)
514 #define CPUID_EXT_X2APIC (1U << 21)
515 #define CPUID_EXT_MOVBE (1U << 22)
516 #define CPUID_EXT_POPCNT (1U << 23)
517 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
518 #define CPUID_EXT_AES (1U << 25)
519 #define CPUID_EXT_XSAVE (1U << 26)
520 #define CPUID_EXT_OSXSAVE (1U << 27)
521 #define CPUID_EXT_AVX (1U << 28)
522 #define CPUID_EXT_F16C (1U << 29)
523 #define CPUID_EXT_RDRAND (1U << 30)
524 #define CPUID_EXT_HYPERVISOR (1U << 31)
525
526 #define CPUID_EXT2_FPU (1U << 0)
527 #define CPUID_EXT2_VME (1U << 1)
528 #define CPUID_EXT2_DE (1U << 2)
529 #define CPUID_EXT2_PSE (1U << 3)
530 #define CPUID_EXT2_TSC (1U << 4)
531 #define CPUID_EXT2_MSR (1U << 5)
532 #define CPUID_EXT2_PAE (1U << 6)
533 #define CPUID_EXT2_MCE (1U << 7)
534 #define CPUID_EXT2_CX8 (1U << 8)
535 #define CPUID_EXT2_APIC (1U << 9)
536 #define CPUID_EXT2_SYSCALL (1U << 11)
537 #define CPUID_EXT2_MTRR (1U << 12)
538 #define CPUID_EXT2_PGE (1U << 13)
539 #define CPUID_EXT2_MCA (1U << 14)
540 #define CPUID_EXT2_CMOV (1U << 15)
541 #define CPUID_EXT2_PAT (1U << 16)
542 #define CPUID_EXT2_PSE36 (1U << 17)
543 #define CPUID_EXT2_MP (1U << 19)
544 #define CPUID_EXT2_NX (1U << 20)
545 #define CPUID_EXT2_MMXEXT (1U << 22)
546 #define CPUID_EXT2_MMX (1U << 23)
547 #define CPUID_EXT2_FXSR (1U << 24)
548 #define CPUID_EXT2_FFXSR (1U << 25)
549 #define CPUID_EXT2_PDPE1GB (1U << 26)
550 #define CPUID_EXT2_RDTSCP (1U << 27)
551 #define CPUID_EXT2_LM (1U << 29)
552 #define CPUID_EXT2_3DNOWEXT (1U << 30)
553 #define CPUID_EXT2_3DNOW (1U << 31)
554
555 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
556 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
557 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
558 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
559 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
560 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
561 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
562 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
563 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
564 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
565
566 #define CPUID_EXT3_LAHF_LM (1U << 0)
567 #define CPUID_EXT3_CMP_LEG (1U << 1)
568 #define CPUID_EXT3_SVM (1U << 2)
569 #define CPUID_EXT3_EXTAPIC (1U << 3)
570 #define CPUID_EXT3_CR8LEG (1U << 4)
571 #define CPUID_EXT3_ABM (1U << 5)
572 #define CPUID_EXT3_SSE4A (1U << 6)
573 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
574 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
575 #define CPUID_EXT3_OSVW (1U << 9)
576 #define CPUID_EXT3_IBS (1U << 10)
577 #define CPUID_EXT3_XOP (1U << 11)
578 #define CPUID_EXT3_SKINIT (1U << 12)
579 #define CPUID_EXT3_WDT (1U << 13)
580 #define CPUID_EXT3_LWP (1U << 15)
581 #define CPUID_EXT3_FMA4 (1U << 16)
582 #define CPUID_EXT3_TCE (1U << 17)
583 #define CPUID_EXT3_NODEID (1U << 19)
584 #define CPUID_EXT3_TBM (1U << 21)
585 #define CPUID_EXT3_TOPOEXT (1U << 22)
586 #define CPUID_EXT3_PERFCORE (1U << 23)
587 #define CPUID_EXT3_PERFNB (1U << 24)
588
589 #define CPUID_SVM_NPT (1U << 0)
590 #define CPUID_SVM_LBRV (1U << 1)
591 #define CPUID_SVM_SVMLOCK (1U << 2)
592 #define CPUID_SVM_NRIPSAVE (1U << 3)
593 #define CPUID_SVM_TSCSCALE (1U << 4)
594 #define CPUID_SVM_VMCBCLEAN (1U << 5)
595 #define CPUID_SVM_FLUSHASID (1U << 6)
596 #define CPUID_SVM_DECODEASSIST (1U << 7)
597 #define CPUID_SVM_PAUSEFILTER (1U << 10)
598 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
599
600 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
601 #define CPUID_7_0_EBX_BMI1 (1U << 3)
602 #define CPUID_7_0_EBX_HLE (1U << 4)
603 #define CPUID_7_0_EBX_AVX2 (1U << 5)
604 #define CPUID_7_0_EBX_SMEP (1U << 7)
605 #define CPUID_7_0_EBX_BMI2 (1U << 8)
606 #define CPUID_7_0_EBX_ERMS (1U << 9)
607 #define CPUID_7_0_EBX_INVPCID (1U << 10)
608 #define CPUID_7_0_EBX_RTM (1U << 11)
609 #define CPUID_7_0_EBX_MPX (1U << 14)
610 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
611 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */
612 #define CPUID_7_0_EBX_RDSEED (1U << 18)
613 #define CPUID_7_0_EBX_ADX (1U << 19)
614 #define CPUID_7_0_EBX_SMAP (1U << 20)
615 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */
616 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
617 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
618 #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
619 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
620 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
621 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
622 #define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */
623 #define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */
624
625 #define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */
626 #define CPUID_7_0_ECX_UMIP (1U << 2)
627 #define CPUID_7_0_ECX_PKU (1U << 3)
628 #define CPUID_7_0_ECX_OSPKE (1U << 4)
629 #define CPUID_7_0_ECX_RDPID (1U << 22)
630
631 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
632 #define CPUID_XSAVE_XSAVEC (1U << 1)
633 #define CPUID_XSAVE_XGETBV1 (1U << 2)
634 #define CPUID_XSAVE_XSAVES (1U << 3)
635
636 #define CPUID_6_EAX_ARAT (1U << 2)
637
638 /* CPUID[0x80000007].EDX flags: */
639 #define CPUID_APM_INVTSC (1U << 8)
640
641 #define CPUID_VENDOR_SZ 12
642
643 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
644 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
645 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
646 #define CPUID_VENDOR_INTEL "GenuineIntel"
647
648 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
649 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
650 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
651 #define CPUID_VENDOR_AMD "AuthenticAMD"
652
653 #define CPUID_VENDOR_VIA "CentaurHauls"
654
655 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
656 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
657
658 /* CPUID[0xB].ECX level types */
659 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
660 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
661 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
662
663 #ifndef HYPERV_SPINLOCK_NEVER_RETRY
664 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
665 #endif
666
667 #define EXCP00_DIVZ 0
668 #define EXCP01_DB 1
669 #define EXCP02_NMI 2
670 #define EXCP03_INT3 3
671 #define EXCP04_INTO 4
672 #define EXCP05_BOUND 5
673 #define EXCP06_ILLOP 6
674 #define EXCP07_PREX 7
675 #define EXCP08_DBLE 8
676 #define EXCP09_XERR 9
677 #define EXCP0A_TSS 10
678 #define EXCP0B_NOSEG 11
679 #define EXCP0C_STACK 12
680 #define EXCP0D_GPF 13
681 #define EXCP0E_PAGE 14
682 #define EXCP10_COPR 16
683 #define EXCP11_ALGN 17
684 #define EXCP12_MCHK 18
685
686 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation
687 for syscall instruction */
688
689 /* i386-specific interrupt pending bits. */
690 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
691 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
692 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
693 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
694 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
695 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
696 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
697
698 /* Use a clearer name for this. */
699 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
700
701 typedef enum {
702 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
703 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
704
705 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
706 CC_OP_MULW,
707 CC_OP_MULL,
708 CC_OP_MULQ,
709
710 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
711 CC_OP_ADDW,
712 CC_OP_ADDL,
713 CC_OP_ADDQ,
714
715 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
716 CC_OP_ADCW,
717 CC_OP_ADCL,
718 CC_OP_ADCQ,
719
720 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
721 CC_OP_SUBW,
722 CC_OP_SUBL,
723 CC_OP_SUBQ,
724
725 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
726 CC_OP_SBBW,
727 CC_OP_SBBL,
728 CC_OP_SBBQ,
729
730 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
731 CC_OP_LOGICW,
732 CC_OP_LOGICL,
733 CC_OP_LOGICQ,
734
735 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
736 CC_OP_INCW,
737 CC_OP_INCL,
738 CC_OP_INCQ,
739
740 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
741 CC_OP_DECW,
742 CC_OP_DECL,
743 CC_OP_DECQ,
744
745 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
746 CC_OP_SHLW,
747 CC_OP_SHLL,
748 CC_OP_SHLQ,
749
750 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
751 CC_OP_SARW,
752 CC_OP_SARL,
753 CC_OP_SARQ,
754
755 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
756 CC_OP_BMILGW,
757 CC_OP_BMILGL,
758 CC_OP_BMILGQ,
759
760 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
761 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
762 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
763
764 CC_OP_CLR, /* Z set, all other flags clear. */
765
766 CC_OP_NB,
767 } CCOp;
768
769 typedef struct SegmentCache {
770 uint32_t selector;
771 target_ulong base;
772 uint32_t limit;
773 uint32_t flags;
774 } SegmentCache;
775
776 #define MMREG_UNION(n, bits) \
777 union n { \
778 uint8_t _b_##n[(bits)/8]; \
779 uint16_t _w_##n[(bits)/16]; \
780 uint32_t _l_##n[(bits)/32]; \
781 uint64_t _q_##n[(bits)/64]; \
782 float32 _s_##n[(bits)/32]; \
783 float64 _d_##n[(bits)/64]; \
784 }
785
786 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
787 typedef MMREG_UNION(MMXReg, 64) MMXReg;
788
789 typedef struct BNDReg {
790 uint64_t lb;
791 uint64_t ub;
792 } BNDReg;
793
794 typedef struct BNDCSReg {
795 uint64_t cfgu;
796 uint64_t sts;
797 } BNDCSReg;
798
799 #define BNDCFG_ENABLE 1ULL
800 #define BNDCFG_BNDPRESERVE 2ULL
801 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
802
803 #ifdef HOST_WORDS_BIGENDIAN
804 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
805 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
806 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
807 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
808 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
809 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
810
811 #define MMX_B(n) _b_MMXReg[7 - (n)]
812 #define MMX_W(n) _w_MMXReg[3 - (n)]
813 #define MMX_L(n) _l_MMXReg[1 - (n)]
814 #define MMX_S(n) _s_MMXReg[1 - (n)]
815 #else
816 #define ZMM_B(n) _b_ZMMReg[n]
817 #define ZMM_W(n) _w_ZMMReg[n]
818 #define ZMM_L(n) _l_ZMMReg[n]
819 #define ZMM_S(n) _s_ZMMReg[n]
820 #define ZMM_Q(n) _q_ZMMReg[n]
821 #define ZMM_D(n) _d_ZMMReg[n]
822
823 #define MMX_B(n) _b_MMXReg[n]
824 #define MMX_W(n) _w_MMXReg[n]
825 #define MMX_L(n) _l_MMXReg[n]
826 #define MMX_S(n) _s_MMXReg[n]
827 #endif
828 #define MMX_Q(n) _q_MMXReg[n]
829
830 typedef union {
831 floatx80 d __attribute__((aligned(16)));
832 MMXReg mmx;
833 } FPReg;
834
835 typedef struct {
836 uint64_t base;
837 uint64_t mask;
838 } MTRRVar;
839
840 #define CPU_NB_REGS64 16
841 #define CPU_NB_REGS32 8
842
843 #ifdef TARGET_X86_64
844 #define CPU_NB_REGS CPU_NB_REGS64
845 #else
846 #define CPU_NB_REGS CPU_NB_REGS32
847 #endif
848
849 #define MAX_FIXED_COUNTERS 3
850 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
851
852 #define NB_MMU_MODES 3
853 #define TARGET_INSN_START_EXTRA_WORDS 1
854
855 #define NB_OPMASK_REGS 8
856
857 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
858 * that APIC ID hasn't been set yet
859 */
860 #define UNASSIGNED_APIC_ID 0xFFFFFFFF
861
862 typedef union X86LegacyXSaveArea {
863 struct {
864 uint16_t fcw;
865 uint16_t fsw;
866 uint8_t ftw;
867 uint8_t reserved;
868 uint16_t fpop;
869 uint64_t fpip;
870 uint64_t fpdp;
871 uint32_t mxcsr;
872 uint32_t mxcsr_mask;
873 FPReg fpregs[8];
874 uint8_t xmm_regs[16][16];
875 };
876 uint8_t data[512];
877 } X86LegacyXSaveArea;
878
879 typedef struct X86XSaveHeader {
880 uint64_t xstate_bv;
881 uint64_t xcomp_bv;
882 uint64_t reserve0;
883 uint8_t reserved[40];
884 } X86XSaveHeader;
885
886 /* Ext. save area 2: AVX State */
887 typedef struct XSaveAVX {
888 uint8_t ymmh[16][16];
889 } XSaveAVX;
890
891 /* Ext. save area 3: BNDREG */
892 typedef struct XSaveBNDREG {
893 BNDReg bnd_regs[4];
894 } XSaveBNDREG;
895
896 /* Ext. save area 4: BNDCSR */
897 typedef union XSaveBNDCSR {
898 BNDCSReg bndcsr;
899 uint8_t data[64];
900 } XSaveBNDCSR;
901
902 /* Ext. save area 5: Opmask */
903 typedef struct XSaveOpmask {
904 uint64_t opmask_regs[NB_OPMASK_REGS];
905 } XSaveOpmask;
906
907 /* Ext. save area 6: ZMM_Hi256 */
908 typedef struct XSaveZMM_Hi256 {
909 uint8_t zmm_hi256[16][32];
910 } XSaveZMM_Hi256;
911
912 /* Ext. save area 7: Hi16_ZMM */
913 typedef struct XSaveHi16_ZMM {
914 uint8_t hi16_zmm[16][64];
915 } XSaveHi16_ZMM;
916
917 /* Ext. save area 9: PKRU state */
918 typedef struct XSavePKRU {
919 uint32_t pkru;
920 uint32_t padding;
921 } XSavePKRU;
922
923 typedef struct X86XSaveArea {
924 X86LegacyXSaveArea legacy;
925 X86XSaveHeader header;
926
927 /* Extended save areas: */
928
929 /* AVX State: */
930 XSaveAVX avx_state;
931 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
932 /* MPX State: */
933 XSaveBNDREG bndreg_state;
934 XSaveBNDCSR bndcsr_state;
935 /* AVX-512 State: */
936 XSaveOpmask opmask_state;
937 XSaveZMM_Hi256 zmm_hi256_state;
938 XSaveHi16_ZMM hi16_zmm_state;
939 /* PKRU State: */
940 XSavePKRU pkru_state;
941 } X86XSaveArea;
942
943 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
944 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
945 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
946 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
947 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
948 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
949 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
950 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
951 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
952 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
953 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
954 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
955 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
956 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
957
958 typedef enum TPRAccess {
959 TPR_ACCESS_READ,
960 TPR_ACCESS_WRITE,
961 } TPRAccess;
962
963 typedef struct CPUX86State {
964 /* standard registers */
965 target_ulong regs[CPU_NB_REGS];
966 target_ulong eip;
967 target_ulong eflags; /* eflags register. During CPU emulation, CC
968 flags and DF are set to zero because they are
969 stored elsewhere */
970
971 /* emulator internal eflags handling */
972 target_ulong cc_dst;
973 target_ulong cc_src;
974 target_ulong cc_src2;
975 uint32_t cc_op;
976 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
977 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
978 are known at translation time. */
979 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
980
981 /* segments */
982 SegmentCache segs[6]; /* selector values */
983 SegmentCache ldt;
984 SegmentCache tr;
985 SegmentCache gdt; /* only base and limit are used */
986 SegmentCache idt; /* only base and limit are used */
987
988 target_ulong cr[5]; /* NOTE: cr1 is unused */
989 int32_t a20_mask;
990
991 BNDReg bnd_regs[4];
992 BNDCSReg bndcs_regs;
993 uint64_t msr_bndcfgs;
994 uint64_t efer;
995
996 /* Beginning of state preserved by INIT (dummy marker). */
997 struct {} start_init_save;
998
999 /* FPU state */
1000 unsigned int fpstt; /* top of stack index */
1001 uint16_t fpus;
1002 uint16_t fpuc;
1003 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
1004 FPReg fpregs[8];
1005 /* KVM-only so far */
1006 uint16_t fpop;
1007 uint64_t fpip;
1008 uint64_t fpdp;
1009
1010 /* emulator internal variables */
1011 float_status fp_status;
1012 floatx80 ft0;
1013
1014 float_status mmx_status; /* for 3DNow! float ops */
1015 float_status sse_status;
1016 uint32_t mxcsr;
1017 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1018 ZMMReg xmm_t0;
1019 MMXReg mmx_t0;
1020
1021 uint64_t opmask_regs[NB_OPMASK_REGS];
1022
1023 /* sysenter registers */
1024 uint32_t sysenter_cs;
1025 target_ulong sysenter_esp;
1026 target_ulong sysenter_eip;
1027 uint64_t star;
1028
1029 uint64_t vm_hsave;
1030
1031 #ifdef TARGET_X86_64
1032 target_ulong lstar;
1033 target_ulong cstar;
1034 target_ulong fmask;
1035 target_ulong kernelgsbase;
1036 #endif
1037
1038 uint64_t tsc;
1039 uint64_t tsc_adjust;
1040 uint64_t tsc_deadline;
1041 uint64_t tsc_aux;
1042
1043 uint64_t xcr0;
1044
1045 uint64_t mcg_status;
1046 uint64_t msr_ia32_misc_enable;
1047 uint64_t msr_ia32_feature_control;
1048
1049 uint64_t msr_fixed_ctr_ctrl;
1050 uint64_t msr_global_ctrl;
1051 uint64_t msr_global_status;
1052 uint64_t msr_global_ovf_ctrl;
1053 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1054 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1055 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1056
1057 uint64_t pat;
1058 uint32_t smbase;
1059
1060 uint32_t pkru;
1061
1062 /* End of state preserved by INIT (dummy marker). */
1063 struct {} end_init_save;
1064
1065 uint64_t system_time_msr;
1066 uint64_t wall_clock_msr;
1067 uint64_t steal_time_msr;
1068 uint64_t async_pf_en_msr;
1069 uint64_t pv_eoi_en_msr;
1070
1071 uint64_t msr_hv_hypercall;
1072 uint64_t msr_hv_guest_os_id;
1073 uint64_t msr_hv_vapic;
1074 uint64_t msr_hv_tsc;
1075 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
1076 uint64_t msr_hv_runtime;
1077 uint64_t msr_hv_synic_control;
1078 uint64_t msr_hv_synic_version;
1079 uint64_t msr_hv_synic_evt_page;
1080 uint64_t msr_hv_synic_msg_page;
1081 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
1082 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1083 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
1084
1085 /* exception/interrupt handling */
1086 int error_code;
1087 int exception_is_int;
1088 target_ulong exception_next_eip;
1089 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
1090 union {
1091 struct CPUBreakpoint *cpu_breakpoint[4];
1092 struct CPUWatchpoint *cpu_watchpoint[4];
1093 }; /* break/watchpoints for dr[0..3] */
1094 int old_exception; /* exception in flight */
1095
1096 uint64_t vm_vmcb;
1097 uint64_t tsc_offset;
1098 uint64_t intercept;
1099 uint16_t intercept_cr_read;
1100 uint16_t intercept_cr_write;
1101 uint16_t intercept_dr_read;
1102 uint16_t intercept_dr_write;
1103 uint32_t intercept_exceptions;
1104 uint8_t v_tpr;
1105
1106 /* KVM states, automatically cleared on reset */
1107 uint8_t nmi_injected;
1108 uint8_t nmi_pending;
1109
1110 CPU_COMMON
1111
1112 /* Fields from here on are preserved across CPU reset. */
1113 struct {} end_reset_fields;
1114
1115 /* processor features (e.g. for CPUID insn) */
1116 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1117 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1118 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1119 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1120 /* Actual level/xlevel/xlevel2 value: */
1121 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
1122 uint32_t cpuid_vendor1;
1123 uint32_t cpuid_vendor2;
1124 uint32_t cpuid_vendor3;
1125 uint32_t cpuid_version;
1126 FeatureWordArray features;
1127 uint32_t cpuid_model[12];
1128
1129 /* MTRRs */
1130 uint64_t mtrr_fixed[11];
1131 uint64_t mtrr_deftype;
1132 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1133
1134 /* For KVM */
1135 uint32_t mp_state;
1136 int32_t exception_injected;
1137 int32_t interrupt_injected;
1138 uint8_t soft_interrupt;
1139 uint8_t has_error_code;
1140 uint32_t sipi_vector;
1141 bool tsc_valid;
1142 int64_t tsc_khz;
1143 int64_t user_tsc_khz; /* for sanity check only */
1144 void *kvm_xsave_buf;
1145
1146 uint64_t mcg_cap;
1147 uint64_t mcg_ctl;
1148 uint64_t mcg_ext_ctl;
1149 uint64_t mce_banks[MCE_BANKS_DEF*4];
1150 uint64_t xstate_bv;
1151
1152 /* vmstate */
1153 uint16_t fpus_vmstate;
1154 uint16_t fptag_vmstate;
1155 uint16_t fpregs_format_vmstate;
1156
1157 uint64_t xss;
1158
1159 TPRAccess tpr_access_type;
1160 } CPUX86State;
1161
1162 struct kvm_msrs;
1163
1164 /**
1165 * X86CPU:
1166 * @env: #CPUX86State
1167 * @migratable: If set, only migratable flags will be accepted when "enforce"
1168 * mode is used, and only migratable flags will be included in the "host"
1169 * CPU model.
1170 *
1171 * An x86 CPU.
1172 */
1173 struct X86CPU {
1174 /*< private >*/
1175 CPUState parent_obj;
1176 /*< public >*/
1177
1178 CPUX86State env;
1179
1180 bool hyperv_vapic;
1181 bool hyperv_relaxed_timing;
1182 int hyperv_spinlock_attempts;
1183 char *hyperv_vendor_id;
1184 bool hyperv_time;
1185 bool hyperv_crash;
1186 bool hyperv_reset;
1187 bool hyperv_vpindex;
1188 bool hyperv_runtime;
1189 bool hyperv_synic;
1190 bool hyperv_stimer;
1191 bool check_cpuid;
1192 bool enforce_cpuid;
1193 bool expose_kvm;
1194 bool migratable;
1195 bool host_features;
1196 uint32_t apic_id;
1197
1198 /* if true the CPUID code directly forward host cache leaves to the guest */
1199 bool cache_info_passthrough;
1200
1201 /* Features that were filtered out because of missing host capabilities */
1202 uint32_t filtered_features[FEATURE_WORDS];
1203
1204 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1205 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1206 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1207 * capabilities) directly to the guest.
1208 */
1209 bool enable_pmu;
1210
1211 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1212 * disabled by default to avoid breaking migration between QEMU with
1213 * different LMCE configurations.
1214 */
1215 bool enable_lmce;
1216
1217 /* Compatibility bits for old machine types.
1218 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1219 * socket share an virtual l3 cache.
1220 */
1221 bool enable_l3_cache;
1222
1223 /* Compatibility bits for old machine types: */
1224 bool enable_cpuid_0xb;
1225
1226 /* Enable auto level-increase for all CPUID leaves */
1227 bool full_cpuid_auto_level;
1228
1229 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1230 bool fill_mtrr_mask;
1231
1232 /* if true override the phys_bits value with a value read from the host */
1233 bool host_phys_bits;
1234
1235 /* Number of physical address bits supported */
1236 uint32_t phys_bits;
1237
1238 /* in order to simplify APIC support, we leave this pointer to the
1239 user */
1240 struct DeviceState *apic_state;
1241 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1242 Notifier machine_done;
1243
1244 struct kvm_msrs *kvm_msr_buf;
1245
1246 int32_t socket_id;
1247 int32_t core_id;
1248 int32_t thread_id;
1249 };
1250
1251 static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1252 {
1253 return container_of(env, X86CPU, env);
1254 }
1255
1256 #define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1257
1258 #define ENV_OFFSET offsetof(X86CPU, env)
1259
1260 #ifndef CONFIG_USER_ONLY
1261 extern struct VMStateDescription vmstate_x86_cpu;
1262 #endif
1263
1264 /**
1265 * x86_cpu_do_interrupt:
1266 * @cpu: vCPU the interrupt is to be handled by.
1267 */
1268 void x86_cpu_do_interrupt(CPUState *cpu);
1269 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1270
1271 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1272 int cpuid, void *opaque);
1273 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1274 int cpuid, void *opaque);
1275 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1276 void *opaque);
1277 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1278 void *opaque);
1279
1280 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1281 Error **errp);
1282
1283 void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1284 int flags);
1285
1286 hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1287
1288 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1289 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1290
1291 void x86_cpu_exec_enter(CPUState *cpu);
1292 void x86_cpu_exec_exit(CPUState *cpu);
1293
1294 X86CPU *cpu_x86_init(const char *cpu_model);
1295 void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1296 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1297
1298 int cpu_get_pic_interrupt(CPUX86State *s);
1299 /* MSDOS compatibility mode FPU exception support */
1300 void cpu_set_ferr(CPUX86State *s);
1301
1302 /* this function must always be used to load data in the segment
1303 cache: it synchronizes the hflags with the segment cache values */
1304 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1305 int seg_reg, unsigned int selector,
1306 target_ulong base,
1307 unsigned int limit,
1308 unsigned int flags)
1309 {
1310 SegmentCache *sc;
1311 unsigned int new_hflags;
1312
1313 sc = &env->segs[seg_reg];
1314 sc->selector = selector;
1315 sc->base = base;
1316 sc->limit = limit;
1317 sc->flags = flags;
1318
1319 /* update the hidden flags */
1320 {
1321 if (seg_reg == R_CS) {
1322 #ifdef TARGET_X86_64
1323 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1324 /* long mode */
1325 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1326 env->hflags &= ~(HF_ADDSEG_MASK);
1327 } else
1328 #endif
1329 {
1330 /* legacy / compatibility case */
1331 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1332 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1333 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1334 new_hflags;
1335 }
1336 }
1337 if (seg_reg == R_SS) {
1338 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1339 #if HF_CPL_MASK != 3
1340 #error HF_CPL_MASK is hardcoded
1341 #endif
1342 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1343 }
1344 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1345 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1346 if (env->hflags & HF_CS64_MASK) {
1347 /* zero base assumed for DS, ES and SS in long mode */
1348 } else if (!(env->cr[0] & CR0_PE_MASK) ||
1349 (env->eflags & VM_MASK) ||
1350 !(env->hflags & HF_CS32_MASK)) {
1351 /* XXX: try to avoid this test. The problem comes from the
1352 fact that is real mode or vm86 mode we only modify the
1353 'base' and 'selector' fields of the segment cache to go
1354 faster. A solution may be to force addseg to one in
1355 translate-i386.c. */
1356 new_hflags |= HF_ADDSEG_MASK;
1357 } else {
1358 new_hflags |= ((env->segs[R_DS].base |
1359 env->segs[R_ES].base |
1360 env->segs[R_SS].base) != 0) <<
1361 HF_ADDSEG_SHIFT;
1362 }
1363 env->hflags = (env->hflags &
1364 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1365 }
1366 }
1367
1368 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1369 uint8_t sipi_vector)
1370 {
1371 CPUState *cs = CPU(cpu);
1372 CPUX86State *env = &cpu->env;
1373
1374 env->eip = 0;
1375 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1376 sipi_vector << 12,
1377 env->segs[R_CS].limit,
1378 env->segs[R_CS].flags);
1379 cs->halted = 0;
1380 }
1381
1382 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1383 target_ulong *base, unsigned int *limit,
1384 unsigned int *flags);
1385
1386 /* op_helper.c */
1387 /* used for debug or cpu save/restore */
1388 void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1389 floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1390
1391 /* cpu-exec.c */
1392 /* the following helpers are only usable in user mode simulation as
1393 they can trigger unexpected exceptions */
1394 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1395 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1396 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1397
1398 /* you can call this signal handler from your SIGBUS and SIGSEGV
1399 signal handlers to inform the virtual CPU of exceptions. non zero
1400 is returned if the signal was handled by the virtual CPU. */
1401 int cpu_x86_signal_handler(int host_signum, void *pinfo,
1402 void *puc);
1403
1404 /* cpu.c */
1405 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1406 uint32_t *eax, uint32_t *ebx,
1407 uint32_t *ecx, uint32_t *edx);
1408 void cpu_clear_apic_feature(CPUX86State *env);
1409 void host_cpuid(uint32_t function, uint32_t count,
1410 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1411
1412 /* helper.c */
1413 int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
1414 int is_write, int mmu_idx);
1415 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1416
1417 #ifndef CONFIG_USER_ONLY
1418 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1419 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1420 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1421 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1422 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1423 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1424 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1425 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1426 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1427 #endif
1428
1429 void breakpoint_handler(CPUState *cs);
1430
1431 /* will be suppressed */
1432 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1433 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1434 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1435 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
1436
1437 /* hw/pc.c */
1438 uint64_t cpu_get_tsc(CPUX86State *env);
1439
1440 #define TARGET_PAGE_BITS 12
1441
1442 #ifdef TARGET_X86_64
1443 #define TARGET_PHYS_ADDR_SPACE_BITS 52
1444 /* ??? This is really 48 bits, sign-extended, but the only thing
1445 accessible to userland with bit 48 set is the VSYSCALL, and that
1446 is handled via other mechanisms. */
1447 #define TARGET_VIRT_ADDR_SPACE_BITS 47
1448 #else
1449 #define TARGET_PHYS_ADDR_SPACE_BITS 36
1450 #define TARGET_VIRT_ADDR_SPACE_BITS 32
1451 #endif
1452
1453 /* XXX: This value should match the one returned by CPUID
1454 * and in exec.c */
1455 # if defined(TARGET_X86_64)
1456 # define TCG_PHYS_ADDR_BITS 40
1457 # else
1458 # define TCG_PHYS_ADDR_BITS 36
1459 # endif
1460
1461 #define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1462
1463 #define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
1464
1465 #define cpu_signal_handler cpu_x86_signal_handler
1466 #define cpu_list x86_cpu_list
1467
1468 /* MMU modes definitions */
1469 #define MMU_MODE0_SUFFIX _ksmap
1470 #define MMU_MODE1_SUFFIX _user
1471 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1472 #define MMU_KSMAP_IDX 0
1473 #define MMU_USER_IDX 1
1474 #define MMU_KNOSMAP_IDX 2
1475 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1476 {
1477 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1478 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1479 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1480 }
1481
1482 static inline int cpu_mmu_index_kernel(CPUX86State *env)
1483 {
1484 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1485 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1486 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1487 }
1488
1489 #define CC_DST (env->cc_dst)
1490 #define CC_SRC (env->cc_src)
1491 #define CC_SRC2 (env->cc_src2)
1492 #define CC_OP (env->cc_op)
1493
1494 /* n must be a constant to be efficient */
1495 static inline target_long lshift(target_long x, int n)
1496 {
1497 if (n >= 0) {
1498 return x << n;
1499 } else {
1500 return x >> (-n);
1501 }
1502 }
1503
1504 /* float macros */
1505 #define FT0 (env->ft0)
1506 #define ST0 (env->fpregs[env->fpstt].d)
1507 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1508 #define ST1 ST(1)
1509
1510 /* translate.c */
1511 void tcg_x86_init(void);
1512
1513 #include "exec/cpu-all.h"
1514 #include "svm.h"
1515
1516 #if !defined(CONFIG_USER_ONLY)
1517 #include "hw/i386/apic.h"
1518 #endif
1519
1520 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1521 target_ulong *cs_base, uint32_t *flags)
1522 {
1523 *cs_base = env->segs[R_CS].base;
1524 *pc = *cs_base + env->eip;
1525 *flags = env->hflags |
1526 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1527 }
1528
1529 void do_cpu_init(X86CPU *cpu);
1530 void do_cpu_sipi(X86CPU *cpu);
1531
1532 #define MCE_INJECT_BROADCAST 1
1533 #define MCE_INJECT_UNCOND_AO 2
1534
1535 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1536 uint64_t status, uint64_t mcg_status, uint64_t addr,
1537 uint64_t misc, int flags);
1538
1539 /* excp_helper.c */
1540 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1541 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1542 uintptr_t retaddr);
1543 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1544 int error_code);
1545 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1546 int error_code, uintptr_t retaddr);
1547 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1548 int error_code, int next_eip_addend);
1549
1550 /* cc_helper.c */
1551 extern const uint8_t parity_table[256];
1552 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1553 void update_fp_status(CPUX86State *env);
1554
1555 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1556 {
1557 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1558 }
1559
1560 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1561 * after generating a call to a helper that uses this.
1562 */
1563 static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1564 int update_mask)
1565 {
1566 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1567 CC_OP = CC_OP_EFLAGS;
1568 env->df = 1 - (2 * ((eflags >> 10) & 1));
1569 env->eflags = (env->eflags & ~update_mask) |
1570 (eflags & update_mask) | 0x2;
1571 }
1572
1573 /* load efer and update the corresponding hflags. XXX: do consistency
1574 checks with cpuid bits? */
1575 static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1576 {
1577 env->efer = val;
1578 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1579 if (env->efer & MSR_EFER_LMA) {
1580 env->hflags |= HF_LMA_MASK;
1581 }
1582 if (env->efer & MSR_EFER_SVME) {
1583 env->hflags |= HF_SVME_MASK;
1584 }
1585 }
1586
1587 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1588 {
1589 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1590 }
1591
1592 /* fpu_helper.c */
1593 void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
1594 void cpu_set_fpuc(CPUX86State *env, uint16_t val);
1595
1596 /* mem_helper.c */
1597 void helper_lock_init(void);
1598
1599 /* svm_helper.c */
1600 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1601 uint64_t param);
1602 void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1603
1604 /* seg_helper.c */
1605 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1606
1607 /* smm_helper.c */
1608 void do_smm_enter(X86CPU *cpu);
1609 void cpu_smm_update(X86CPU *cpu);
1610
1611 /* apic.c */
1612 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1613 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1614 TPRAccess access);
1615
1616
1617 /* Change the value of a KVM-specific default
1618 *
1619 * If value is NULL, no default will be set and the original
1620 * value from the CPU model table will be kept.
1621 *
1622 * It is valid to call this function only for properties that
1623 * are already present in the kvm_default_props table.
1624 */
1625 void x86_cpu_change_kvm_default(const char *prop, const char *value);
1626
1627 /* mpx_helper.c */
1628 void cpu_sync_bndcs_hflags(CPUX86State *env);
1629
1630 /* Return name of 32-bit register, from a R_* constant */
1631 const char *get_register_name_32(unsigned int reg);
1632
1633 void enable_compat_apic_id_mode(void);
1634
1635 #define APIC_DEFAULT_ADDRESS 0xfee00000
1636 #define APIC_SPACE_SIZE 0x100000
1637
1638 void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1639 fprintf_function cpu_fprintf, int flags);
1640
1641 /* cpu.c */
1642 bool cpu_is_bsp(X86CPU *cpu);
1643
1644 #endif /* I386_CPU_H */