]> git.proxmox.com Git - mirror_qemu.git/blob - target-i386/cpu.h
target-i386: Add PKU and and OSPKE support
[mirror_qemu.git] / target-i386 / cpu.h
1 /*
2 * i386 virtual CPU header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19 #ifndef CPU_I386_H
20 #define CPU_I386_H
21
22 #include "config.h"
23 #include "qemu-common.h"
24 #include "standard-headers/asm-x86/hyperv.h"
25
26 #ifdef TARGET_X86_64
27 #define TARGET_LONG_BITS 64
28 #else
29 #define TARGET_LONG_BITS 32
30 #endif
31
32 /* Maximum instruction code size */
33 #define TARGET_MAX_INSN_SIZE 16
34
35 /* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37 #define TARGET_HAS_PRECISE_SMC
38
39 #ifdef TARGET_X86_64
40 #define I386_ELF_MACHINE EM_X86_64
41 #define ELF_MACHINE_UNAME "x86_64"
42 #else
43 #define I386_ELF_MACHINE EM_386
44 #define ELF_MACHINE_UNAME "i686"
45 #endif
46
47 #define CPUArchState struct CPUX86State
48
49 #include "exec/cpu-defs.h"
50
51 #include "fpu/softfloat.h"
52
53 #define R_EAX 0
54 #define R_ECX 1
55 #define R_EDX 2
56 #define R_EBX 3
57 #define R_ESP 4
58 #define R_EBP 5
59 #define R_ESI 6
60 #define R_EDI 7
61
62 #define R_AL 0
63 #define R_CL 1
64 #define R_DL 2
65 #define R_BL 3
66 #define R_AH 4
67 #define R_CH 5
68 #define R_DH 6
69 #define R_BH 7
70
71 #define R_ES 0
72 #define R_CS 1
73 #define R_SS 2
74 #define R_DS 3
75 #define R_FS 4
76 #define R_GS 5
77
78 /* segment descriptor fields */
79 #define DESC_G_MASK (1 << 23)
80 #define DESC_B_SHIFT 22
81 #define DESC_B_MASK (1 << DESC_B_SHIFT)
82 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
83 #define DESC_L_MASK (1 << DESC_L_SHIFT)
84 #define DESC_AVL_MASK (1 << 20)
85 #define DESC_P_MASK (1 << 15)
86 #define DESC_DPL_SHIFT 13
87 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
88 #define DESC_S_MASK (1 << 12)
89 #define DESC_TYPE_SHIFT 8
90 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
91 #define DESC_A_MASK (1 << 8)
92
93 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
94 #define DESC_C_MASK (1 << 10) /* code: conforming */
95 #define DESC_R_MASK (1 << 9) /* code: readable */
96
97 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
98 #define DESC_W_MASK (1 << 9) /* data: writable */
99
100 #define DESC_TSS_BUSY_MASK (1 << 9)
101
102 /* eflags masks */
103 #define CC_C 0x0001
104 #define CC_P 0x0004
105 #define CC_A 0x0010
106 #define CC_Z 0x0040
107 #define CC_S 0x0080
108 #define CC_O 0x0800
109
110 #define TF_SHIFT 8
111 #define IOPL_SHIFT 12
112 #define VM_SHIFT 17
113
114 #define TF_MASK 0x00000100
115 #define IF_MASK 0x00000200
116 #define DF_MASK 0x00000400
117 #define IOPL_MASK 0x00003000
118 #define NT_MASK 0x00004000
119 #define RF_MASK 0x00010000
120 #define VM_MASK 0x00020000
121 #define AC_MASK 0x00040000
122 #define VIF_MASK 0x00080000
123 #define VIP_MASK 0x00100000
124 #define ID_MASK 0x00200000
125
126 /* hidden flags - used internally by qemu to represent additional cpu
127 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
128 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
129 positions to ease oring with eflags. */
130 /* current cpl */
131 #define HF_CPL_SHIFT 0
132 /* true if soft mmu is being used */
133 #define HF_SOFTMMU_SHIFT 2
134 /* true if hardware interrupts must be disabled for next instruction */
135 #define HF_INHIBIT_IRQ_SHIFT 3
136 /* 16 or 32 segments */
137 #define HF_CS32_SHIFT 4
138 #define HF_SS32_SHIFT 5
139 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
140 #define HF_ADDSEG_SHIFT 6
141 /* copy of CR0.PE (protected mode) */
142 #define HF_PE_SHIFT 7
143 #define HF_TF_SHIFT 8 /* must be same as eflags */
144 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
145 #define HF_EM_SHIFT 10
146 #define HF_TS_SHIFT 11
147 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
148 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
149 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
150 #define HF_RF_SHIFT 16 /* must be same as eflags */
151 #define HF_VM_SHIFT 17 /* must be same as eflags */
152 #define HF_AC_SHIFT 18 /* must be same as eflags */
153 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
154 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
155 #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
156 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
157 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
158 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
159
160 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
161 #define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
162 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
166 #define HF_PE_MASK (1 << HF_PE_SHIFT)
167 #define HF_TF_MASK (1 << HF_TF_SHIFT)
168 #define HF_MP_MASK (1 << HF_MP_SHIFT)
169 #define HF_EM_MASK (1 << HF_EM_SHIFT)
170 #define HF_TS_MASK (1 << HF_TS_SHIFT)
171 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
172 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
174 #define HF_RF_MASK (1 << HF_RF_SHIFT)
175 #define HF_VM_MASK (1 << HF_VM_SHIFT)
176 #define HF_AC_MASK (1 << HF_AC_SHIFT)
177 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
178 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179 #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
180 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
181 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
182 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
183
184 /* hflags2 */
185
186 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
187 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
188 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
189 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
190 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
191
192 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
193 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
194 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
195 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
196 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
197
198 #define CR0_PE_SHIFT 0
199 #define CR0_MP_SHIFT 1
200
201 #define CR0_PE_MASK (1U << 0)
202 #define CR0_MP_MASK (1U << 1)
203 #define CR0_EM_MASK (1U << 2)
204 #define CR0_TS_MASK (1U << 3)
205 #define CR0_ET_MASK (1U << 4)
206 #define CR0_NE_MASK (1U << 5)
207 #define CR0_WP_MASK (1U << 16)
208 #define CR0_AM_MASK (1U << 18)
209 #define CR0_PG_MASK (1U << 31)
210
211 #define CR4_VME_MASK (1U << 0)
212 #define CR4_PVI_MASK (1U << 1)
213 #define CR4_TSD_MASK (1U << 2)
214 #define CR4_DE_MASK (1U << 3)
215 #define CR4_PSE_MASK (1U << 4)
216 #define CR4_PAE_MASK (1U << 5)
217 #define CR4_MCE_MASK (1U << 6)
218 #define CR4_PGE_MASK (1U << 7)
219 #define CR4_PCE_MASK (1U << 8)
220 #define CR4_OSFXSR_SHIFT 9
221 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
222 #define CR4_OSXMMEXCPT_MASK (1U << 10)
223 #define CR4_VMXE_MASK (1U << 13)
224 #define CR4_SMXE_MASK (1U << 14)
225 #define CR4_FSGSBASE_MASK (1U << 16)
226 #define CR4_PCIDE_MASK (1U << 17)
227 #define CR4_OSXSAVE_MASK (1U << 18)
228 #define CR4_SMEP_MASK (1U << 20)
229 #define CR4_SMAP_MASK (1U << 21)
230
231 #define DR6_BD (1 << 13)
232 #define DR6_BS (1 << 14)
233 #define DR6_BT (1 << 15)
234 #define DR6_FIXED_1 0xffff0ff0
235
236 #define DR7_GD (1 << 13)
237 #define DR7_TYPE_SHIFT 16
238 #define DR7_LEN_SHIFT 18
239 #define DR7_FIXED_1 0x00000400
240 #define DR7_GLOBAL_BP_MASK 0xaa
241 #define DR7_LOCAL_BP_MASK 0x55
242 #define DR7_MAX_BP 4
243 #define DR7_TYPE_BP_INST 0x0
244 #define DR7_TYPE_DATA_WR 0x1
245 #define DR7_TYPE_IO_RW 0x2
246 #define DR7_TYPE_DATA_RW 0x3
247
248 #define PG_PRESENT_BIT 0
249 #define PG_RW_BIT 1
250 #define PG_USER_BIT 2
251 #define PG_PWT_BIT 3
252 #define PG_PCD_BIT 4
253 #define PG_ACCESSED_BIT 5
254 #define PG_DIRTY_BIT 6
255 #define PG_PSE_BIT 7
256 #define PG_GLOBAL_BIT 8
257 #define PG_PSE_PAT_BIT 12
258 #define PG_NX_BIT 63
259
260 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
261 #define PG_RW_MASK (1 << PG_RW_BIT)
262 #define PG_USER_MASK (1 << PG_USER_BIT)
263 #define PG_PWT_MASK (1 << PG_PWT_BIT)
264 #define PG_PCD_MASK (1 << PG_PCD_BIT)
265 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
266 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
267 #define PG_PSE_MASK (1 << PG_PSE_BIT)
268 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
269 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
270 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
271 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
272 #define PG_HI_USER_MASK 0x7ff0000000000000LL
273 #define PG_NX_MASK (1LL << PG_NX_BIT)
274
275 #define PG_ERROR_W_BIT 1
276
277 #define PG_ERROR_P_MASK 0x01
278 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
279 #define PG_ERROR_U_MASK 0x04
280 #define PG_ERROR_RSVD_MASK 0x08
281 #define PG_ERROR_I_D_MASK 0x10
282
283 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
284 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
285
286 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
287 #define MCE_BANKS_DEF 10
288
289 #define MCG_CAP_BANKS_MASK 0xff
290
291 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
292 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
293 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
294
295 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
296 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
297 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
298 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
299 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
300 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
301 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
302 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
303 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
304
305 /* MISC register defines */
306 #define MCM_ADDR_SEGOFF 0 /* segment offset */
307 #define MCM_ADDR_LINEAR 1 /* linear address */
308 #define MCM_ADDR_PHYS 2 /* physical address */
309 #define MCM_ADDR_MEM 3 /* memory address */
310 #define MCM_ADDR_GENERIC 7 /* generic */
311
312 #define MSR_IA32_TSC 0x10
313 #define MSR_IA32_APICBASE 0x1b
314 #define MSR_IA32_APICBASE_BSP (1<<8)
315 #define MSR_IA32_APICBASE_ENABLE (1<<11)
316 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
317 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
318 #define MSR_TSC_ADJUST 0x0000003b
319 #define MSR_IA32_TSCDEADLINE 0x6e0
320
321 #define MSR_P6_PERFCTR0 0xc1
322
323 #define MSR_IA32_SMBASE 0x9e
324 #define MSR_MTRRcap 0xfe
325 #define MSR_MTRRcap_VCNT 8
326 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
327 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
328
329 #define MSR_IA32_SYSENTER_CS 0x174
330 #define MSR_IA32_SYSENTER_ESP 0x175
331 #define MSR_IA32_SYSENTER_EIP 0x176
332
333 #define MSR_MCG_CAP 0x179
334 #define MSR_MCG_STATUS 0x17a
335 #define MSR_MCG_CTL 0x17b
336
337 #define MSR_P6_EVNTSEL0 0x186
338
339 #define MSR_IA32_PERF_STATUS 0x198
340
341 #define MSR_IA32_MISC_ENABLE 0x1a0
342 /* Indicates good rep/movs microcode on some processors: */
343 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
344
345 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
346 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
347
348 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
349
350 #define MSR_MTRRfix64K_00000 0x250
351 #define MSR_MTRRfix16K_80000 0x258
352 #define MSR_MTRRfix16K_A0000 0x259
353 #define MSR_MTRRfix4K_C0000 0x268
354 #define MSR_MTRRfix4K_C8000 0x269
355 #define MSR_MTRRfix4K_D0000 0x26a
356 #define MSR_MTRRfix4K_D8000 0x26b
357 #define MSR_MTRRfix4K_E0000 0x26c
358 #define MSR_MTRRfix4K_E8000 0x26d
359 #define MSR_MTRRfix4K_F0000 0x26e
360 #define MSR_MTRRfix4K_F8000 0x26f
361
362 #define MSR_PAT 0x277
363
364 #define MSR_MTRRdefType 0x2ff
365
366 #define MSR_CORE_PERF_FIXED_CTR0 0x309
367 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
368 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
369 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
370 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
371 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
372 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
373
374 #define MSR_MC0_CTL 0x400
375 #define MSR_MC0_STATUS 0x401
376 #define MSR_MC0_ADDR 0x402
377 #define MSR_MC0_MISC 0x403
378
379 #define MSR_EFER 0xc0000080
380
381 #define MSR_EFER_SCE (1 << 0)
382 #define MSR_EFER_LME (1 << 8)
383 #define MSR_EFER_LMA (1 << 10)
384 #define MSR_EFER_NXE (1 << 11)
385 #define MSR_EFER_SVME (1 << 12)
386 #define MSR_EFER_FFXSR (1 << 14)
387
388 #define MSR_STAR 0xc0000081
389 #define MSR_LSTAR 0xc0000082
390 #define MSR_CSTAR 0xc0000083
391 #define MSR_FMASK 0xc0000084
392 #define MSR_FSBASE 0xc0000100
393 #define MSR_GSBASE 0xc0000101
394 #define MSR_KERNELGSBASE 0xc0000102
395 #define MSR_TSC_AUX 0xc0000103
396
397 #define MSR_VM_HSAVE_PA 0xc0010117
398
399 #define MSR_IA32_BNDCFGS 0x00000d90
400 #define MSR_IA32_XSS 0x00000da0
401
402 #define XSTATE_FP (1ULL << 0)
403 #define XSTATE_SSE (1ULL << 1)
404 #define XSTATE_YMM (1ULL << 2)
405 #define XSTATE_BNDREGS (1ULL << 3)
406 #define XSTATE_BNDCSR (1ULL << 4)
407 #define XSTATE_OPMASK (1ULL << 5)
408 #define XSTATE_ZMM_Hi256 (1ULL << 6)
409 #define XSTATE_Hi16_ZMM (1ULL << 7)
410 #define XSTATE_PKRU (1ULL << 9)
411
412
413 /* CPUID feature words */
414 typedef enum FeatureWord {
415 FEAT_1_EDX, /* CPUID[1].EDX */
416 FEAT_1_ECX, /* CPUID[1].ECX */
417 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
418 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
419 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
420 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
421 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
422 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
423 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
424 FEAT_SVM, /* CPUID[8000_000A].EDX */
425 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
426 FEAT_6_EAX, /* CPUID[6].EAX */
427 FEATURE_WORDS,
428 } FeatureWord;
429
430 typedef uint32_t FeatureWordArray[FEATURE_WORDS];
431
432 /* cpuid_features bits */
433 #define CPUID_FP87 (1U << 0)
434 #define CPUID_VME (1U << 1)
435 #define CPUID_DE (1U << 2)
436 #define CPUID_PSE (1U << 3)
437 #define CPUID_TSC (1U << 4)
438 #define CPUID_MSR (1U << 5)
439 #define CPUID_PAE (1U << 6)
440 #define CPUID_MCE (1U << 7)
441 #define CPUID_CX8 (1U << 8)
442 #define CPUID_APIC (1U << 9)
443 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
444 #define CPUID_MTRR (1U << 12)
445 #define CPUID_PGE (1U << 13)
446 #define CPUID_MCA (1U << 14)
447 #define CPUID_CMOV (1U << 15)
448 #define CPUID_PAT (1U << 16)
449 #define CPUID_PSE36 (1U << 17)
450 #define CPUID_PN (1U << 18)
451 #define CPUID_CLFLUSH (1U << 19)
452 #define CPUID_DTS (1U << 21)
453 #define CPUID_ACPI (1U << 22)
454 #define CPUID_MMX (1U << 23)
455 #define CPUID_FXSR (1U << 24)
456 #define CPUID_SSE (1U << 25)
457 #define CPUID_SSE2 (1U << 26)
458 #define CPUID_SS (1U << 27)
459 #define CPUID_HT (1U << 28)
460 #define CPUID_TM (1U << 29)
461 #define CPUID_IA64 (1U << 30)
462 #define CPUID_PBE (1U << 31)
463
464 #define CPUID_EXT_SSE3 (1U << 0)
465 #define CPUID_EXT_PCLMULQDQ (1U << 1)
466 #define CPUID_EXT_DTES64 (1U << 2)
467 #define CPUID_EXT_MONITOR (1U << 3)
468 #define CPUID_EXT_DSCPL (1U << 4)
469 #define CPUID_EXT_VMX (1U << 5)
470 #define CPUID_EXT_SMX (1U << 6)
471 #define CPUID_EXT_EST (1U << 7)
472 #define CPUID_EXT_TM2 (1U << 8)
473 #define CPUID_EXT_SSSE3 (1U << 9)
474 #define CPUID_EXT_CID (1U << 10)
475 #define CPUID_EXT_FMA (1U << 12)
476 #define CPUID_EXT_CX16 (1U << 13)
477 #define CPUID_EXT_XTPR (1U << 14)
478 #define CPUID_EXT_PDCM (1U << 15)
479 #define CPUID_EXT_PCID (1U << 17)
480 #define CPUID_EXT_DCA (1U << 18)
481 #define CPUID_EXT_SSE41 (1U << 19)
482 #define CPUID_EXT_SSE42 (1U << 20)
483 #define CPUID_EXT_X2APIC (1U << 21)
484 #define CPUID_EXT_MOVBE (1U << 22)
485 #define CPUID_EXT_POPCNT (1U << 23)
486 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
487 #define CPUID_EXT_AES (1U << 25)
488 #define CPUID_EXT_XSAVE (1U << 26)
489 #define CPUID_EXT_OSXSAVE (1U << 27)
490 #define CPUID_EXT_AVX (1U << 28)
491 #define CPUID_EXT_F16C (1U << 29)
492 #define CPUID_EXT_RDRAND (1U << 30)
493 #define CPUID_EXT_HYPERVISOR (1U << 31)
494
495 #define CPUID_EXT2_FPU (1U << 0)
496 #define CPUID_EXT2_VME (1U << 1)
497 #define CPUID_EXT2_DE (1U << 2)
498 #define CPUID_EXT2_PSE (1U << 3)
499 #define CPUID_EXT2_TSC (1U << 4)
500 #define CPUID_EXT2_MSR (1U << 5)
501 #define CPUID_EXT2_PAE (1U << 6)
502 #define CPUID_EXT2_MCE (1U << 7)
503 #define CPUID_EXT2_CX8 (1U << 8)
504 #define CPUID_EXT2_APIC (1U << 9)
505 #define CPUID_EXT2_SYSCALL (1U << 11)
506 #define CPUID_EXT2_MTRR (1U << 12)
507 #define CPUID_EXT2_PGE (1U << 13)
508 #define CPUID_EXT2_MCA (1U << 14)
509 #define CPUID_EXT2_CMOV (1U << 15)
510 #define CPUID_EXT2_PAT (1U << 16)
511 #define CPUID_EXT2_PSE36 (1U << 17)
512 #define CPUID_EXT2_MP (1U << 19)
513 #define CPUID_EXT2_NX (1U << 20)
514 #define CPUID_EXT2_MMXEXT (1U << 22)
515 #define CPUID_EXT2_MMX (1U << 23)
516 #define CPUID_EXT2_FXSR (1U << 24)
517 #define CPUID_EXT2_FFXSR (1U << 25)
518 #define CPUID_EXT2_PDPE1GB (1U << 26)
519 #define CPUID_EXT2_RDTSCP (1U << 27)
520 #define CPUID_EXT2_LM (1U << 29)
521 #define CPUID_EXT2_3DNOWEXT (1U << 30)
522 #define CPUID_EXT2_3DNOW (1U << 31)
523
524 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
525 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
526 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
527 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
528 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
529 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
530 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
531 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
532 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
533 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
534
535 #define CPUID_EXT3_LAHF_LM (1U << 0)
536 #define CPUID_EXT3_CMP_LEG (1U << 1)
537 #define CPUID_EXT3_SVM (1U << 2)
538 #define CPUID_EXT3_EXTAPIC (1U << 3)
539 #define CPUID_EXT3_CR8LEG (1U << 4)
540 #define CPUID_EXT3_ABM (1U << 5)
541 #define CPUID_EXT3_SSE4A (1U << 6)
542 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
543 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
544 #define CPUID_EXT3_OSVW (1U << 9)
545 #define CPUID_EXT3_IBS (1U << 10)
546 #define CPUID_EXT3_XOP (1U << 11)
547 #define CPUID_EXT3_SKINIT (1U << 12)
548 #define CPUID_EXT3_WDT (1U << 13)
549 #define CPUID_EXT3_LWP (1U << 15)
550 #define CPUID_EXT3_FMA4 (1U << 16)
551 #define CPUID_EXT3_TCE (1U << 17)
552 #define CPUID_EXT3_NODEID (1U << 19)
553 #define CPUID_EXT3_TBM (1U << 21)
554 #define CPUID_EXT3_TOPOEXT (1U << 22)
555 #define CPUID_EXT3_PERFCORE (1U << 23)
556 #define CPUID_EXT3_PERFNB (1U << 24)
557
558 #define CPUID_SVM_NPT (1U << 0)
559 #define CPUID_SVM_LBRV (1U << 1)
560 #define CPUID_SVM_SVMLOCK (1U << 2)
561 #define CPUID_SVM_NRIPSAVE (1U << 3)
562 #define CPUID_SVM_TSCSCALE (1U << 4)
563 #define CPUID_SVM_VMCBCLEAN (1U << 5)
564 #define CPUID_SVM_FLUSHASID (1U << 6)
565 #define CPUID_SVM_DECODEASSIST (1U << 7)
566 #define CPUID_SVM_PAUSEFILTER (1U << 10)
567 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
568
569 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
570 #define CPUID_7_0_EBX_BMI1 (1U << 3)
571 #define CPUID_7_0_EBX_HLE (1U << 4)
572 #define CPUID_7_0_EBX_AVX2 (1U << 5)
573 #define CPUID_7_0_EBX_SMEP (1U << 7)
574 #define CPUID_7_0_EBX_BMI2 (1U << 8)
575 #define CPUID_7_0_EBX_ERMS (1U << 9)
576 #define CPUID_7_0_EBX_INVPCID (1U << 10)
577 #define CPUID_7_0_EBX_RTM (1U << 11)
578 #define CPUID_7_0_EBX_MPX (1U << 14)
579 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
580 #define CPUID_7_0_EBX_RDSEED (1U << 18)
581 #define CPUID_7_0_EBX_ADX (1U << 19)
582 #define CPUID_7_0_EBX_SMAP (1U << 20)
583 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
584 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
585 #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
586 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
587 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
588 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
589
590 #define CPUID_7_0_ECX_PKU (1U << 3)
591 #define CPUID_7_0_ECX_OSPKE (1U << 4)
592
593 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
594 #define CPUID_XSAVE_XSAVEC (1U << 1)
595 #define CPUID_XSAVE_XGETBV1 (1U << 2)
596 #define CPUID_XSAVE_XSAVES (1U << 3)
597
598 #define CPUID_6_EAX_ARAT (1U << 2)
599
600 /* CPUID[0x80000007].EDX flags: */
601 #define CPUID_APM_INVTSC (1U << 8)
602
603 #define CPUID_VENDOR_SZ 12
604
605 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
606 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
607 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
608 #define CPUID_VENDOR_INTEL "GenuineIntel"
609
610 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
611 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
612 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
613 #define CPUID_VENDOR_AMD "AuthenticAMD"
614
615 #define CPUID_VENDOR_VIA "CentaurHauls"
616
617 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
618 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
619
620 #ifndef HYPERV_SPINLOCK_NEVER_RETRY
621 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
622 #endif
623
624 #define EXCP00_DIVZ 0
625 #define EXCP01_DB 1
626 #define EXCP02_NMI 2
627 #define EXCP03_INT3 3
628 #define EXCP04_INTO 4
629 #define EXCP05_BOUND 5
630 #define EXCP06_ILLOP 6
631 #define EXCP07_PREX 7
632 #define EXCP08_DBLE 8
633 #define EXCP09_XERR 9
634 #define EXCP0A_TSS 10
635 #define EXCP0B_NOSEG 11
636 #define EXCP0C_STACK 12
637 #define EXCP0D_GPF 13
638 #define EXCP0E_PAGE 14
639 #define EXCP10_COPR 16
640 #define EXCP11_ALGN 17
641 #define EXCP12_MCHK 18
642
643 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation
644 for syscall instruction */
645
646 /* i386-specific interrupt pending bits. */
647 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
648 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
649 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
650 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
651 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
652 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
653 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
654
655 /* Use a clearer name for this. */
656 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
657
658 typedef enum {
659 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
660 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
661
662 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
663 CC_OP_MULW,
664 CC_OP_MULL,
665 CC_OP_MULQ,
666
667 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
668 CC_OP_ADDW,
669 CC_OP_ADDL,
670 CC_OP_ADDQ,
671
672 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
673 CC_OP_ADCW,
674 CC_OP_ADCL,
675 CC_OP_ADCQ,
676
677 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
678 CC_OP_SUBW,
679 CC_OP_SUBL,
680 CC_OP_SUBQ,
681
682 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
683 CC_OP_SBBW,
684 CC_OP_SBBL,
685 CC_OP_SBBQ,
686
687 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
688 CC_OP_LOGICW,
689 CC_OP_LOGICL,
690 CC_OP_LOGICQ,
691
692 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
693 CC_OP_INCW,
694 CC_OP_INCL,
695 CC_OP_INCQ,
696
697 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
698 CC_OP_DECW,
699 CC_OP_DECL,
700 CC_OP_DECQ,
701
702 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
703 CC_OP_SHLW,
704 CC_OP_SHLL,
705 CC_OP_SHLQ,
706
707 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
708 CC_OP_SARW,
709 CC_OP_SARL,
710 CC_OP_SARQ,
711
712 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
713 CC_OP_BMILGW,
714 CC_OP_BMILGL,
715 CC_OP_BMILGQ,
716
717 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
718 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
719 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
720
721 CC_OP_CLR, /* Z set, all other flags clear. */
722
723 CC_OP_NB,
724 } CCOp;
725
726 typedef struct SegmentCache {
727 uint32_t selector;
728 target_ulong base;
729 uint32_t limit;
730 uint32_t flags;
731 } SegmentCache;
732
733 #define MMREG_UNION(n, bits) \
734 union n { \
735 uint8_t _b_##n[(bits)/8]; \
736 uint16_t _w_##n[(bits)/16]; \
737 uint32_t _l_##n[(bits)/32]; \
738 uint64_t _q_##n[(bits)/64]; \
739 float32 _s_##n[(bits)/32]; \
740 float64 _d_##n[(bits)/64]; \
741 }
742
743 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
744 typedef MMREG_UNION(MMXReg, 64) MMXReg;
745
746 typedef struct BNDReg {
747 uint64_t lb;
748 uint64_t ub;
749 } BNDReg;
750
751 typedef struct BNDCSReg {
752 uint64_t cfgu;
753 uint64_t sts;
754 } BNDCSReg;
755
756 #ifdef HOST_WORDS_BIGENDIAN
757 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
758 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
759 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
760 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
761 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
762 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
763
764 #define MMX_B(n) _b_MMXReg[7 - (n)]
765 #define MMX_W(n) _w_MMXReg[3 - (n)]
766 #define MMX_L(n) _l_MMXReg[1 - (n)]
767 #define MMX_S(n) _s_MMXReg[1 - (n)]
768 #else
769 #define ZMM_B(n) _b_ZMMReg[n]
770 #define ZMM_W(n) _w_ZMMReg[n]
771 #define ZMM_L(n) _l_ZMMReg[n]
772 #define ZMM_S(n) _s_ZMMReg[n]
773 #define ZMM_Q(n) _q_ZMMReg[n]
774 #define ZMM_D(n) _d_ZMMReg[n]
775
776 #define MMX_B(n) _b_MMXReg[n]
777 #define MMX_W(n) _w_MMXReg[n]
778 #define MMX_L(n) _l_MMXReg[n]
779 #define MMX_S(n) _s_MMXReg[n]
780 #endif
781 #define MMX_Q(n) _q_MMXReg[n]
782
783 typedef union {
784 floatx80 d __attribute__((aligned(16)));
785 MMXReg mmx;
786 } FPReg;
787
788 typedef struct {
789 uint64_t base;
790 uint64_t mask;
791 } MTRRVar;
792
793 #define CPU_NB_REGS64 16
794 #define CPU_NB_REGS32 8
795
796 #ifdef TARGET_X86_64
797 #define CPU_NB_REGS CPU_NB_REGS64
798 #else
799 #define CPU_NB_REGS CPU_NB_REGS32
800 #endif
801
802 #define MAX_FIXED_COUNTERS 3
803 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
804
805 #define NB_MMU_MODES 3
806 #define TARGET_INSN_START_EXTRA_WORDS 1
807
808 #define NB_OPMASK_REGS 8
809
810 typedef enum TPRAccess {
811 TPR_ACCESS_READ,
812 TPR_ACCESS_WRITE,
813 } TPRAccess;
814
815 typedef struct CPUX86State {
816 /* standard registers */
817 target_ulong regs[CPU_NB_REGS];
818 target_ulong eip;
819 target_ulong eflags; /* eflags register. During CPU emulation, CC
820 flags and DF are set to zero because they are
821 stored elsewhere */
822
823 /* emulator internal eflags handling */
824 target_ulong cc_dst;
825 target_ulong cc_src;
826 target_ulong cc_src2;
827 uint32_t cc_op;
828 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
829 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
830 are known at translation time. */
831 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
832
833 /* segments */
834 SegmentCache segs[6]; /* selector values */
835 SegmentCache ldt;
836 SegmentCache tr;
837 SegmentCache gdt; /* only base and limit are used */
838 SegmentCache idt; /* only base and limit are used */
839
840 target_ulong cr[5]; /* NOTE: cr1 is unused */
841 int32_t a20_mask;
842
843 BNDReg bnd_regs[4];
844 BNDCSReg bndcs_regs;
845 uint64_t msr_bndcfgs;
846 uint64_t efer;
847
848 /* Beginning of state preserved by INIT (dummy marker). */
849 struct {} start_init_save;
850
851 /* FPU state */
852 unsigned int fpstt; /* top of stack index */
853 uint16_t fpus;
854 uint16_t fpuc;
855 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
856 FPReg fpregs[8];
857 /* KVM-only so far */
858 uint16_t fpop;
859 uint64_t fpip;
860 uint64_t fpdp;
861
862 /* emulator internal variables */
863 float_status fp_status;
864 floatx80 ft0;
865
866 float_status mmx_status; /* for 3DNow! float ops */
867 float_status sse_status;
868 uint32_t mxcsr;
869 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
870 ZMMReg xmm_t0;
871 MMXReg mmx_t0;
872
873 uint64_t opmask_regs[NB_OPMASK_REGS];
874
875 /* sysenter registers */
876 uint32_t sysenter_cs;
877 target_ulong sysenter_esp;
878 target_ulong sysenter_eip;
879 uint64_t star;
880
881 uint64_t vm_hsave;
882
883 #ifdef TARGET_X86_64
884 target_ulong lstar;
885 target_ulong cstar;
886 target_ulong fmask;
887 target_ulong kernelgsbase;
888 #endif
889
890 uint64_t tsc;
891 uint64_t tsc_adjust;
892 uint64_t tsc_deadline;
893
894 uint64_t mcg_status;
895 uint64_t msr_ia32_misc_enable;
896 uint64_t msr_ia32_feature_control;
897
898 uint64_t msr_fixed_ctr_ctrl;
899 uint64_t msr_global_ctrl;
900 uint64_t msr_global_status;
901 uint64_t msr_global_ovf_ctrl;
902 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
903 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
904 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
905
906 uint64_t pat;
907 uint32_t smbase;
908
909 /* End of state preserved by INIT (dummy marker). */
910 struct {} end_init_save;
911
912 uint64_t system_time_msr;
913 uint64_t wall_clock_msr;
914 uint64_t steal_time_msr;
915 uint64_t async_pf_en_msr;
916 uint64_t pv_eoi_en_msr;
917
918 uint64_t msr_hv_hypercall;
919 uint64_t msr_hv_guest_os_id;
920 uint64_t msr_hv_vapic;
921 uint64_t msr_hv_tsc;
922 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
923 uint64_t msr_hv_runtime;
924 uint64_t msr_hv_synic_control;
925 uint64_t msr_hv_synic_version;
926 uint64_t msr_hv_synic_evt_page;
927 uint64_t msr_hv_synic_msg_page;
928 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
929 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
930 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
931
932 /* exception/interrupt handling */
933 int error_code;
934 int exception_is_int;
935 target_ulong exception_next_eip;
936 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
937 union {
938 struct CPUBreakpoint *cpu_breakpoint[4];
939 struct CPUWatchpoint *cpu_watchpoint[4];
940 }; /* break/watchpoints for dr[0..3] */
941 int old_exception; /* exception in flight */
942
943 uint64_t vm_vmcb;
944 uint64_t tsc_offset;
945 uint64_t intercept;
946 uint16_t intercept_cr_read;
947 uint16_t intercept_cr_write;
948 uint16_t intercept_dr_read;
949 uint16_t intercept_dr_write;
950 uint32_t intercept_exceptions;
951 uint8_t v_tpr;
952
953 /* KVM states, automatically cleared on reset */
954 uint8_t nmi_injected;
955 uint8_t nmi_pending;
956
957 CPU_COMMON
958
959 /* Fields from here on are preserved across CPU reset. */
960
961 /* processor features (e.g. for CPUID insn) */
962 uint32_t cpuid_level;
963 uint32_t cpuid_xlevel;
964 uint32_t cpuid_xlevel2;
965 uint32_t cpuid_vendor1;
966 uint32_t cpuid_vendor2;
967 uint32_t cpuid_vendor3;
968 uint32_t cpuid_version;
969 FeatureWordArray features;
970 uint32_t cpuid_model[12];
971
972 /* MTRRs */
973 uint64_t mtrr_fixed[11];
974 uint64_t mtrr_deftype;
975 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
976
977 /* For KVM */
978 uint32_t mp_state;
979 int32_t exception_injected;
980 int32_t interrupt_injected;
981 uint8_t soft_interrupt;
982 uint8_t has_error_code;
983 uint32_t sipi_vector;
984 bool tsc_valid;
985 int64_t tsc_khz;
986 int64_t user_tsc_khz; /* for sanity check only */
987 void *kvm_xsave_buf;
988
989 uint64_t mcg_cap;
990 uint64_t mcg_ctl;
991 uint64_t mce_banks[MCE_BANKS_DEF*4];
992
993 uint64_t tsc_aux;
994
995 /* vmstate */
996 uint16_t fpus_vmstate;
997 uint16_t fptag_vmstate;
998 uint16_t fpregs_format_vmstate;
999 uint64_t xstate_bv;
1000
1001 uint64_t xcr0;
1002 uint64_t xss;
1003
1004 uint32_t pkru;
1005
1006 TPRAccess tpr_access_type;
1007 } CPUX86State;
1008
1009 #include "cpu-qom.h"
1010
1011 X86CPU *cpu_x86_init(const char *cpu_model);
1012 X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
1013 int cpu_x86_exec(CPUState *cpu);
1014 void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1015 void x86_cpudef_setup(void);
1016 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1017
1018 int cpu_get_pic_interrupt(CPUX86State *s);
1019 /* MSDOS compatibility mode FPU exception support */
1020 void cpu_set_ferr(CPUX86State *s);
1021
1022 /* this function must always be used to load data in the segment
1023 cache: it synchronizes the hflags with the segment cache values */
1024 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1025 int seg_reg, unsigned int selector,
1026 target_ulong base,
1027 unsigned int limit,
1028 unsigned int flags)
1029 {
1030 SegmentCache *sc;
1031 unsigned int new_hflags;
1032
1033 sc = &env->segs[seg_reg];
1034 sc->selector = selector;
1035 sc->base = base;
1036 sc->limit = limit;
1037 sc->flags = flags;
1038
1039 /* update the hidden flags */
1040 {
1041 if (seg_reg == R_CS) {
1042 #ifdef TARGET_X86_64
1043 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1044 /* long mode */
1045 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1046 env->hflags &= ~(HF_ADDSEG_MASK);
1047 } else
1048 #endif
1049 {
1050 /* legacy / compatibility case */
1051 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1052 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1053 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1054 new_hflags;
1055 }
1056 }
1057 if (seg_reg == R_SS) {
1058 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1059 #if HF_CPL_MASK != 3
1060 #error HF_CPL_MASK is hardcoded
1061 #endif
1062 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1063 }
1064 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1065 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1066 if (env->hflags & HF_CS64_MASK) {
1067 /* zero base assumed for DS, ES and SS in long mode */
1068 } else if (!(env->cr[0] & CR0_PE_MASK) ||
1069 (env->eflags & VM_MASK) ||
1070 !(env->hflags & HF_CS32_MASK)) {
1071 /* XXX: try to avoid this test. The problem comes from the
1072 fact that is real mode or vm86 mode we only modify the
1073 'base' and 'selector' fields of the segment cache to go
1074 faster. A solution may be to force addseg to one in
1075 translate-i386.c. */
1076 new_hflags |= HF_ADDSEG_MASK;
1077 } else {
1078 new_hflags |= ((env->segs[R_DS].base |
1079 env->segs[R_ES].base |
1080 env->segs[R_SS].base) != 0) <<
1081 HF_ADDSEG_SHIFT;
1082 }
1083 env->hflags = (env->hflags &
1084 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1085 }
1086 }
1087
1088 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1089 uint8_t sipi_vector)
1090 {
1091 CPUState *cs = CPU(cpu);
1092 CPUX86State *env = &cpu->env;
1093
1094 env->eip = 0;
1095 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1096 sipi_vector << 12,
1097 env->segs[R_CS].limit,
1098 env->segs[R_CS].flags);
1099 cs->halted = 0;
1100 }
1101
1102 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1103 target_ulong *base, unsigned int *limit,
1104 unsigned int *flags);
1105
1106 /* op_helper.c */
1107 /* used for debug or cpu save/restore */
1108 void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1109 floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1110
1111 /* cpu-exec.c */
1112 /* the following helpers are only usable in user mode simulation as
1113 they can trigger unexpected exceptions */
1114 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1115 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1116 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1117
1118 /* you can call this signal handler from your SIGBUS and SIGSEGV
1119 signal handlers to inform the virtual CPU of exceptions. non zero
1120 is returned if the signal was handled by the virtual CPU. */
1121 int cpu_x86_signal_handler(int host_signum, void *pinfo,
1122 void *puc);
1123
1124 /* cpuid.c */
1125 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1126 uint32_t *eax, uint32_t *ebx,
1127 uint32_t *ecx, uint32_t *edx);
1128 void cpu_clear_apic_feature(CPUX86State *env);
1129 void host_cpuid(uint32_t function, uint32_t count,
1130 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1131
1132 /* helper.c */
1133 int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
1134 int is_write, int mmu_idx);
1135 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1136
1137 #ifndef CONFIG_USER_ONLY
1138 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1139 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1140 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1141 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1142 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1143 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1144 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1145 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1146 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1147 #endif
1148
1149 void breakpoint_handler(CPUState *cs);
1150
1151 /* will be suppressed */
1152 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1153 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1154 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1155 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
1156
1157 /* hw/pc.c */
1158 uint64_t cpu_get_tsc(CPUX86State *env);
1159
1160 #define TARGET_PAGE_BITS 12
1161
1162 #ifdef TARGET_X86_64
1163 #define TARGET_PHYS_ADDR_SPACE_BITS 52
1164 /* ??? This is really 48 bits, sign-extended, but the only thing
1165 accessible to userland with bit 48 set is the VSYSCALL, and that
1166 is handled via other mechanisms. */
1167 #define TARGET_VIRT_ADDR_SPACE_BITS 47
1168 #else
1169 #define TARGET_PHYS_ADDR_SPACE_BITS 36
1170 #define TARGET_VIRT_ADDR_SPACE_BITS 32
1171 #endif
1172
1173 /* XXX: This value should match the one returned by CPUID
1174 * and in exec.c */
1175 # if defined(TARGET_X86_64)
1176 # define PHYS_ADDR_MASK 0xffffffffffLL
1177 # else
1178 # define PHYS_ADDR_MASK 0xfffffffffLL
1179 # endif
1180
1181 #define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
1182
1183 #define cpu_exec cpu_x86_exec
1184 #define cpu_signal_handler cpu_x86_signal_handler
1185 #define cpu_list x86_cpu_list
1186 #define cpudef_setup x86_cpudef_setup
1187
1188 /* MMU modes definitions */
1189 #define MMU_MODE0_SUFFIX _ksmap
1190 #define MMU_MODE1_SUFFIX _user
1191 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1192 #define MMU_KSMAP_IDX 0
1193 #define MMU_USER_IDX 1
1194 #define MMU_KNOSMAP_IDX 2
1195 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1196 {
1197 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1198 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1199 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1200 }
1201
1202 static inline int cpu_mmu_index_kernel(CPUX86State *env)
1203 {
1204 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1205 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1206 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1207 }
1208
1209 #define CC_DST (env->cc_dst)
1210 #define CC_SRC (env->cc_src)
1211 #define CC_SRC2 (env->cc_src2)
1212 #define CC_OP (env->cc_op)
1213
1214 /* n must be a constant to be efficient */
1215 static inline target_long lshift(target_long x, int n)
1216 {
1217 if (n >= 0) {
1218 return x << n;
1219 } else {
1220 return x >> (-n);
1221 }
1222 }
1223
1224 /* float macros */
1225 #define FT0 (env->ft0)
1226 #define ST0 (env->fpregs[env->fpstt].d)
1227 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1228 #define ST1 ST(1)
1229
1230 /* translate.c */
1231 void tcg_x86_init(void);
1232
1233 #include "exec/cpu-all.h"
1234 #include "svm.h"
1235
1236 #if !defined(CONFIG_USER_ONLY)
1237 #include "hw/i386/apic.h"
1238 #endif
1239
1240 #include "exec/exec-all.h"
1241
1242 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1243 target_ulong *cs_base, int *flags)
1244 {
1245 *cs_base = env->segs[R_CS].base;
1246 *pc = *cs_base + env->eip;
1247 *flags = env->hflags |
1248 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1249 }
1250
1251 void do_cpu_init(X86CPU *cpu);
1252 void do_cpu_sipi(X86CPU *cpu);
1253
1254 #define MCE_INJECT_BROADCAST 1
1255 #define MCE_INJECT_UNCOND_AO 2
1256
1257 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1258 uint64_t status, uint64_t mcg_status, uint64_t addr,
1259 uint64_t misc, int flags);
1260
1261 /* excp_helper.c */
1262 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1263 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1264 uintptr_t retaddr);
1265 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1266 int error_code);
1267 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1268 int error_code, uintptr_t retaddr);
1269 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1270 int error_code, int next_eip_addend);
1271
1272 /* cc_helper.c */
1273 extern const uint8_t parity_table[256];
1274 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1275 void update_fp_status(CPUX86State *env);
1276
1277 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1278 {
1279 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1280 }
1281
1282 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1283 * after generating a call to a helper that uses this.
1284 */
1285 static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1286 int update_mask)
1287 {
1288 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1289 CC_OP = CC_OP_EFLAGS;
1290 env->df = 1 - (2 * ((eflags >> 10) & 1));
1291 env->eflags = (env->eflags & ~update_mask) |
1292 (eflags & update_mask) | 0x2;
1293 }
1294
1295 /* load efer and update the corresponding hflags. XXX: do consistency
1296 checks with cpuid bits? */
1297 static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1298 {
1299 env->efer = val;
1300 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1301 if (env->efer & MSR_EFER_LMA) {
1302 env->hflags |= HF_LMA_MASK;
1303 }
1304 if (env->efer & MSR_EFER_SVME) {
1305 env->hflags |= HF_SVME_MASK;
1306 }
1307 }
1308
1309 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1310 {
1311 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1312 }
1313
1314 /* fpu_helper.c */
1315 void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
1316 void cpu_set_fpuc(CPUX86State *env, uint16_t val);
1317
1318 /* mem_helper.c */
1319 void helper_lock_init(void);
1320
1321 /* svm_helper.c */
1322 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1323 uint64_t param);
1324 void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1325
1326 /* seg_helper.c */
1327 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1328
1329 /* smm_helper.c */
1330 void do_smm_enter(X86CPU *cpu);
1331 void cpu_smm_update(X86CPU *cpu);
1332
1333 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1334
1335 /* Change the value of a KVM-specific default
1336 *
1337 * If value is NULL, no default will be set and the original
1338 * value from the CPU model table will be kept.
1339 *
1340 * It is valid to call this funciton only for properties that
1341 * are already present in the kvm_default_props table.
1342 */
1343 void x86_cpu_change_kvm_default(const char *prop, const char *value);
1344
1345
1346 /* Return name of 32-bit register, from a R_* constant */
1347 const char *get_register_name_32(unsigned int reg);
1348
1349 void enable_compat_apic_id_mode(void);
1350
1351 #define APIC_DEFAULT_ADDRESS 0xfee00000
1352 #define APIC_SPACE_SIZE 0x100000
1353
1354 void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1355 fprintf_function cpu_fprintf, int flags);
1356
1357 #endif /* CPU_I386_H */