]> git.proxmox.com Git - mirror_qemu.git/blob - target-m68k/translate.c
57ac2e572f2b039a75d71bcd78be326473713dcd
[mirror_qemu.git] / target-m68k / translate.c
1 /*
2 * m68k translation
3 *
4 * Copyright (c) 2005-2007 CodeSourcery
5 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
20
21 #include "qemu/osdep.h"
22 #include "cpu.h"
23 #include "disas/disas.h"
24 #include "exec/exec-all.h"
25 #include "tcg-op.h"
26 #include "qemu/log.h"
27 #include "exec/cpu_ldst.h"
28
29 #include "exec/helper-proto.h"
30 #include "exec/helper-gen.h"
31
32 #include "trace-tcg.h"
33 #include "exec/log.h"
34
35
36 //#define DEBUG_DISPATCH 1
37
38 /* Fake floating point. */
39 #define tcg_gen_mov_f64 tcg_gen_mov_i64
40 #define tcg_gen_qemu_ldf64 tcg_gen_qemu_ld64
41 #define tcg_gen_qemu_stf64 tcg_gen_qemu_st64
42
43 #define DEFO32(name, offset) static TCGv QREG_##name;
44 #define DEFO64(name, offset) static TCGv_i64 QREG_##name;
45 #define DEFF64(name, offset) static TCGv_i64 QREG_##name;
46 #include "qregs.def"
47 #undef DEFO32
48 #undef DEFO64
49 #undef DEFF64
50
51 static TCGv_i32 cpu_halted;
52 static TCGv_i32 cpu_exception_index;
53
54 static TCGv_env cpu_env;
55
56 static char cpu_reg_names[3*8*3 + 5*4];
57 static TCGv cpu_dregs[8];
58 static TCGv cpu_aregs[8];
59 static TCGv_i64 cpu_fregs[8];
60 static TCGv_i64 cpu_macc[4];
61
62 #define REG(insn, pos) (((insn) >> (pos)) & 7)
63 #define DREG(insn, pos) cpu_dregs[REG(insn, pos)]
64 #define AREG(insn, pos) cpu_aregs[REG(insn, pos)]
65 #define FREG(insn, pos) cpu_fregs[REG(insn, pos)]
66 #define MACREG(acc) cpu_macc[acc]
67 #define QREG_SP cpu_aregs[7]
68
69 static TCGv NULL_QREG;
70 #define IS_NULL_QREG(t) (TCGV_EQUAL(t, NULL_QREG))
71 /* Used to distinguish stores from bad addressing modes. */
72 static TCGv store_dummy;
73
74 #include "exec/gen-icount.h"
75
76 void m68k_tcg_init(void)
77 {
78 char *p;
79 int i;
80
81 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
82 tcg_ctx.tcg_env = cpu_env;
83
84 #define DEFO32(name, offset) \
85 QREG_##name = tcg_global_mem_new_i32(cpu_env, \
86 offsetof(CPUM68KState, offset), #name);
87 #define DEFO64(name, offset) \
88 QREG_##name = tcg_global_mem_new_i64(cpu_env, \
89 offsetof(CPUM68KState, offset), #name);
90 #define DEFF64(name, offset) DEFO64(name, offset)
91 #include "qregs.def"
92 #undef DEFO32
93 #undef DEFO64
94 #undef DEFF64
95
96 cpu_halted = tcg_global_mem_new_i32(cpu_env,
97 -offsetof(M68kCPU, env) +
98 offsetof(CPUState, halted), "HALTED");
99 cpu_exception_index = tcg_global_mem_new_i32(cpu_env,
100 -offsetof(M68kCPU, env) +
101 offsetof(CPUState, exception_index),
102 "EXCEPTION");
103
104 p = cpu_reg_names;
105 for (i = 0; i < 8; i++) {
106 sprintf(p, "D%d", i);
107 cpu_dregs[i] = tcg_global_mem_new(cpu_env,
108 offsetof(CPUM68KState, dregs[i]), p);
109 p += 3;
110 sprintf(p, "A%d", i);
111 cpu_aregs[i] = tcg_global_mem_new(cpu_env,
112 offsetof(CPUM68KState, aregs[i]), p);
113 p += 3;
114 sprintf(p, "F%d", i);
115 cpu_fregs[i] = tcg_global_mem_new_i64(cpu_env,
116 offsetof(CPUM68KState, fregs[i]), p);
117 p += 3;
118 }
119 for (i = 0; i < 4; i++) {
120 sprintf(p, "ACC%d", i);
121 cpu_macc[i] = tcg_global_mem_new_i64(cpu_env,
122 offsetof(CPUM68KState, macc[i]), p);
123 p += 5;
124 }
125
126 NULL_QREG = tcg_global_mem_new(cpu_env, -4, "NULL");
127 store_dummy = tcg_global_mem_new(cpu_env, -8, "NULL");
128 }
129
130 /* internal defines */
131 typedef struct DisasContext {
132 CPUM68KState *env;
133 target_ulong insn_pc; /* Start of the current instruction. */
134 target_ulong pc;
135 int is_jmp;
136 CCOp cc_op; /* Current CC operation */
137 int cc_op_synced;
138 int user;
139 uint32_t fpcr;
140 struct TranslationBlock *tb;
141 int singlestep_enabled;
142 TCGv_i64 mactmp;
143 int done_mac;
144 } DisasContext;
145
146 #define DISAS_JUMP_NEXT 4
147
148 #if defined(CONFIG_USER_ONLY)
149 #define IS_USER(s) 1
150 #else
151 #define IS_USER(s) s->user
152 #endif
153
154 /* XXX: move that elsewhere */
155 /* ??? Fix exceptions. */
156 static void *gen_throws_exception;
157 #define gen_last_qop NULL
158
159 typedef void (*disas_proc)(CPUM68KState *env, DisasContext *s, uint16_t insn);
160
161 #ifdef DEBUG_DISPATCH
162 #define DISAS_INSN(name) \
163 static void real_disas_##name(CPUM68KState *env, DisasContext *s, \
164 uint16_t insn); \
165 static void disas_##name(CPUM68KState *env, DisasContext *s, \
166 uint16_t insn) \
167 { \
168 qemu_log("Dispatch " #name "\n"); \
169 real_disas_##name(env, s, insn); \
170 } \
171 static void real_disas_##name(CPUM68KState *env, DisasContext *s, \
172 uint16_t insn)
173 #else
174 #define DISAS_INSN(name) \
175 static void disas_##name(CPUM68KState *env, DisasContext *s, \
176 uint16_t insn)
177 #endif
178
179 static const uint8_t cc_op_live[CC_OP_NB] = {
180 [CC_OP_FLAGS] = CCF_C | CCF_V | CCF_Z | CCF_N | CCF_X,
181 [CC_OP_ADDB ... CC_OP_ADDL] = CCF_X | CCF_N | CCF_V,
182 [CC_OP_SUBB ... CC_OP_SUBL] = CCF_X | CCF_N | CCF_V,
183 [CC_OP_CMPB ... CC_OP_CMPL] = CCF_X | CCF_N | CCF_V,
184 [CC_OP_LOGIC] = CCF_X | CCF_N
185 };
186
187 static void set_cc_op(DisasContext *s, CCOp op)
188 {
189 CCOp old_op = s->cc_op;
190 int dead;
191
192 if (old_op == op) {
193 return;
194 }
195 s->cc_op = op;
196 s->cc_op_synced = 0;
197
198 /* Discard CC computation that will no longer be used.
199 Note that X and N are never dead. */
200 dead = cc_op_live[old_op] & ~cc_op_live[op];
201 if (dead & CCF_C) {
202 tcg_gen_discard_i32(QREG_CC_C);
203 }
204 if (dead & CCF_Z) {
205 tcg_gen_discard_i32(QREG_CC_Z);
206 }
207 if (dead & CCF_V) {
208 tcg_gen_discard_i32(QREG_CC_V);
209 }
210 }
211
212 /* Update the CPU env CC_OP state. */
213 static void update_cc_op(DisasContext *s)
214 {
215 if (!s->cc_op_synced) {
216 s->cc_op_synced = 1;
217 tcg_gen_movi_i32(QREG_CC_OP, s->cc_op);
218 }
219 }
220
221 /* Generate a load from the specified address. Narrow values are
222 sign extended to full register width. */
223 static inline TCGv gen_load(DisasContext * s, int opsize, TCGv addr, int sign)
224 {
225 TCGv tmp;
226 int index = IS_USER(s);
227 tmp = tcg_temp_new_i32();
228 switch(opsize) {
229 case OS_BYTE:
230 if (sign)
231 tcg_gen_qemu_ld8s(tmp, addr, index);
232 else
233 tcg_gen_qemu_ld8u(tmp, addr, index);
234 break;
235 case OS_WORD:
236 if (sign)
237 tcg_gen_qemu_ld16s(tmp, addr, index);
238 else
239 tcg_gen_qemu_ld16u(tmp, addr, index);
240 break;
241 case OS_LONG:
242 case OS_SINGLE:
243 tcg_gen_qemu_ld32u(tmp, addr, index);
244 break;
245 default:
246 g_assert_not_reached();
247 }
248 gen_throws_exception = gen_last_qop;
249 return tmp;
250 }
251
252 static inline TCGv_i64 gen_load64(DisasContext * s, TCGv addr)
253 {
254 TCGv_i64 tmp;
255 int index = IS_USER(s);
256 tmp = tcg_temp_new_i64();
257 tcg_gen_qemu_ldf64(tmp, addr, index);
258 gen_throws_exception = gen_last_qop;
259 return tmp;
260 }
261
262 /* Generate a store. */
263 static inline void gen_store(DisasContext *s, int opsize, TCGv addr, TCGv val)
264 {
265 int index = IS_USER(s);
266 switch(opsize) {
267 case OS_BYTE:
268 tcg_gen_qemu_st8(val, addr, index);
269 break;
270 case OS_WORD:
271 tcg_gen_qemu_st16(val, addr, index);
272 break;
273 case OS_LONG:
274 case OS_SINGLE:
275 tcg_gen_qemu_st32(val, addr, index);
276 break;
277 default:
278 g_assert_not_reached();
279 }
280 gen_throws_exception = gen_last_qop;
281 }
282
283 static inline void gen_store64(DisasContext *s, TCGv addr, TCGv_i64 val)
284 {
285 int index = IS_USER(s);
286 tcg_gen_qemu_stf64(val, addr, index);
287 gen_throws_exception = gen_last_qop;
288 }
289
290 typedef enum {
291 EA_STORE,
292 EA_LOADU,
293 EA_LOADS
294 } ea_what;
295
296 /* Generate an unsigned load if VAL is 0 a signed load if val is -1,
297 otherwise generate a store. */
298 static TCGv gen_ldst(DisasContext *s, int opsize, TCGv addr, TCGv val,
299 ea_what what)
300 {
301 if (what == EA_STORE) {
302 gen_store(s, opsize, addr, val);
303 return store_dummy;
304 } else {
305 return gen_load(s, opsize, addr, what == EA_LOADS);
306 }
307 }
308
309 /* Read a 16-bit immediate constant */
310 static inline uint16_t read_im16(CPUM68KState *env, DisasContext *s)
311 {
312 uint16_t im;
313 im = cpu_lduw_code(env, s->pc);
314 s->pc += 2;
315 return im;
316 }
317
318 /* Read an 8-bit immediate constant */
319 static inline uint8_t read_im8(CPUM68KState *env, DisasContext *s)
320 {
321 return read_im16(env, s);
322 }
323
324 /* Read a 32-bit immediate constant. */
325 static inline uint32_t read_im32(CPUM68KState *env, DisasContext *s)
326 {
327 uint32_t im;
328 im = read_im16(env, s) << 16;
329 im |= 0xffff & read_im16(env, s);
330 return im;
331 }
332
333 /* Calculate and address index. */
334 static TCGv gen_addr_index(uint16_t ext, TCGv tmp)
335 {
336 TCGv add;
337 int scale;
338
339 add = (ext & 0x8000) ? AREG(ext, 12) : DREG(ext, 12);
340 if ((ext & 0x800) == 0) {
341 tcg_gen_ext16s_i32(tmp, add);
342 add = tmp;
343 }
344 scale = (ext >> 9) & 3;
345 if (scale != 0) {
346 tcg_gen_shli_i32(tmp, add, scale);
347 add = tmp;
348 }
349 return add;
350 }
351
352 /* Handle a base + index + displacement effective addresss.
353 A NULL_QREG base means pc-relative. */
354 static TCGv gen_lea_indexed(CPUM68KState *env, DisasContext *s, TCGv base)
355 {
356 uint32_t offset;
357 uint16_t ext;
358 TCGv add;
359 TCGv tmp;
360 uint32_t bd, od;
361
362 offset = s->pc;
363 ext = read_im16(env, s);
364
365 if ((ext & 0x800) == 0 && !m68k_feature(s->env, M68K_FEATURE_WORD_INDEX))
366 return NULL_QREG;
367
368 if (m68k_feature(s->env, M68K_FEATURE_M68000) &&
369 !m68k_feature(s->env, M68K_FEATURE_SCALED_INDEX)) {
370 ext &= ~(3 << 9);
371 }
372
373 if (ext & 0x100) {
374 /* full extension word format */
375 if (!m68k_feature(s->env, M68K_FEATURE_EXT_FULL))
376 return NULL_QREG;
377
378 if ((ext & 0x30) > 0x10) {
379 /* base displacement */
380 if ((ext & 0x30) == 0x20) {
381 bd = (int16_t)read_im16(env, s);
382 } else {
383 bd = read_im32(env, s);
384 }
385 } else {
386 bd = 0;
387 }
388 tmp = tcg_temp_new();
389 if ((ext & 0x44) == 0) {
390 /* pre-index */
391 add = gen_addr_index(ext, tmp);
392 } else {
393 add = NULL_QREG;
394 }
395 if ((ext & 0x80) == 0) {
396 /* base not suppressed */
397 if (IS_NULL_QREG(base)) {
398 base = tcg_const_i32(offset + bd);
399 bd = 0;
400 }
401 if (!IS_NULL_QREG(add)) {
402 tcg_gen_add_i32(tmp, add, base);
403 add = tmp;
404 } else {
405 add = base;
406 }
407 }
408 if (!IS_NULL_QREG(add)) {
409 if (bd != 0) {
410 tcg_gen_addi_i32(tmp, add, bd);
411 add = tmp;
412 }
413 } else {
414 add = tcg_const_i32(bd);
415 }
416 if ((ext & 3) != 0) {
417 /* memory indirect */
418 base = gen_load(s, OS_LONG, add, 0);
419 if ((ext & 0x44) == 4) {
420 add = gen_addr_index(ext, tmp);
421 tcg_gen_add_i32(tmp, add, base);
422 add = tmp;
423 } else {
424 add = base;
425 }
426 if ((ext & 3) > 1) {
427 /* outer displacement */
428 if ((ext & 3) == 2) {
429 od = (int16_t)read_im16(env, s);
430 } else {
431 od = read_im32(env, s);
432 }
433 } else {
434 od = 0;
435 }
436 if (od != 0) {
437 tcg_gen_addi_i32(tmp, add, od);
438 add = tmp;
439 }
440 }
441 } else {
442 /* brief extension word format */
443 tmp = tcg_temp_new();
444 add = gen_addr_index(ext, tmp);
445 if (!IS_NULL_QREG(base)) {
446 tcg_gen_add_i32(tmp, add, base);
447 if ((int8_t)ext)
448 tcg_gen_addi_i32(tmp, tmp, (int8_t)ext);
449 } else {
450 tcg_gen_addi_i32(tmp, add, offset + (int8_t)ext);
451 }
452 add = tmp;
453 }
454 return add;
455 }
456
457 /* Sign or zero extend a value. */
458
459 static inline void gen_ext(TCGv res, TCGv val, int opsize, int sign)
460 {
461 switch (opsize) {
462 case OS_BYTE:
463 if (sign) {
464 tcg_gen_ext8s_i32(res, val);
465 } else {
466 tcg_gen_ext8u_i32(res, val);
467 }
468 break;
469 case OS_WORD:
470 if (sign) {
471 tcg_gen_ext16s_i32(res, val);
472 } else {
473 tcg_gen_ext16u_i32(res, val);
474 }
475 break;
476 case OS_LONG:
477 tcg_gen_mov_i32(res, val);
478 break;
479 default:
480 g_assert_not_reached();
481 }
482 }
483
484 /* Evaluate all the CC flags. */
485
486 static void gen_flush_flags(DisasContext *s)
487 {
488 TCGv t0, t1;
489
490 switch (s->cc_op) {
491 case CC_OP_FLAGS:
492 return;
493
494 case CC_OP_ADDB:
495 case CC_OP_ADDW:
496 case CC_OP_ADDL:
497 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
498 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
499 /* Compute signed overflow for addition. */
500 t0 = tcg_temp_new();
501 t1 = tcg_temp_new();
502 tcg_gen_sub_i32(t0, QREG_CC_N, QREG_CC_V);
503 gen_ext(t0, t0, s->cc_op - CC_OP_ADDB, 1);
504 tcg_gen_xor_i32(t1, QREG_CC_N, QREG_CC_V);
505 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, t0);
506 tcg_temp_free(t0);
507 tcg_gen_andc_i32(QREG_CC_V, t1, QREG_CC_V);
508 tcg_temp_free(t1);
509 break;
510
511 case CC_OP_SUBB:
512 case CC_OP_SUBW:
513 case CC_OP_SUBL:
514 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
515 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
516 /* Compute signed overflow for subtraction. */
517 t0 = tcg_temp_new();
518 t1 = tcg_temp_new();
519 tcg_gen_add_i32(t0, QREG_CC_N, QREG_CC_V);
520 gen_ext(t0, t0, s->cc_op - CC_OP_SUBB, 1);
521 tcg_gen_xor_i32(t1, QREG_CC_N, QREG_CC_V);
522 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, t0);
523 tcg_temp_free(t0);
524 tcg_gen_and_i32(QREG_CC_V, QREG_CC_V, t1);
525 tcg_temp_free(t1);
526 break;
527
528 case CC_OP_CMPB:
529 case CC_OP_CMPW:
530 case CC_OP_CMPL:
531 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_C, QREG_CC_N, QREG_CC_V);
532 tcg_gen_sub_i32(QREG_CC_Z, QREG_CC_N, QREG_CC_V);
533 gen_ext(QREG_CC_Z, QREG_CC_Z, s->cc_op - CC_OP_CMPB, 1);
534 /* Compute signed overflow for subtraction. */
535 t0 = tcg_temp_new();
536 tcg_gen_xor_i32(t0, QREG_CC_Z, QREG_CC_N);
537 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, QREG_CC_N);
538 tcg_gen_and_i32(QREG_CC_V, QREG_CC_V, t0);
539 tcg_temp_free(t0);
540 tcg_gen_mov_i32(QREG_CC_N, QREG_CC_Z);
541 break;
542
543 case CC_OP_LOGIC:
544 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
545 tcg_gen_movi_i32(QREG_CC_C, 0);
546 tcg_gen_movi_i32(QREG_CC_V, 0);
547 break;
548
549 case CC_OP_DYNAMIC:
550 gen_helper_flush_flags(cpu_env, QREG_CC_OP);
551 break;
552
553 default:
554 t0 = tcg_const_i32(s->cc_op);
555 gen_helper_flush_flags(cpu_env, t0);
556 tcg_temp_free(t0);
557 break;
558 }
559
560 /* Note that flush_flags also assigned to env->cc_op. */
561 s->cc_op = CC_OP_FLAGS;
562 s->cc_op_synced = 1;
563 }
564
565 static inline TCGv gen_extend(TCGv val, int opsize, int sign)
566 {
567 TCGv tmp;
568
569 if (opsize == OS_LONG) {
570 tmp = val;
571 } else {
572 tmp = tcg_temp_new();
573 gen_ext(tmp, val, opsize, sign);
574 }
575
576 return tmp;
577 }
578
579 static void gen_logic_cc(DisasContext *s, TCGv val, int opsize)
580 {
581 gen_ext(QREG_CC_N, val, opsize, 1);
582 set_cc_op(s, CC_OP_LOGIC);
583 }
584
585 static void gen_update_cc_cmp(DisasContext *s, TCGv dest, TCGv src, int opsize)
586 {
587 tcg_gen_mov_i32(QREG_CC_N, dest);
588 tcg_gen_mov_i32(QREG_CC_V, src);
589 set_cc_op(s, CC_OP_CMPB + opsize);
590 }
591
592 static void gen_update_cc_add(TCGv dest, TCGv src, int opsize)
593 {
594 gen_ext(QREG_CC_N, dest, opsize, 1);
595 tcg_gen_mov_i32(QREG_CC_V, src);
596 }
597
598 static inline int opsize_bytes(int opsize)
599 {
600 switch (opsize) {
601 case OS_BYTE: return 1;
602 case OS_WORD: return 2;
603 case OS_LONG: return 4;
604 case OS_SINGLE: return 4;
605 case OS_DOUBLE: return 8;
606 case OS_EXTENDED: return 12;
607 case OS_PACKED: return 12;
608 default:
609 g_assert_not_reached();
610 }
611 }
612
613 static inline int insn_opsize(int insn)
614 {
615 switch ((insn >> 6) & 3) {
616 case 0: return OS_BYTE;
617 case 1: return OS_WORD;
618 case 2: return OS_LONG;
619 default:
620 g_assert_not_reached();
621 }
622 }
623
624 /* Assign value to a register. If the width is less than the register width
625 only the low part of the register is set. */
626 static void gen_partset_reg(int opsize, TCGv reg, TCGv val)
627 {
628 TCGv tmp;
629 switch (opsize) {
630 case OS_BYTE:
631 tcg_gen_andi_i32(reg, reg, 0xffffff00);
632 tmp = tcg_temp_new();
633 tcg_gen_ext8u_i32(tmp, val);
634 tcg_gen_or_i32(reg, reg, tmp);
635 break;
636 case OS_WORD:
637 tcg_gen_andi_i32(reg, reg, 0xffff0000);
638 tmp = tcg_temp_new();
639 tcg_gen_ext16u_i32(tmp, val);
640 tcg_gen_or_i32(reg, reg, tmp);
641 break;
642 case OS_LONG:
643 case OS_SINGLE:
644 tcg_gen_mov_i32(reg, val);
645 break;
646 default:
647 g_assert_not_reached();
648 }
649 }
650
651 /* Generate code for an "effective address". Does not adjust the base
652 register for autoincrement addressing modes. */
653 static TCGv gen_lea(CPUM68KState *env, DisasContext *s, uint16_t insn,
654 int opsize)
655 {
656 TCGv reg;
657 TCGv tmp;
658 uint16_t ext;
659 uint32_t offset;
660
661 switch ((insn >> 3) & 7) {
662 case 0: /* Data register direct. */
663 case 1: /* Address register direct. */
664 return NULL_QREG;
665 case 2: /* Indirect register */
666 case 3: /* Indirect postincrement. */
667 return AREG(insn, 0);
668 case 4: /* Indirect predecrememnt. */
669 reg = AREG(insn, 0);
670 tmp = tcg_temp_new();
671 tcg_gen_subi_i32(tmp, reg, opsize_bytes(opsize));
672 return tmp;
673 case 5: /* Indirect displacement. */
674 reg = AREG(insn, 0);
675 tmp = tcg_temp_new();
676 ext = read_im16(env, s);
677 tcg_gen_addi_i32(tmp, reg, (int16_t)ext);
678 return tmp;
679 case 6: /* Indirect index + displacement. */
680 reg = AREG(insn, 0);
681 return gen_lea_indexed(env, s, reg);
682 case 7: /* Other */
683 switch (insn & 7) {
684 case 0: /* Absolute short. */
685 offset = (int16_t)read_im16(env, s);
686 return tcg_const_i32(offset);
687 case 1: /* Absolute long. */
688 offset = read_im32(env, s);
689 return tcg_const_i32(offset);
690 case 2: /* pc displacement */
691 offset = s->pc;
692 offset += (int16_t)read_im16(env, s);
693 return tcg_const_i32(offset);
694 case 3: /* pc index+displacement. */
695 return gen_lea_indexed(env, s, NULL_QREG);
696 case 4: /* Immediate. */
697 default:
698 return NULL_QREG;
699 }
700 }
701 /* Should never happen. */
702 return NULL_QREG;
703 }
704
705 /* Helper function for gen_ea. Reuse the computed address between the
706 for read/write operands. */
707 static inline TCGv gen_ea_once(CPUM68KState *env, DisasContext *s,
708 uint16_t insn, int opsize, TCGv val,
709 TCGv *addrp, ea_what what)
710 {
711 TCGv tmp;
712
713 if (addrp && what == EA_STORE) {
714 tmp = *addrp;
715 } else {
716 tmp = gen_lea(env, s, insn, opsize);
717 if (IS_NULL_QREG(tmp))
718 return tmp;
719 if (addrp)
720 *addrp = tmp;
721 }
722 return gen_ldst(s, opsize, tmp, val, what);
723 }
724
725 /* Generate code to load/store a value from/into an EA. If VAL > 0 this is
726 a write otherwise it is a read (0 == sign extend, -1 == zero extend).
727 ADDRP is non-null for readwrite operands. */
728 static TCGv gen_ea(CPUM68KState *env, DisasContext *s, uint16_t insn,
729 int opsize, TCGv val, TCGv *addrp, ea_what what)
730 {
731 TCGv reg;
732 TCGv result;
733 uint32_t offset;
734
735 switch ((insn >> 3) & 7) {
736 case 0: /* Data register direct. */
737 reg = DREG(insn, 0);
738 if (what == EA_STORE) {
739 gen_partset_reg(opsize, reg, val);
740 return store_dummy;
741 } else {
742 return gen_extend(reg, opsize, what == EA_LOADS);
743 }
744 case 1: /* Address register direct. */
745 reg = AREG(insn, 0);
746 if (what == EA_STORE) {
747 tcg_gen_mov_i32(reg, val);
748 return store_dummy;
749 } else {
750 return gen_extend(reg, opsize, what == EA_LOADS);
751 }
752 case 2: /* Indirect register */
753 reg = AREG(insn, 0);
754 return gen_ldst(s, opsize, reg, val, what);
755 case 3: /* Indirect postincrement. */
756 reg = AREG(insn, 0);
757 result = gen_ldst(s, opsize, reg, val, what);
758 /* ??? This is not exception safe. The instruction may still
759 fault after this point. */
760 if (what == EA_STORE || !addrp)
761 tcg_gen_addi_i32(reg, reg, opsize_bytes(opsize));
762 return result;
763 case 4: /* Indirect predecrememnt. */
764 {
765 TCGv tmp;
766 if (addrp && what == EA_STORE) {
767 tmp = *addrp;
768 } else {
769 tmp = gen_lea(env, s, insn, opsize);
770 if (IS_NULL_QREG(tmp))
771 return tmp;
772 if (addrp)
773 *addrp = tmp;
774 }
775 result = gen_ldst(s, opsize, tmp, val, what);
776 /* ??? This is not exception safe. The instruction may still
777 fault after this point. */
778 if (what == EA_STORE || !addrp) {
779 reg = AREG(insn, 0);
780 tcg_gen_mov_i32(reg, tmp);
781 }
782 }
783 return result;
784 case 5: /* Indirect displacement. */
785 case 6: /* Indirect index + displacement. */
786 return gen_ea_once(env, s, insn, opsize, val, addrp, what);
787 case 7: /* Other */
788 switch (insn & 7) {
789 case 0: /* Absolute short. */
790 case 1: /* Absolute long. */
791 case 2: /* pc displacement */
792 case 3: /* pc index+displacement. */
793 return gen_ea_once(env, s, insn, opsize, val, addrp, what);
794 case 4: /* Immediate. */
795 /* Sign extend values for consistency. */
796 switch (opsize) {
797 case OS_BYTE:
798 if (what == EA_LOADS) {
799 offset = (int8_t)read_im8(env, s);
800 } else {
801 offset = read_im8(env, s);
802 }
803 break;
804 case OS_WORD:
805 if (what == EA_LOADS) {
806 offset = (int16_t)read_im16(env, s);
807 } else {
808 offset = read_im16(env, s);
809 }
810 break;
811 case OS_LONG:
812 offset = read_im32(env, s);
813 break;
814 default:
815 g_assert_not_reached();
816 }
817 return tcg_const_i32(offset);
818 default:
819 return NULL_QREG;
820 }
821 }
822 /* Should never happen. */
823 return NULL_QREG;
824 }
825
826 typedef struct {
827 TCGCond tcond;
828 bool g1;
829 bool g2;
830 TCGv v1;
831 TCGv v2;
832 } DisasCompare;
833
834 static void gen_cc_cond(DisasCompare *c, DisasContext *s, int cond)
835 {
836 TCGv tmp, tmp2;
837 TCGCond tcond;
838 CCOp op = s->cc_op;
839
840 /* The CC_OP_CMP form can handle most normal comparisons directly. */
841 if (op == CC_OP_CMPB || op == CC_OP_CMPW || op == CC_OP_CMPL) {
842 c->g1 = c->g2 = 1;
843 c->v1 = QREG_CC_N;
844 c->v2 = QREG_CC_V;
845 switch (cond) {
846 case 2: /* HI */
847 case 3: /* LS */
848 tcond = TCG_COND_LEU;
849 goto done;
850 case 4: /* CC */
851 case 5: /* CS */
852 tcond = TCG_COND_LTU;
853 goto done;
854 case 6: /* NE */
855 case 7: /* EQ */
856 tcond = TCG_COND_EQ;
857 goto done;
858 case 10: /* PL */
859 case 11: /* MI */
860 c->g1 = c->g2 = 0;
861 c->v2 = tcg_const_i32(0);
862 c->v1 = tmp = tcg_temp_new();
863 tcg_gen_sub_i32(tmp, QREG_CC_N, QREG_CC_V);
864 gen_ext(tmp, tmp, op - CC_OP_CMPB, 1);
865 /* fallthru */
866 case 12: /* GE */
867 case 13: /* LT */
868 tcond = TCG_COND_LT;
869 goto done;
870 case 14: /* GT */
871 case 15: /* LE */
872 tcond = TCG_COND_LE;
873 goto done;
874 }
875 }
876
877 c->g1 = 1;
878 c->g2 = 0;
879 c->v2 = tcg_const_i32(0);
880
881 switch (cond) {
882 case 0: /* T */
883 case 1: /* F */
884 c->v1 = c->v2;
885 tcond = TCG_COND_NEVER;
886 goto done;
887 case 14: /* GT (!(Z || (N ^ V))) */
888 case 15: /* LE (Z || (N ^ V)) */
889 /* Logic operations clear V, which simplifies LE to (Z || N),
890 and since Z and N are co-located, this becomes a normal
891 comparison vs N. */
892 if (op == CC_OP_LOGIC) {
893 c->v1 = QREG_CC_N;
894 tcond = TCG_COND_LE;
895 goto done;
896 }
897 break;
898 case 12: /* GE (!(N ^ V)) */
899 case 13: /* LT (N ^ V) */
900 /* Logic operations clear V, which simplifies this to N. */
901 if (op != CC_OP_LOGIC) {
902 break;
903 }
904 /* fallthru */
905 case 10: /* PL (!N) */
906 case 11: /* MI (N) */
907 /* Several cases represent N normally. */
908 if (op == CC_OP_ADDB || op == CC_OP_ADDW || op == CC_OP_ADDL ||
909 op == CC_OP_SUBB || op == CC_OP_SUBW || op == CC_OP_SUBL ||
910 op == CC_OP_LOGIC) {
911 c->v1 = QREG_CC_N;
912 tcond = TCG_COND_LT;
913 goto done;
914 }
915 break;
916 case 6: /* NE (!Z) */
917 case 7: /* EQ (Z) */
918 /* Some cases fold Z into N. */
919 if (op == CC_OP_ADDB || op == CC_OP_ADDW || op == CC_OP_ADDL ||
920 op == CC_OP_SUBB || op == CC_OP_SUBW || op == CC_OP_SUBL ||
921 op == CC_OP_LOGIC) {
922 tcond = TCG_COND_EQ;
923 c->v1 = QREG_CC_N;
924 goto done;
925 }
926 break;
927 case 4: /* CC (!C) */
928 case 5: /* CS (C) */
929 /* Some cases fold C into X. */
930 if (op == CC_OP_ADDB || op == CC_OP_ADDW || op == CC_OP_ADDL ||
931 op == CC_OP_ADDB || op == CC_OP_ADDW || op == CC_OP_ADDL) {
932 tcond = TCG_COND_NE;
933 c->v1 = QREG_CC_X;
934 goto done;
935 }
936 /* fallthru */
937 case 8: /* VC (!V) */
938 case 9: /* VS (V) */
939 /* Logic operations clear V and C. */
940 if (op == CC_OP_LOGIC) {
941 tcond = TCG_COND_NEVER;
942 c->v1 = c->v2;
943 goto done;
944 }
945 break;
946 }
947
948 /* Otherwise, flush flag state to CC_OP_FLAGS. */
949 gen_flush_flags(s);
950
951 switch (cond) {
952 case 0: /* T */
953 case 1: /* F */
954 default:
955 /* Invalid, or handled above. */
956 abort();
957 case 2: /* HI (!C && !Z) -> !(C || Z)*/
958 case 3: /* LS (C || Z) */
959 c->v1 = tmp = tcg_temp_new();
960 c->g1 = 0;
961 tcg_gen_setcond_i32(TCG_COND_EQ, tmp, QREG_CC_Z, c->v2);
962 tcg_gen_or_i32(tmp, tmp, QREG_CC_C);
963 tcond = TCG_COND_NE;
964 break;
965 case 4: /* CC (!C) */
966 case 5: /* CS (C) */
967 c->v1 = QREG_CC_C;
968 tcond = TCG_COND_NE;
969 break;
970 case 6: /* NE (!Z) */
971 case 7: /* EQ (Z) */
972 c->v1 = QREG_CC_Z;
973 tcond = TCG_COND_EQ;
974 break;
975 case 8: /* VC (!V) */
976 case 9: /* VS (V) */
977 c->v1 = QREG_CC_V;
978 tcond = TCG_COND_LT;
979 break;
980 case 10: /* PL (!N) */
981 case 11: /* MI (N) */
982 c->v1 = QREG_CC_N;
983 tcond = TCG_COND_LT;
984 break;
985 case 12: /* GE (!(N ^ V)) */
986 case 13: /* LT (N ^ V) */
987 c->v1 = tmp = tcg_temp_new();
988 c->g1 = 0;
989 tcg_gen_xor_i32(tmp, QREG_CC_N, QREG_CC_V);
990 tcond = TCG_COND_LT;
991 break;
992 case 14: /* GT (!(Z || (N ^ V))) */
993 case 15: /* LE (Z || (N ^ V)) */
994 c->v1 = tmp = tcg_temp_new();
995 c->g1 = 0;
996 tcg_gen_setcond_i32(TCG_COND_EQ, tmp, QREG_CC_Z, c->v2);
997 tcg_gen_neg_i32(tmp, tmp);
998 tmp2 = tcg_temp_new();
999 tcg_gen_xor_i32(tmp2, QREG_CC_N, QREG_CC_V);
1000 tcg_gen_or_i32(tmp, tmp, tmp2);
1001 tcg_temp_free(tmp2);
1002 tcond = TCG_COND_LT;
1003 break;
1004 }
1005
1006 done:
1007 if ((cond & 1) == 0) {
1008 tcond = tcg_invert_cond(tcond);
1009 }
1010 c->tcond = tcond;
1011 }
1012
1013 static void free_cond(DisasCompare *c)
1014 {
1015 if (!c->g1) {
1016 tcg_temp_free(c->v1);
1017 }
1018 if (!c->g2) {
1019 tcg_temp_free(c->v2);
1020 }
1021 }
1022
1023 static void gen_jmpcc(DisasContext *s, int cond, TCGLabel *l1)
1024 {
1025 DisasCompare c;
1026
1027 gen_cc_cond(&c, s, cond);
1028 update_cc_op(s);
1029 tcg_gen_brcond_i32(c.tcond, c.v1, c.v2, l1);
1030 free_cond(&c);
1031 }
1032
1033 /* Force a TB lookup after an instruction that changes the CPU state. */
1034 static void gen_lookup_tb(DisasContext *s)
1035 {
1036 update_cc_op(s);
1037 tcg_gen_movi_i32(QREG_PC, s->pc);
1038 s->is_jmp = DISAS_UPDATE;
1039 }
1040
1041 /* Generate a jump to an immediate address. */
1042 static void gen_jmp_im(DisasContext *s, uint32_t dest)
1043 {
1044 update_cc_op(s);
1045 tcg_gen_movi_i32(QREG_PC, dest);
1046 s->is_jmp = DISAS_JUMP;
1047 }
1048
1049 /* Generate a jump to the address in qreg DEST. */
1050 static void gen_jmp(DisasContext *s, TCGv dest)
1051 {
1052 update_cc_op(s);
1053 tcg_gen_mov_i32(QREG_PC, dest);
1054 s->is_jmp = DISAS_JUMP;
1055 }
1056
1057 static void gen_exception(DisasContext *s, uint32_t where, int nr)
1058 {
1059 update_cc_op(s);
1060 gen_jmp_im(s, where);
1061 gen_helper_raise_exception(cpu_env, tcg_const_i32(nr));
1062 }
1063
1064 static inline void gen_addr_fault(DisasContext *s)
1065 {
1066 gen_exception(s, s->insn_pc, EXCP_ADDRESS);
1067 }
1068
1069 #define SRC_EA(env, result, opsize, op_sign, addrp) do { \
1070 result = gen_ea(env, s, insn, opsize, NULL_QREG, addrp, \
1071 op_sign ? EA_LOADS : EA_LOADU); \
1072 if (IS_NULL_QREG(result)) { \
1073 gen_addr_fault(s); \
1074 return; \
1075 } \
1076 } while (0)
1077
1078 #define DEST_EA(env, insn, opsize, val, addrp) do { \
1079 TCGv ea_result = gen_ea(env, s, insn, opsize, val, addrp, EA_STORE); \
1080 if (IS_NULL_QREG(ea_result)) { \
1081 gen_addr_fault(s); \
1082 return; \
1083 } \
1084 } while (0)
1085
1086 static inline bool use_goto_tb(DisasContext *s, uint32_t dest)
1087 {
1088 #ifndef CONFIG_USER_ONLY
1089 return (s->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) ||
1090 (s->insn_pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
1091 #else
1092 return true;
1093 #endif
1094 }
1095
1096 /* Generate a jump to an immediate address. */
1097 static void gen_jmp_tb(DisasContext *s, int n, uint32_t dest)
1098 {
1099 if (unlikely(s->singlestep_enabled)) {
1100 gen_exception(s, dest, EXCP_DEBUG);
1101 } else if (use_goto_tb(s, dest)) {
1102 tcg_gen_goto_tb(n);
1103 tcg_gen_movi_i32(QREG_PC, dest);
1104 tcg_gen_exit_tb((uintptr_t)s->tb + n);
1105 } else {
1106 gen_jmp_im(s, dest);
1107 tcg_gen_exit_tb(0);
1108 }
1109 s->is_jmp = DISAS_TB_JUMP;
1110 }
1111
1112 DISAS_INSN(scc)
1113 {
1114 DisasCompare c;
1115 int cond;
1116 TCGv tmp;
1117
1118 cond = (insn >> 8) & 0xf;
1119 gen_cc_cond(&c, s, cond);
1120
1121 tmp = tcg_temp_new();
1122 tcg_gen_setcond_i32(c.tcond, tmp, c.v1, c.v2);
1123 free_cond(&c);
1124
1125 tcg_gen_neg_i32(tmp, tmp);
1126 DEST_EA(env, insn, OS_BYTE, tmp, NULL);
1127 tcg_temp_free(tmp);
1128 }
1129
1130 DISAS_INSN(dbcc)
1131 {
1132 TCGLabel *l1;
1133 TCGv reg;
1134 TCGv tmp;
1135 int16_t offset;
1136 uint32_t base;
1137
1138 reg = DREG(insn, 0);
1139 base = s->pc;
1140 offset = (int16_t)read_im16(env, s);
1141 l1 = gen_new_label();
1142 gen_jmpcc(s, (insn >> 8) & 0xf, l1);
1143
1144 tmp = tcg_temp_new();
1145 tcg_gen_ext16s_i32(tmp, reg);
1146 tcg_gen_addi_i32(tmp, tmp, -1);
1147 gen_partset_reg(OS_WORD, reg, tmp);
1148 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, -1, l1);
1149 gen_jmp_tb(s, 1, base + offset);
1150 gen_set_label(l1);
1151 gen_jmp_tb(s, 0, s->pc);
1152 }
1153
1154 DISAS_INSN(undef_mac)
1155 {
1156 gen_exception(s, s->pc - 2, EXCP_LINEA);
1157 }
1158
1159 DISAS_INSN(undef_fpu)
1160 {
1161 gen_exception(s, s->pc - 2, EXCP_LINEF);
1162 }
1163
1164 DISAS_INSN(undef)
1165 {
1166 M68kCPU *cpu = m68k_env_get_cpu(env);
1167
1168 gen_exception(s, s->pc - 2, EXCP_UNSUPPORTED);
1169 cpu_abort(CPU(cpu), "Illegal instruction: %04x @ %08x", insn, s->pc - 2);
1170 }
1171
1172 DISAS_INSN(mulw)
1173 {
1174 TCGv reg;
1175 TCGv tmp;
1176 TCGv src;
1177 int sign;
1178
1179 sign = (insn & 0x100) != 0;
1180 reg = DREG(insn, 9);
1181 tmp = tcg_temp_new();
1182 if (sign)
1183 tcg_gen_ext16s_i32(tmp, reg);
1184 else
1185 tcg_gen_ext16u_i32(tmp, reg);
1186 SRC_EA(env, src, OS_WORD, sign, NULL);
1187 tcg_gen_mul_i32(tmp, tmp, src);
1188 tcg_gen_mov_i32(reg, tmp);
1189 gen_logic_cc(s, tmp, OS_WORD);
1190 }
1191
1192 DISAS_INSN(divw)
1193 {
1194 TCGv reg;
1195 TCGv tmp;
1196 TCGv src;
1197 int sign;
1198
1199 sign = (insn & 0x100) != 0;
1200 reg = DREG(insn, 9);
1201 if (sign) {
1202 tcg_gen_ext16s_i32(QREG_DIV1, reg);
1203 } else {
1204 tcg_gen_ext16u_i32(QREG_DIV1, reg);
1205 }
1206 SRC_EA(env, src, OS_WORD, sign, NULL);
1207 tcg_gen_mov_i32(QREG_DIV2, src);
1208 if (sign) {
1209 gen_helper_divs(cpu_env, tcg_const_i32(1));
1210 } else {
1211 gen_helper_divu(cpu_env, tcg_const_i32(1));
1212 }
1213
1214 tmp = tcg_temp_new();
1215 src = tcg_temp_new();
1216 tcg_gen_ext16u_i32(tmp, QREG_DIV1);
1217 tcg_gen_shli_i32(src, QREG_DIV2, 16);
1218 tcg_gen_or_i32(reg, tmp, src);
1219
1220 set_cc_op(s, CC_OP_FLAGS);
1221 }
1222
1223 DISAS_INSN(divl)
1224 {
1225 TCGv num;
1226 TCGv den;
1227 TCGv reg;
1228 uint16_t ext;
1229
1230 ext = read_im16(env, s);
1231 if (ext & 0x87f8) {
1232 gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED);
1233 return;
1234 }
1235 num = DREG(ext, 12);
1236 reg = DREG(ext, 0);
1237 tcg_gen_mov_i32(QREG_DIV1, num);
1238 SRC_EA(env, den, OS_LONG, 0, NULL);
1239 tcg_gen_mov_i32(QREG_DIV2, den);
1240 if (ext & 0x0800) {
1241 gen_helper_divs(cpu_env, tcg_const_i32(0));
1242 } else {
1243 gen_helper_divu(cpu_env, tcg_const_i32(0));
1244 }
1245 if ((ext & 7) == ((ext >> 12) & 7)) {
1246 /* div */
1247 tcg_gen_mov_i32 (reg, QREG_DIV1);
1248 } else {
1249 /* rem */
1250 tcg_gen_mov_i32 (reg, QREG_DIV2);
1251 }
1252 set_cc_op(s, CC_OP_FLAGS);
1253 }
1254
1255 DISAS_INSN(addsub)
1256 {
1257 TCGv reg;
1258 TCGv dest;
1259 TCGv src;
1260 TCGv tmp;
1261 TCGv addr;
1262 int add;
1263 int opsize;
1264
1265 add = (insn & 0x4000) != 0;
1266 opsize = insn_opsize(insn);
1267 reg = gen_extend(DREG(insn, 9), opsize, 1);
1268 dest = tcg_temp_new();
1269 if (insn & 0x100) {
1270 SRC_EA(env, tmp, opsize, 1, &addr);
1271 src = reg;
1272 } else {
1273 tmp = reg;
1274 SRC_EA(env, src, opsize, 1, NULL);
1275 }
1276 if (add) {
1277 tcg_gen_add_i32(dest, tmp, src);
1278 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, src);
1279 set_cc_op(s, CC_OP_ADDB + opsize);
1280 } else {
1281 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, tmp, src);
1282 tcg_gen_sub_i32(dest, tmp, src);
1283 set_cc_op(s, CC_OP_SUBB + opsize);
1284 }
1285 gen_update_cc_add(dest, src, opsize);
1286 if (insn & 0x100) {
1287 DEST_EA(env, insn, opsize, dest, &addr);
1288 } else {
1289 gen_partset_reg(opsize, DREG(insn, 9), dest);
1290 }
1291 tcg_temp_free(dest);
1292 }
1293
1294 /* Reverse the order of the bits in REG. */
1295 DISAS_INSN(bitrev)
1296 {
1297 TCGv reg;
1298 reg = DREG(insn, 0);
1299 gen_helper_bitrev(reg, reg);
1300 }
1301
1302 DISAS_INSN(bitop_reg)
1303 {
1304 int opsize;
1305 int op;
1306 TCGv src1;
1307 TCGv src2;
1308 TCGv tmp;
1309 TCGv addr;
1310 TCGv dest;
1311
1312 if ((insn & 0x38) != 0)
1313 opsize = OS_BYTE;
1314 else
1315 opsize = OS_LONG;
1316 op = (insn >> 6) & 3;
1317 SRC_EA(env, src1, opsize, 0, op ? &addr: NULL);
1318
1319 gen_flush_flags(s);
1320 src2 = tcg_temp_new();
1321 if (opsize == OS_BYTE)
1322 tcg_gen_andi_i32(src2, DREG(insn, 9), 7);
1323 else
1324 tcg_gen_andi_i32(src2, DREG(insn, 9), 31);
1325
1326 tmp = tcg_const_i32(1);
1327 tcg_gen_shl_i32(tmp, tmp, src2);
1328 tcg_temp_free(src2);
1329
1330 tcg_gen_and_i32(QREG_CC_Z, src1, tmp);
1331
1332 dest = tcg_temp_new();
1333 switch (op) {
1334 case 1: /* bchg */
1335 tcg_gen_xor_i32(dest, src1, tmp);
1336 break;
1337 case 2: /* bclr */
1338 tcg_gen_andc_i32(dest, src1, tmp);
1339 break;
1340 case 3: /* bset */
1341 tcg_gen_or_i32(dest, src1, tmp);
1342 break;
1343 default: /* btst */
1344 break;
1345 }
1346 tcg_temp_free(tmp);
1347 if (op) {
1348 DEST_EA(env, insn, opsize, dest, &addr);
1349 }
1350 tcg_temp_free(dest);
1351 }
1352
1353 DISAS_INSN(sats)
1354 {
1355 TCGv reg;
1356 reg = DREG(insn, 0);
1357 gen_flush_flags(s);
1358 gen_helper_sats(reg, reg, QREG_CC_V);
1359 gen_logic_cc(s, reg, OS_LONG);
1360 }
1361
1362 static void gen_push(DisasContext *s, TCGv val)
1363 {
1364 TCGv tmp;
1365
1366 tmp = tcg_temp_new();
1367 tcg_gen_subi_i32(tmp, QREG_SP, 4);
1368 gen_store(s, OS_LONG, tmp, val);
1369 tcg_gen_mov_i32(QREG_SP, tmp);
1370 }
1371
1372 DISAS_INSN(movem)
1373 {
1374 TCGv addr;
1375 int i;
1376 uint16_t mask;
1377 TCGv reg;
1378 TCGv tmp;
1379 int is_load;
1380
1381 mask = read_im16(env, s);
1382 tmp = gen_lea(env, s, insn, OS_LONG);
1383 if (IS_NULL_QREG(tmp)) {
1384 gen_addr_fault(s);
1385 return;
1386 }
1387 addr = tcg_temp_new();
1388 tcg_gen_mov_i32(addr, tmp);
1389 is_load = ((insn & 0x0400) != 0);
1390 for (i = 0; i < 16; i++, mask >>= 1) {
1391 if (mask & 1) {
1392 if (i < 8)
1393 reg = DREG(i, 0);
1394 else
1395 reg = AREG(i, 0);
1396 if (is_load) {
1397 tmp = gen_load(s, OS_LONG, addr, 0);
1398 tcg_gen_mov_i32(reg, tmp);
1399 } else {
1400 gen_store(s, OS_LONG, addr, reg);
1401 }
1402 if (mask != 1)
1403 tcg_gen_addi_i32(addr, addr, 4);
1404 }
1405 }
1406 }
1407
1408 DISAS_INSN(bitop_im)
1409 {
1410 int opsize;
1411 int op;
1412 TCGv src1;
1413 uint32_t mask;
1414 int bitnum;
1415 TCGv tmp;
1416 TCGv addr;
1417
1418 if ((insn & 0x38) != 0)
1419 opsize = OS_BYTE;
1420 else
1421 opsize = OS_LONG;
1422 op = (insn >> 6) & 3;
1423
1424 bitnum = read_im16(env, s);
1425 if (bitnum & 0xff00) {
1426 disas_undef(env, s, insn);
1427 return;
1428 }
1429
1430 SRC_EA(env, src1, opsize, 0, op ? &addr: NULL);
1431
1432 gen_flush_flags(s);
1433 if (opsize == OS_BYTE)
1434 bitnum &= 7;
1435 else
1436 bitnum &= 31;
1437 mask = 1 << bitnum;
1438
1439 tcg_gen_andi_i32(QREG_CC_Z, src1, mask);
1440
1441 if (op) {
1442 tmp = tcg_temp_new();
1443 switch (op) {
1444 case 1: /* bchg */
1445 tcg_gen_xori_i32(tmp, src1, mask);
1446 break;
1447 case 2: /* bclr */
1448 tcg_gen_andi_i32(tmp, src1, ~mask);
1449 break;
1450 case 3: /* bset */
1451 tcg_gen_ori_i32(tmp, src1, mask);
1452 break;
1453 default: /* btst */
1454 break;
1455 }
1456 DEST_EA(env, insn, opsize, tmp, &addr);
1457 tcg_temp_free(tmp);
1458 }
1459 }
1460
1461 DISAS_INSN(arith_im)
1462 {
1463 int op;
1464 uint32_t im;
1465 TCGv src1;
1466 TCGv dest;
1467 TCGv addr;
1468
1469 op = (insn >> 9) & 7;
1470 SRC_EA(env, src1, OS_LONG, 0, (op == 6) ? NULL : &addr);
1471 im = read_im32(env, s);
1472 dest = tcg_temp_new();
1473 switch (op) {
1474 case 0: /* ori */
1475 tcg_gen_ori_i32(dest, src1, im);
1476 gen_logic_cc(s, dest, OS_LONG);
1477 break;
1478 case 1: /* andi */
1479 tcg_gen_andi_i32(dest, src1, im);
1480 gen_logic_cc(s, dest, OS_LONG);
1481 break;
1482 case 2: /* subi */
1483 tcg_gen_mov_i32(dest, src1);
1484 tcg_gen_setcondi_i32(TCG_COND_LTU, QREG_CC_X, dest, im);
1485 tcg_gen_subi_i32(dest, dest, im);
1486 gen_update_cc_add(dest, tcg_const_i32(im), OS_LONG);
1487 set_cc_op(s, CC_OP_SUBL);
1488 break;
1489 case 3: /* addi */
1490 tcg_gen_mov_i32(dest, src1);
1491 tcg_gen_addi_i32(dest, dest, im);
1492 gen_update_cc_add(dest, tcg_const_i32(im), OS_LONG);
1493 tcg_gen_setcondi_i32(TCG_COND_LTU, QREG_CC_X, dest, im);
1494 set_cc_op(s, CC_OP_ADDL);
1495 break;
1496 case 5: /* eori */
1497 tcg_gen_xori_i32(dest, src1, im);
1498 gen_logic_cc(s, dest, OS_LONG);
1499 break;
1500 case 6: /* cmpi */
1501 gen_update_cc_add(src1, tcg_const_i32(im), OS_LONG);
1502 set_cc_op(s, CC_OP_CMPL);
1503 break;
1504 default:
1505 abort();
1506 }
1507 if (op != 6) {
1508 DEST_EA(env, insn, OS_LONG, dest, &addr);
1509 }
1510 }
1511
1512 DISAS_INSN(byterev)
1513 {
1514 TCGv reg;
1515
1516 reg = DREG(insn, 0);
1517 tcg_gen_bswap32_i32(reg, reg);
1518 }
1519
1520 DISAS_INSN(move)
1521 {
1522 TCGv src;
1523 TCGv dest;
1524 int op;
1525 int opsize;
1526
1527 switch (insn >> 12) {
1528 case 1: /* move.b */
1529 opsize = OS_BYTE;
1530 break;
1531 case 2: /* move.l */
1532 opsize = OS_LONG;
1533 break;
1534 case 3: /* move.w */
1535 opsize = OS_WORD;
1536 break;
1537 default:
1538 abort();
1539 }
1540 SRC_EA(env, src, opsize, 1, NULL);
1541 op = (insn >> 6) & 7;
1542 if (op == 1) {
1543 /* movea */
1544 /* The value will already have been sign extended. */
1545 dest = AREG(insn, 9);
1546 tcg_gen_mov_i32(dest, src);
1547 } else {
1548 /* normal move */
1549 uint16_t dest_ea;
1550 dest_ea = ((insn >> 9) & 7) | (op << 3);
1551 DEST_EA(env, dest_ea, opsize, src, NULL);
1552 /* This will be correct because loads sign extend. */
1553 gen_logic_cc(s, src, opsize);
1554 }
1555 }
1556
1557 DISAS_INSN(negx)
1558 {
1559 TCGv z;
1560 TCGv src;
1561 TCGv addr;
1562 int opsize;
1563
1564 opsize = insn_opsize(insn);
1565 SRC_EA(env, src, opsize, 1, &addr);
1566
1567 gen_flush_flags(s); /* compute old Z */
1568
1569 /* Perform substract with borrow.
1570 * (X, N) = -(src + X);
1571 */
1572
1573 z = tcg_const_i32(0);
1574 tcg_gen_add2_i32(QREG_CC_N, QREG_CC_X, src, z, QREG_CC_X, z);
1575 tcg_gen_sub2_i32(QREG_CC_N, QREG_CC_X, z, z, QREG_CC_N, QREG_CC_X);
1576 tcg_temp_free(z);
1577 gen_ext(QREG_CC_N, QREG_CC_N, opsize, 1);
1578
1579 tcg_gen_andi_i32(QREG_CC_X, QREG_CC_X, 1);
1580
1581 /* Compute signed-overflow for negation. The normal formula for
1582 * subtraction is (res ^ src) & (src ^ dest), but with dest==0
1583 * this simplies to res & src.
1584 */
1585
1586 tcg_gen_and_i32(QREG_CC_V, QREG_CC_N, src);
1587
1588 /* Copy the rest of the results into place. */
1589 tcg_gen_or_i32(QREG_CC_Z, QREG_CC_Z, QREG_CC_N); /* !Z is sticky */
1590 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
1591
1592 set_cc_op(s, CC_OP_FLAGS);
1593
1594 /* result is in QREG_CC_N */
1595
1596 DEST_EA(env, insn, opsize, QREG_CC_N, &addr);
1597 }
1598
1599 DISAS_INSN(lea)
1600 {
1601 TCGv reg;
1602 TCGv tmp;
1603
1604 reg = AREG(insn, 9);
1605 tmp = gen_lea(env, s, insn, OS_LONG);
1606 if (IS_NULL_QREG(tmp)) {
1607 gen_addr_fault(s);
1608 return;
1609 }
1610 tcg_gen_mov_i32(reg, tmp);
1611 }
1612
1613 DISAS_INSN(clr)
1614 {
1615 int opsize;
1616
1617 opsize = insn_opsize(insn);
1618 DEST_EA(env, insn, opsize, tcg_const_i32(0), NULL);
1619 gen_logic_cc(s, tcg_const_i32(0), opsize);
1620 }
1621
1622 static TCGv gen_get_ccr(DisasContext *s)
1623 {
1624 TCGv dest;
1625
1626 gen_flush_flags(s);
1627 update_cc_op(s);
1628 dest = tcg_temp_new();
1629 gen_helper_get_ccr(dest, cpu_env);
1630 return dest;
1631 }
1632
1633 DISAS_INSN(move_from_ccr)
1634 {
1635 TCGv ccr;
1636
1637 ccr = gen_get_ccr(s);
1638 DEST_EA(env, insn, OS_WORD, ccr, NULL);
1639 }
1640
1641 DISAS_INSN(neg)
1642 {
1643 TCGv src1;
1644 TCGv dest;
1645 TCGv addr;
1646 int opsize;
1647
1648 opsize = insn_opsize(insn);
1649 SRC_EA(env, src1, opsize, 1, &addr);
1650 dest = tcg_temp_new();
1651 tcg_gen_neg_i32(dest, src1);
1652 set_cc_op(s, CC_OP_SUBB + opsize);
1653 gen_update_cc_add(dest, src1, opsize);
1654 tcg_gen_setcondi_i32(TCG_COND_NE, QREG_CC_X, dest, 0);
1655 DEST_EA(env, insn, opsize, dest, &addr);
1656 tcg_temp_free(dest);
1657 }
1658
1659 static void gen_set_sr_im(DisasContext *s, uint16_t val, int ccr_only)
1660 {
1661 if (ccr_only) {
1662 tcg_gen_movi_i32(QREG_CC_C, val & CCF_C ? 1 : 0);
1663 tcg_gen_movi_i32(QREG_CC_V, val & CCF_V ? -1 : 0);
1664 tcg_gen_movi_i32(QREG_CC_Z, val & CCF_Z ? 0 : 1);
1665 tcg_gen_movi_i32(QREG_CC_N, val & CCF_N ? -1 : 0);
1666 tcg_gen_movi_i32(QREG_CC_X, val & CCF_X ? 1 : 0);
1667 } else {
1668 gen_helper_set_sr(cpu_env, tcg_const_i32(val));
1669 }
1670 set_cc_op(s, CC_OP_FLAGS);
1671 }
1672
1673 static void gen_set_sr(CPUM68KState *env, DisasContext *s, uint16_t insn,
1674 int ccr_only)
1675 {
1676 if ((insn & 0x38) == 0) {
1677 if (ccr_only) {
1678 gen_helper_set_ccr(cpu_env, DREG(insn, 0));
1679 } else {
1680 gen_helper_set_sr(cpu_env, DREG(insn, 0));
1681 }
1682 set_cc_op(s, CC_OP_FLAGS);
1683 } else if ((insn & 0x3f) == 0x3c) {
1684 uint16_t val;
1685 val = read_im16(env, s);
1686 gen_set_sr_im(s, val, ccr_only);
1687 } else {
1688 disas_undef(env, s, insn);
1689 }
1690 }
1691
1692
1693 DISAS_INSN(move_to_ccr)
1694 {
1695 gen_set_sr(env, s, insn, 1);
1696 }
1697
1698 DISAS_INSN(not)
1699 {
1700 TCGv src1;
1701 TCGv dest;
1702 TCGv addr;
1703 int opsize;
1704
1705 opsize = insn_opsize(insn);
1706 SRC_EA(env, src1, opsize, 1, &addr);
1707 dest = tcg_temp_new();
1708 tcg_gen_not_i32(dest, src1);
1709 DEST_EA(env, insn, opsize, dest, &addr);
1710 gen_logic_cc(s, dest, opsize);
1711 }
1712
1713 DISAS_INSN(swap)
1714 {
1715 TCGv src1;
1716 TCGv src2;
1717 TCGv reg;
1718
1719 src1 = tcg_temp_new();
1720 src2 = tcg_temp_new();
1721 reg = DREG(insn, 0);
1722 tcg_gen_shli_i32(src1, reg, 16);
1723 tcg_gen_shri_i32(src2, reg, 16);
1724 tcg_gen_or_i32(reg, src1, src2);
1725 gen_logic_cc(s, reg, OS_LONG);
1726 }
1727
1728 DISAS_INSN(bkpt)
1729 {
1730 gen_exception(s, s->pc - 2, EXCP_DEBUG);
1731 }
1732
1733 DISAS_INSN(pea)
1734 {
1735 TCGv tmp;
1736
1737 tmp = gen_lea(env, s, insn, OS_LONG);
1738 if (IS_NULL_QREG(tmp)) {
1739 gen_addr_fault(s);
1740 return;
1741 }
1742 gen_push(s, tmp);
1743 }
1744
1745 DISAS_INSN(ext)
1746 {
1747 int op;
1748 TCGv reg;
1749 TCGv tmp;
1750
1751 reg = DREG(insn, 0);
1752 op = (insn >> 6) & 7;
1753 tmp = tcg_temp_new();
1754 if (op == 3)
1755 tcg_gen_ext16s_i32(tmp, reg);
1756 else
1757 tcg_gen_ext8s_i32(tmp, reg);
1758 if (op == 2)
1759 gen_partset_reg(OS_WORD, reg, tmp);
1760 else
1761 tcg_gen_mov_i32(reg, tmp);
1762 gen_logic_cc(s, tmp, OS_LONG);
1763 }
1764
1765 DISAS_INSN(tst)
1766 {
1767 int opsize;
1768 TCGv tmp;
1769
1770 opsize = insn_opsize(insn);
1771 SRC_EA(env, tmp, opsize, 1, NULL);
1772 gen_logic_cc(s, tmp, opsize);
1773 }
1774
1775 DISAS_INSN(pulse)
1776 {
1777 /* Implemented as a NOP. */
1778 }
1779
1780 DISAS_INSN(illegal)
1781 {
1782 gen_exception(s, s->pc - 2, EXCP_ILLEGAL);
1783 }
1784
1785 /* ??? This should be atomic. */
1786 DISAS_INSN(tas)
1787 {
1788 TCGv dest;
1789 TCGv src1;
1790 TCGv addr;
1791
1792 dest = tcg_temp_new();
1793 SRC_EA(env, src1, OS_BYTE, 1, &addr);
1794 gen_logic_cc(s, src1, OS_BYTE);
1795 tcg_gen_ori_i32(dest, src1, 0x80);
1796 DEST_EA(env, insn, OS_BYTE, dest, &addr);
1797 }
1798
1799 DISAS_INSN(mull)
1800 {
1801 uint16_t ext;
1802 TCGv reg;
1803 TCGv src1;
1804 TCGv dest;
1805
1806 /* The upper 32 bits of the product are discarded, so
1807 muls.l and mulu.l are functionally equivalent. */
1808 ext = read_im16(env, s);
1809 if (ext & 0x87ff) {
1810 gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED);
1811 return;
1812 }
1813 reg = DREG(ext, 12);
1814 SRC_EA(env, src1, OS_LONG, 0, NULL);
1815 dest = tcg_temp_new();
1816 tcg_gen_mul_i32(dest, src1, reg);
1817 tcg_gen_mov_i32(reg, dest);
1818 /* Unlike m68k, coldfire always clears the overflow bit. */
1819 gen_logic_cc(s, dest, OS_LONG);
1820 }
1821
1822 static void gen_link(DisasContext *s, uint16_t insn, int32_t offset)
1823 {
1824 TCGv reg;
1825 TCGv tmp;
1826
1827 reg = AREG(insn, 0);
1828 tmp = tcg_temp_new();
1829 tcg_gen_subi_i32(tmp, QREG_SP, 4);
1830 gen_store(s, OS_LONG, tmp, reg);
1831 if ((insn & 7) != 7) {
1832 tcg_gen_mov_i32(reg, tmp);
1833 }
1834 tcg_gen_addi_i32(QREG_SP, tmp, offset);
1835 tcg_temp_free(tmp);
1836 }
1837
1838 DISAS_INSN(link)
1839 {
1840 int16_t offset;
1841
1842 offset = read_im16(env, s);
1843 gen_link(s, insn, offset);
1844 }
1845
1846 DISAS_INSN(linkl)
1847 {
1848 int32_t offset;
1849
1850 offset = read_im32(env, s);
1851 gen_link(s, insn, offset);
1852 }
1853
1854 DISAS_INSN(unlk)
1855 {
1856 TCGv src;
1857 TCGv reg;
1858 TCGv tmp;
1859
1860 src = tcg_temp_new();
1861 reg = AREG(insn, 0);
1862 tcg_gen_mov_i32(src, reg);
1863 tmp = gen_load(s, OS_LONG, src, 0);
1864 tcg_gen_mov_i32(reg, tmp);
1865 tcg_gen_addi_i32(QREG_SP, src, 4);
1866 }
1867
1868 DISAS_INSN(nop)
1869 {
1870 }
1871
1872 DISAS_INSN(rts)
1873 {
1874 TCGv tmp;
1875
1876 tmp = gen_load(s, OS_LONG, QREG_SP, 0);
1877 tcg_gen_addi_i32(QREG_SP, QREG_SP, 4);
1878 gen_jmp(s, tmp);
1879 }
1880
1881 DISAS_INSN(jump)
1882 {
1883 TCGv tmp;
1884
1885 /* Load the target address first to ensure correct exception
1886 behavior. */
1887 tmp = gen_lea(env, s, insn, OS_LONG);
1888 if (IS_NULL_QREG(tmp)) {
1889 gen_addr_fault(s);
1890 return;
1891 }
1892 if ((insn & 0x40) == 0) {
1893 /* jsr */
1894 gen_push(s, tcg_const_i32(s->pc));
1895 }
1896 gen_jmp(s, tmp);
1897 }
1898
1899 DISAS_INSN(addsubq)
1900 {
1901 TCGv src;
1902 TCGv dest;
1903 TCGv val;
1904 int imm;
1905 TCGv addr;
1906 int opsize;
1907
1908 if ((insn & 070) == 010) {
1909 /* Operation on address register is always long. */
1910 opsize = OS_LONG;
1911 } else {
1912 opsize = insn_opsize(insn);
1913 }
1914 SRC_EA(env, src, opsize, 1, &addr);
1915 imm = (insn >> 9) & 7;
1916 if (imm == 0) {
1917 imm = 8;
1918 }
1919 val = tcg_const_i32(imm);
1920 dest = tcg_temp_new();
1921 tcg_gen_mov_i32(dest, src);
1922 if ((insn & 0x38) == 0x08) {
1923 /* Don't update condition codes if the destination is an
1924 address register. */
1925 if (insn & 0x0100) {
1926 tcg_gen_sub_i32(dest, dest, val);
1927 } else {
1928 tcg_gen_add_i32(dest, dest, val);
1929 }
1930 } else {
1931 if (insn & 0x0100) {
1932 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, val);
1933 tcg_gen_sub_i32(dest, dest, val);
1934 set_cc_op(s, CC_OP_SUBB + opsize);
1935 } else {
1936 tcg_gen_add_i32(dest, dest, val);
1937 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, val);
1938 set_cc_op(s, CC_OP_ADDB + opsize);
1939 }
1940 gen_update_cc_add(dest, val, opsize);
1941 }
1942 DEST_EA(env, insn, opsize, dest, &addr);
1943 }
1944
1945 DISAS_INSN(tpf)
1946 {
1947 switch (insn & 7) {
1948 case 2: /* One extension word. */
1949 s->pc += 2;
1950 break;
1951 case 3: /* Two extension words. */
1952 s->pc += 4;
1953 break;
1954 case 4: /* No extension words. */
1955 break;
1956 default:
1957 disas_undef(env, s, insn);
1958 }
1959 }
1960
1961 DISAS_INSN(branch)
1962 {
1963 int32_t offset;
1964 uint32_t base;
1965 int op;
1966 TCGLabel *l1;
1967
1968 base = s->pc;
1969 op = (insn >> 8) & 0xf;
1970 offset = (int8_t)insn;
1971 if (offset == 0) {
1972 offset = (int16_t)read_im16(env, s);
1973 } else if (offset == -1) {
1974 offset = read_im32(env, s);
1975 }
1976 if (op == 1) {
1977 /* bsr */
1978 gen_push(s, tcg_const_i32(s->pc));
1979 }
1980 if (op > 1) {
1981 /* Bcc */
1982 l1 = gen_new_label();
1983 gen_jmpcc(s, ((insn >> 8) & 0xf) ^ 1, l1);
1984 gen_jmp_tb(s, 1, base + offset);
1985 gen_set_label(l1);
1986 gen_jmp_tb(s, 0, s->pc);
1987 } else {
1988 /* Unconditional branch. */
1989 gen_jmp_tb(s, 0, base + offset);
1990 }
1991 }
1992
1993 DISAS_INSN(moveq)
1994 {
1995 uint32_t val;
1996
1997 val = (int8_t)insn;
1998 tcg_gen_movi_i32(DREG(insn, 9), val);
1999 gen_logic_cc(s, tcg_const_i32(val), OS_LONG);
2000 }
2001
2002 DISAS_INSN(mvzs)
2003 {
2004 int opsize;
2005 TCGv src;
2006 TCGv reg;
2007
2008 if (insn & 0x40)
2009 opsize = OS_WORD;
2010 else
2011 opsize = OS_BYTE;
2012 SRC_EA(env, src, opsize, (insn & 0x80) == 0, NULL);
2013 reg = DREG(insn, 9);
2014 tcg_gen_mov_i32(reg, src);
2015 gen_logic_cc(s, src, opsize);
2016 }
2017
2018 DISAS_INSN(or)
2019 {
2020 TCGv reg;
2021 TCGv dest;
2022 TCGv src;
2023 TCGv addr;
2024 int opsize;
2025
2026 opsize = insn_opsize(insn);
2027 reg = gen_extend(DREG(insn, 9), opsize, 0);
2028 dest = tcg_temp_new();
2029 if (insn & 0x100) {
2030 SRC_EA(env, src, opsize, 0, &addr);
2031 tcg_gen_or_i32(dest, src, reg);
2032 DEST_EA(env, insn, opsize, dest, &addr);
2033 } else {
2034 SRC_EA(env, src, opsize, 0, NULL);
2035 tcg_gen_or_i32(dest, src, reg);
2036 gen_partset_reg(opsize, DREG(insn, 9), dest);
2037 }
2038 gen_logic_cc(s, dest, opsize);
2039 }
2040
2041 DISAS_INSN(suba)
2042 {
2043 TCGv src;
2044 TCGv reg;
2045
2046 SRC_EA(env, src, (insn & 0x100) ? OS_LONG : OS_WORD, 1, NULL);
2047 reg = AREG(insn, 9);
2048 tcg_gen_sub_i32(reg, reg, src);
2049 }
2050
2051 static inline void gen_subx(DisasContext *s, TCGv src, TCGv dest, int opsize)
2052 {
2053 TCGv tmp;
2054
2055 gen_flush_flags(s); /* compute old Z */
2056
2057 /* Perform substract with borrow.
2058 * (X, N) = dest - (src + X);
2059 */
2060
2061 tmp = tcg_const_i32(0);
2062 tcg_gen_add2_i32(QREG_CC_N, QREG_CC_X, src, tmp, QREG_CC_X, tmp);
2063 tcg_gen_sub2_i32(QREG_CC_N, QREG_CC_X, dest, tmp, QREG_CC_N, QREG_CC_X);
2064 gen_ext(QREG_CC_N, QREG_CC_N, opsize, 1);
2065 tcg_gen_andi_i32(QREG_CC_X, QREG_CC_X, 1);
2066
2067 /* Compute signed-overflow for substract. */
2068
2069 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_N, dest);
2070 tcg_gen_xor_i32(tmp, dest, src);
2071 tcg_gen_and_i32(QREG_CC_V, QREG_CC_V, tmp);
2072 tcg_temp_free(tmp);
2073
2074 /* Copy the rest of the results into place. */
2075 tcg_gen_or_i32(QREG_CC_Z, QREG_CC_Z, QREG_CC_N); /* !Z is sticky */
2076 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
2077
2078 set_cc_op(s, CC_OP_FLAGS);
2079
2080 /* result is in QREG_CC_N */
2081 }
2082
2083 DISAS_INSN(subx_reg)
2084 {
2085 TCGv dest;
2086 TCGv src;
2087 int opsize;
2088
2089 opsize = insn_opsize(insn);
2090
2091 src = gen_extend(DREG(insn, 0), opsize, 1);
2092 dest = gen_extend(DREG(insn, 9), opsize, 1);
2093
2094 gen_subx(s, src, dest, opsize);
2095
2096 gen_partset_reg(opsize, DREG(insn, 9), QREG_CC_N);
2097 }
2098
2099 DISAS_INSN(subx_mem)
2100 {
2101 TCGv src;
2102 TCGv addr_src;
2103 TCGv dest;
2104 TCGv addr_dest;
2105 int opsize;
2106
2107 opsize = insn_opsize(insn);
2108
2109 addr_src = AREG(insn, 0);
2110 tcg_gen_subi_i32(addr_src, addr_src, opsize);
2111 src = gen_load(s, opsize, addr_src, 1);
2112
2113 addr_dest = AREG(insn, 9);
2114 tcg_gen_subi_i32(addr_dest, addr_dest, opsize);
2115 dest = gen_load(s, opsize, addr_dest, 1);
2116
2117 gen_subx(s, src, dest, opsize);
2118
2119 gen_store(s, opsize, addr_dest, QREG_CC_N);
2120 }
2121
2122 DISAS_INSN(mov3q)
2123 {
2124 TCGv src;
2125 int val;
2126
2127 val = (insn >> 9) & 7;
2128 if (val == 0)
2129 val = -1;
2130 src = tcg_const_i32(val);
2131 gen_logic_cc(s, src, OS_LONG);
2132 DEST_EA(env, insn, OS_LONG, src, NULL);
2133 }
2134
2135 DISAS_INSN(cmp)
2136 {
2137 TCGv src;
2138 TCGv reg;
2139 int opsize;
2140
2141 opsize = insn_opsize(insn);
2142 SRC_EA(env, src, opsize, 1, NULL);
2143 reg = gen_extend(DREG(insn, 9), opsize, 1);
2144 gen_update_cc_cmp(s, reg, src, opsize);
2145 }
2146
2147 DISAS_INSN(cmpa)
2148 {
2149 int opsize;
2150 TCGv src;
2151 TCGv reg;
2152
2153 if (insn & 0x100) {
2154 opsize = OS_LONG;
2155 } else {
2156 opsize = OS_WORD;
2157 }
2158 SRC_EA(env, src, opsize, 1, NULL);
2159 reg = AREG(insn, 9);
2160 gen_update_cc_cmp(s, reg, src, opsize);
2161 }
2162
2163 DISAS_INSN(eor)
2164 {
2165 TCGv src;
2166 TCGv dest;
2167 TCGv addr;
2168 int opsize;
2169
2170 opsize = insn_opsize(insn);
2171
2172 SRC_EA(env, src, opsize, 0, &addr);
2173 dest = tcg_temp_new();
2174 tcg_gen_xor_i32(dest, src, DREG(insn, 9));
2175 gen_logic_cc(s, dest, opsize);
2176 DEST_EA(env, insn, opsize, dest, &addr);
2177 }
2178
2179 static void do_exg(TCGv reg1, TCGv reg2)
2180 {
2181 TCGv temp = tcg_temp_new();
2182 tcg_gen_mov_i32(temp, reg1);
2183 tcg_gen_mov_i32(reg1, reg2);
2184 tcg_gen_mov_i32(reg2, temp);
2185 tcg_temp_free(temp);
2186 }
2187
2188 DISAS_INSN(exg_aa)
2189 {
2190 /* exchange Dx and Dy */
2191 do_exg(DREG(insn, 9), DREG(insn, 0));
2192 }
2193
2194 DISAS_INSN(exg_dd)
2195 {
2196 /* exchange Ax and Ay */
2197 do_exg(AREG(insn, 9), AREG(insn, 0));
2198 }
2199
2200 DISAS_INSN(exg_da)
2201 {
2202 /* exchange Dx and Ay */
2203 do_exg(DREG(insn, 9), AREG(insn, 0));
2204 }
2205
2206 DISAS_INSN(and)
2207 {
2208 TCGv src;
2209 TCGv reg;
2210 TCGv dest;
2211 TCGv addr;
2212 int opsize;
2213
2214 dest = tcg_temp_new();
2215
2216 opsize = insn_opsize(insn);
2217 reg = DREG(insn, 9);
2218 if (insn & 0x100) {
2219 SRC_EA(env, src, opsize, 0, &addr);
2220 tcg_gen_and_i32(dest, src, reg);
2221 DEST_EA(env, insn, opsize, dest, &addr);
2222 } else {
2223 SRC_EA(env, src, opsize, 0, NULL);
2224 tcg_gen_and_i32(dest, src, reg);
2225 gen_partset_reg(opsize, reg, dest);
2226 }
2227 tcg_temp_free(dest);
2228 gen_logic_cc(s, dest, opsize);
2229 }
2230
2231 DISAS_INSN(adda)
2232 {
2233 TCGv src;
2234 TCGv reg;
2235
2236 SRC_EA(env, src, (insn & 0x100) ? OS_LONG : OS_WORD, 1, NULL);
2237 reg = AREG(insn, 9);
2238 tcg_gen_add_i32(reg, reg, src);
2239 }
2240
2241 static inline void gen_addx(DisasContext *s, TCGv src, TCGv dest, int opsize)
2242 {
2243 TCGv tmp;
2244
2245 gen_flush_flags(s); /* compute old Z */
2246
2247 /* Perform addition with carry.
2248 * (X, N) = src + dest + X;
2249 */
2250
2251 tmp = tcg_const_i32(0);
2252 tcg_gen_add2_i32(QREG_CC_N, QREG_CC_X, QREG_CC_X, tmp, dest, tmp);
2253 tcg_gen_add2_i32(QREG_CC_N, QREG_CC_X, QREG_CC_N, QREG_CC_X, src, tmp);
2254 gen_ext(QREG_CC_N, QREG_CC_N, opsize, 1);
2255
2256 /* Compute signed-overflow for addition. */
2257
2258 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_N, src);
2259 tcg_gen_xor_i32(tmp, dest, src);
2260 tcg_gen_andc_i32(QREG_CC_V, QREG_CC_V, tmp);
2261 tcg_temp_free(tmp);
2262
2263 /* Copy the rest of the results into place. */
2264 tcg_gen_or_i32(QREG_CC_Z, QREG_CC_Z, QREG_CC_N); /* !Z is sticky */
2265 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
2266
2267 set_cc_op(s, CC_OP_FLAGS);
2268
2269 /* result is in QREG_CC_N */
2270 }
2271
2272 DISAS_INSN(addx_reg)
2273 {
2274 TCGv dest;
2275 TCGv src;
2276 int opsize;
2277
2278 opsize = insn_opsize(insn);
2279
2280 dest = gen_extend(DREG(insn, 9), opsize, 1);
2281 src = gen_extend(DREG(insn, 0), opsize, 1);
2282
2283 gen_addx(s, src, dest, opsize);
2284
2285 gen_partset_reg(opsize, DREG(insn, 9), QREG_CC_N);
2286 }
2287
2288 DISAS_INSN(addx_mem)
2289 {
2290 TCGv src;
2291 TCGv addr_src;
2292 TCGv dest;
2293 TCGv addr_dest;
2294 int opsize;
2295
2296 opsize = insn_opsize(insn);
2297
2298 addr_src = AREG(insn, 0);
2299 tcg_gen_subi_i32(addr_src, addr_src, opsize_bytes(opsize));
2300 src = gen_load(s, opsize, addr_src, 1);
2301
2302 addr_dest = AREG(insn, 9);
2303 tcg_gen_subi_i32(addr_dest, addr_dest, opsize_bytes(opsize));
2304 dest = gen_load(s, opsize, addr_dest, 1);
2305
2306 gen_addx(s, src, dest, opsize);
2307
2308 gen_store(s, opsize, addr_dest, QREG_CC_N);
2309 }
2310
2311 /* TODO: This could be implemented without helper functions. */
2312 DISAS_INSN(shift_im)
2313 {
2314 TCGv reg;
2315 int tmp;
2316 TCGv shift;
2317
2318 set_cc_op(s, CC_OP_FLAGS);
2319
2320 reg = DREG(insn, 0);
2321 tmp = (insn >> 9) & 7;
2322 if (tmp == 0)
2323 tmp = 8;
2324 shift = tcg_const_i32(tmp);
2325 /* No need to flush flags becuse we know we will set C flag. */
2326 if (insn & 0x100) {
2327 gen_helper_shl_cc(reg, cpu_env, reg, shift);
2328 } else {
2329 if (insn & 8) {
2330 gen_helper_shr_cc(reg, cpu_env, reg, shift);
2331 } else {
2332 gen_helper_sar_cc(reg, cpu_env, reg, shift);
2333 }
2334 }
2335 }
2336
2337 DISAS_INSN(shift_reg)
2338 {
2339 TCGv reg;
2340 TCGv shift;
2341
2342 reg = DREG(insn, 0);
2343 shift = DREG(insn, 9);
2344 if (insn & 0x100) {
2345 gen_helper_shl_cc(reg, cpu_env, reg, shift);
2346 } else {
2347 if (insn & 8) {
2348 gen_helper_shr_cc(reg, cpu_env, reg, shift);
2349 } else {
2350 gen_helper_sar_cc(reg, cpu_env, reg, shift);
2351 }
2352 }
2353 set_cc_op(s, CC_OP_FLAGS);
2354 }
2355
2356 DISAS_INSN(ff1)
2357 {
2358 TCGv reg;
2359 reg = DREG(insn, 0);
2360 gen_logic_cc(s, reg, OS_LONG);
2361 gen_helper_ff1(reg, reg);
2362 }
2363
2364 static TCGv gen_get_sr(DisasContext *s)
2365 {
2366 TCGv ccr;
2367 TCGv sr;
2368
2369 ccr = gen_get_ccr(s);
2370 sr = tcg_temp_new();
2371 tcg_gen_andi_i32(sr, QREG_SR, 0xffe0);
2372 tcg_gen_or_i32(sr, sr, ccr);
2373 return sr;
2374 }
2375
2376 DISAS_INSN(strldsr)
2377 {
2378 uint16_t ext;
2379 uint32_t addr;
2380
2381 addr = s->pc - 2;
2382 ext = read_im16(env, s);
2383 if (ext != 0x46FC) {
2384 gen_exception(s, addr, EXCP_UNSUPPORTED);
2385 return;
2386 }
2387 ext = read_im16(env, s);
2388 if (IS_USER(s) || (ext & SR_S) == 0) {
2389 gen_exception(s, addr, EXCP_PRIVILEGE);
2390 return;
2391 }
2392 gen_push(s, gen_get_sr(s));
2393 gen_set_sr_im(s, ext, 0);
2394 }
2395
2396 DISAS_INSN(move_from_sr)
2397 {
2398 TCGv sr;
2399
2400 if (IS_USER(s) && !m68k_feature(env, M68K_FEATURE_M68000)) {
2401 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2402 return;
2403 }
2404 sr = gen_get_sr(s);
2405 DEST_EA(env, insn, OS_WORD, sr, NULL);
2406 }
2407
2408 DISAS_INSN(move_to_sr)
2409 {
2410 if (IS_USER(s)) {
2411 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2412 return;
2413 }
2414 gen_set_sr(env, s, insn, 0);
2415 gen_lookup_tb(s);
2416 }
2417
2418 DISAS_INSN(move_from_usp)
2419 {
2420 if (IS_USER(s)) {
2421 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2422 return;
2423 }
2424 tcg_gen_ld_i32(AREG(insn, 0), cpu_env,
2425 offsetof(CPUM68KState, sp[M68K_USP]));
2426 }
2427
2428 DISAS_INSN(move_to_usp)
2429 {
2430 if (IS_USER(s)) {
2431 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2432 return;
2433 }
2434 tcg_gen_st_i32(AREG(insn, 0), cpu_env,
2435 offsetof(CPUM68KState, sp[M68K_USP]));
2436 }
2437
2438 DISAS_INSN(halt)
2439 {
2440 gen_exception(s, s->pc, EXCP_HALT_INSN);
2441 }
2442
2443 DISAS_INSN(stop)
2444 {
2445 uint16_t ext;
2446
2447 if (IS_USER(s)) {
2448 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2449 return;
2450 }
2451
2452 ext = read_im16(env, s);
2453
2454 gen_set_sr_im(s, ext, 0);
2455 tcg_gen_movi_i32(cpu_halted, 1);
2456 gen_exception(s, s->pc, EXCP_HLT);
2457 }
2458
2459 DISAS_INSN(rte)
2460 {
2461 if (IS_USER(s)) {
2462 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2463 return;
2464 }
2465 gen_exception(s, s->pc - 2, EXCP_RTE);
2466 }
2467
2468 DISAS_INSN(movec)
2469 {
2470 uint16_t ext;
2471 TCGv reg;
2472
2473 if (IS_USER(s)) {
2474 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2475 return;
2476 }
2477
2478 ext = read_im16(env, s);
2479
2480 if (ext & 0x8000) {
2481 reg = AREG(ext, 12);
2482 } else {
2483 reg = DREG(ext, 12);
2484 }
2485 gen_helper_movec(cpu_env, tcg_const_i32(ext & 0xfff), reg);
2486 gen_lookup_tb(s);
2487 }
2488
2489 DISAS_INSN(intouch)
2490 {
2491 if (IS_USER(s)) {
2492 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2493 return;
2494 }
2495 /* ICache fetch. Implement as no-op. */
2496 }
2497
2498 DISAS_INSN(cpushl)
2499 {
2500 if (IS_USER(s)) {
2501 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2502 return;
2503 }
2504 /* Cache push/invalidate. Implement as no-op. */
2505 }
2506
2507 DISAS_INSN(wddata)
2508 {
2509 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2510 }
2511
2512 DISAS_INSN(wdebug)
2513 {
2514 M68kCPU *cpu = m68k_env_get_cpu(env);
2515
2516 if (IS_USER(s)) {
2517 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2518 return;
2519 }
2520 /* TODO: Implement wdebug. */
2521 cpu_abort(CPU(cpu), "WDEBUG not implemented");
2522 }
2523
2524 DISAS_INSN(trap)
2525 {
2526 gen_exception(s, s->pc - 2, EXCP_TRAP0 + (insn & 0xf));
2527 }
2528
2529 /* ??? FP exceptions are not implemented. Most exceptions are deferred until
2530 immediately before the next FP instruction is executed. */
2531 DISAS_INSN(fpu)
2532 {
2533 uint16_t ext;
2534 int32_t offset;
2535 int opmode;
2536 TCGv_i64 src;
2537 TCGv_i64 dest;
2538 TCGv_i64 res;
2539 TCGv tmp32;
2540 int round;
2541 int set_dest;
2542 int opsize;
2543
2544 ext = read_im16(env, s);
2545 opmode = ext & 0x7f;
2546 switch ((ext >> 13) & 7) {
2547 case 0: case 2:
2548 break;
2549 case 1:
2550 goto undef;
2551 case 3: /* fmove out */
2552 src = FREG(ext, 7);
2553 tmp32 = tcg_temp_new_i32();
2554 /* fmove */
2555 /* ??? TODO: Proper behavior on overflow. */
2556 switch ((ext >> 10) & 7) {
2557 case 0:
2558 opsize = OS_LONG;
2559 gen_helper_f64_to_i32(tmp32, cpu_env, src);
2560 break;
2561 case 1:
2562 opsize = OS_SINGLE;
2563 gen_helper_f64_to_f32(tmp32, cpu_env, src);
2564 break;
2565 case 4:
2566 opsize = OS_WORD;
2567 gen_helper_f64_to_i32(tmp32, cpu_env, src);
2568 break;
2569 case 5: /* OS_DOUBLE */
2570 tcg_gen_mov_i32(tmp32, AREG(insn, 0));
2571 switch ((insn >> 3) & 7) {
2572 case 2:
2573 case 3:
2574 break;
2575 case 4:
2576 tcg_gen_addi_i32(tmp32, tmp32, -8);
2577 break;
2578 case 5:
2579 offset = cpu_ldsw_code(env, s->pc);
2580 s->pc += 2;
2581 tcg_gen_addi_i32(tmp32, tmp32, offset);
2582 break;
2583 default:
2584 goto undef;
2585 }
2586 gen_store64(s, tmp32, src);
2587 switch ((insn >> 3) & 7) {
2588 case 3:
2589 tcg_gen_addi_i32(tmp32, tmp32, 8);
2590 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2591 break;
2592 case 4:
2593 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2594 break;
2595 }
2596 tcg_temp_free_i32(tmp32);
2597 return;
2598 case 6:
2599 opsize = OS_BYTE;
2600 gen_helper_f64_to_i32(tmp32, cpu_env, src);
2601 break;
2602 default:
2603 goto undef;
2604 }
2605 DEST_EA(env, insn, opsize, tmp32, NULL);
2606 tcg_temp_free_i32(tmp32);
2607 return;
2608 case 4: /* fmove to control register. */
2609 switch ((ext >> 10) & 7) {
2610 case 4: /* FPCR */
2611 /* Not implemented. Ignore writes. */
2612 break;
2613 case 1: /* FPIAR */
2614 case 2: /* FPSR */
2615 default:
2616 cpu_abort(NULL, "Unimplemented: fmove to control %d",
2617 (ext >> 10) & 7);
2618 }
2619 break;
2620 case 5: /* fmove from control register. */
2621 switch ((ext >> 10) & 7) {
2622 case 4: /* FPCR */
2623 /* Not implemented. Always return zero. */
2624 tmp32 = tcg_const_i32(0);
2625 break;
2626 case 1: /* FPIAR */
2627 case 2: /* FPSR */
2628 default:
2629 cpu_abort(NULL, "Unimplemented: fmove from control %d",
2630 (ext >> 10) & 7);
2631 goto undef;
2632 }
2633 DEST_EA(env, insn, OS_LONG, tmp32, NULL);
2634 break;
2635 case 6: /* fmovem */
2636 case 7:
2637 {
2638 TCGv addr;
2639 uint16_t mask;
2640 int i;
2641 if ((ext & 0x1f00) != 0x1000 || (ext & 0xff) == 0)
2642 goto undef;
2643 tmp32 = gen_lea(env, s, insn, OS_LONG);
2644 if (IS_NULL_QREG(tmp32)) {
2645 gen_addr_fault(s);
2646 return;
2647 }
2648 addr = tcg_temp_new_i32();
2649 tcg_gen_mov_i32(addr, tmp32);
2650 mask = 0x80;
2651 for (i = 0; i < 8; i++) {
2652 if (ext & mask) {
2653 dest = FREG(i, 0);
2654 if (ext & (1 << 13)) {
2655 /* store */
2656 tcg_gen_qemu_stf64(dest, addr, IS_USER(s));
2657 } else {
2658 /* load */
2659 tcg_gen_qemu_ldf64(dest, addr, IS_USER(s));
2660 }
2661 if (ext & (mask - 1))
2662 tcg_gen_addi_i32(addr, addr, 8);
2663 }
2664 mask >>= 1;
2665 }
2666 tcg_temp_free_i32(addr);
2667 }
2668 return;
2669 }
2670 if (ext & (1 << 14)) {
2671 /* Source effective address. */
2672 switch ((ext >> 10) & 7) {
2673 case 0: opsize = OS_LONG; break;
2674 case 1: opsize = OS_SINGLE; break;
2675 case 4: opsize = OS_WORD; break;
2676 case 5: opsize = OS_DOUBLE; break;
2677 case 6: opsize = OS_BYTE; break;
2678 default:
2679 goto undef;
2680 }
2681 if (opsize == OS_DOUBLE) {
2682 tmp32 = tcg_temp_new_i32();
2683 tcg_gen_mov_i32(tmp32, AREG(insn, 0));
2684 switch ((insn >> 3) & 7) {
2685 case 2:
2686 case 3:
2687 break;
2688 case 4:
2689 tcg_gen_addi_i32(tmp32, tmp32, -8);
2690 break;
2691 case 5:
2692 offset = cpu_ldsw_code(env, s->pc);
2693 s->pc += 2;
2694 tcg_gen_addi_i32(tmp32, tmp32, offset);
2695 break;
2696 case 7:
2697 offset = cpu_ldsw_code(env, s->pc);
2698 offset += s->pc - 2;
2699 s->pc += 2;
2700 tcg_gen_addi_i32(tmp32, tmp32, offset);
2701 break;
2702 default:
2703 goto undef;
2704 }
2705 src = gen_load64(s, tmp32);
2706 switch ((insn >> 3) & 7) {
2707 case 3:
2708 tcg_gen_addi_i32(tmp32, tmp32, 8);
2709 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2710 break;
2711 case 4:
2712 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2713 break;
2714 }
2715 tcg_temp_free_i32(tmp32);
2716 } else {
2717 SRC_EA(env, tmp32, opsize, 1, NULL);
2718 src = tcg_temp_new_i64();
2719 switch (opsize) {
2720 case OS_LONG:
2721 case OS_WORD:
2722 case OS_BYTE:
2723 gen_helper_i32_to_f64(src, cpu_env, tmp32);
2724 break;
2725 case OS_SINGLE:
2726 gen_helper_f32_to_f64(src, cpu_env, tmp32);
2727 break;
2728 }
2729 }
2730 } else {
2731 /* Source register. */
2732 src = FREG(ext, 10);
2733 }
2734 dest = FREG(ext, 7);
2735 res = tcg_temp_new_i64();
2736 if (opmode != 0x3a)
2737 tcg_gen_mov_f64(res, dest);
2738 round = 1;
2739 set_dest = 1;
2740 switch (opmode) {
2741 case 0: case 0x40: case 0x44: /* fmove */
2742 tcg_gen_mov_f64(res, src);
2743 break;
2744 case 1: /* fint */
2745 gen_helper_iround_f64(res, cpu_env, src);
2746 round = 0;
2747 break;
2748 case 3: /* fintrz */
2749 gen_helper_itrunc_f64(res, cpu_env, src);
2750 round = 0;
2751 break;
2752 case 4: case 0x41: case 0x45: /* fsqrt */
2753 gen_helper_sqrt_f64(res, cpu_env, src);
2754 break;
2755 case 0x18: case 0x58: case 0x5c: /* fabs */
2756 gen_helper_abs_f64(res, src);
2757 break;
2758 case 0x1a: case 0x5a: case 0x5e: /* fneg */
2759 gen_helper_chs_f64(res, src);
2760 break;
2761 case 0x20: case 0x60: case 0x64: /* fdiv */
2762 gen_helper_div_f64(res, cpu_env, res, src);
2763 break;
2764 case 0x22: case 0x62: case 0x66: /* fadd */
2765 gen_helper_add_f64(res, cpu_env, res, src);
2766 break;
2767 case 0x23: case 0x63: case 0x67: /* fmul */
2768 gen_helper_mul_f64(res, cpu_env, res, src);
2769 break;
2770 case 0x28: case 0x68: case 0x6c: /* fsub */
2771 gen_helper_sub_f64(res, cpu_env, res, src);
2772 break;
2773 case 0x38: /* fcmp */
2774 gen_helper_sub_cmp_f64(res, cpu_env, res, src);
2775 set_dest = 0;
2776 round = 0;
2777 break;
2778 case 0x3a: /* ftst */
2779 tcg_gen_mov_f64(res, src);
2780 set_dest = 0;
2781 round = 0;
2782 break;
2783 default:
2784 goto undef;
2785 }
2786 if (ext & (1 << 14)) {
2787 tcg_temp_free_i64(src);
2788 }
2789 if (round) {
2790 if (opmode & 0x40) {
2791 if ((opmode & 0x4) != 0)
2792 round = 0;
2793 } else if ((s->fpcr & M68K_FPCR_PREC) == 0) {
2794 round = 0;
2795 }
2796 }
2797 if (round) {
2798 TCGv tmp = tcg_temp_new_i32();
2799 gen_helper_f64_to_f32(tmp, cpu_env, res);
2800 gen_helper_f32_to_f64(res, cpu_env, tmp);
2801 tcg_temp_free_i32(tmp);
2802 }
2803 tcg_gen_mov_f64(QREG_FP_RESULT, res);
2804 if (set_dest) {
2805 tcg_gen_mov_f64(dest, res);
2806 }
2807 tcg_temp_free_i64(res);
2808 return;
2809 undef:
2810 /* FIXME: Is this right for offset addressing modes? */
2811 s->pc -= 2;
2812 disas_undef_fpu(env, s, insn);
2813 }
2814
2815 DISAS_INSN(fbcc)
2816 {
2817 uint32_t offset;
2818 uint32_t addr;
2819 TCGv flag;
2820 TCGLabel *l1;
2821
2822 addr = s->pc;
2823 offset = cpu_ldsw_code(env, s->pc);
2824 s->pc += 2;
2825 if (insn & (1 << 6)) {
2826 offset = (offset << 16) | read_im16(env, s);
2827 }
2828
2829 l1 = gen_new_label();
2830 /* TODO: Raise BSUN exception. */
2831 flag = tcg_temp_new();
2832 gen_helper_compare_f64(flag, cpu_env, QREG_FP_RESULT);
2833 /* Jump to l1 if condition is true. */
2834 switch (insn & 0xf) {
2835 case 0: /* f */
2836 break;
2837 case 1: /* eq (=0) */
2838 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1);
2839 break;
2840 case 2: /* ogt (=1) */
2841 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(1), l1);
2842 break;
2843 case 3: /* oge (=0 or =1) */
2844 tcg_gen_brcond_i32(TCG_COND_LEU, flag, tcg_const_i32(1), l1);
2845 break;
2846 case 4: /* olt (=-1) */
2847 tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(0), l1);
2848 break;
2849 case 5: /* ole (=-1 or =0) */
2850 tcg_gen_brcond_i32(TCG_COND_LE, flag, tcg_const_i32(0), l1);
2851 break;
2852 case 6: /* ogl (=-1 or =1) */
2853 tcg_gen_andi_i32(flag, flag, 1);
2854 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1);
2855 break;
2856 case 7: /* or (=2) */
2857 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(2), l1);
2858 break;
2859 case 8: /* un (<2) */
2860 tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(2), l1);
2861 break;
2862 case 9: /* ueq (=0 or =2) */
2863 tcg_gen_andi_i32(flag, flag, 1);
2864 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1);
2865 break;
2866 case 10: /* ugt (>0) */
2867 tcg_gen_brcond_i32(TCG_COND_GT, flag, tcg_const_i32(0), l1);
2868 break;
2869 case 11: /* uge (>=0) */
2870 tcg_gen_brcond_i32(TCG_COND_GE, flag, tcg_const_i32(0), l1);
2871 break;
2872 case 12: /* ult (=-1 or =2) */
2873 tcg_gen_brcond_i32(TCG_COND_GEU, flag, tcg_const_i32(2), l1);
2874 break;
2875 case 13: /* ule (!=1) */
2876 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(1), l1);
2877 break;
2878 case 14: /* ne (!=0) */
2879 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1);
2880 break;
2881 case 15: /* t */
2882 tcg_gen_br(l1);
2883 break;
2884 }
2885 gen_jmp_tb(s, 0, s->pc);
2886 gen_set_label(l1);
2887 gen_jmp_tb(s, 1, addr + offset);
2888 }
2889
2890 DISAS_INSN(frestore)
2891 {
2892 M68kCPU *cpu = m68k_env_get_cpu(env);
2893
2894 /* TODO: Implement frestore. */
2895 cpu_abort(CPU(cpu), "FRESTORE not implemented");
2896 }
2897
2898 DISAS_INSN(fsave)
2899 {
2900 M68kCPU *cpu = m68k_env_get_cpu(env);
2901
2902 /* TODO: Implement fsave. */
2903 cpu_abort(CPU(cpu), "FSAVE not implemented");
2904 }
2905
2906 static inline TCGv gen_mac_extract_word(DisasContext *s, TCGv val, int upper)
2907 {
2908 TCGv tmp = tcg_temp_new();
2909 if (s->env->macsr & MACSR_FI) {
2910 if (upper)
2911 tcg_gen_andi_i32(tmp, val, 0xffff0000);
2912 else
2913 tcg_gen_shli_i32(tmp, val, 16);
2914 } else if (s->env->macsr & MACSR_SU) {
2915 if (upper)
2916 tcg_gen_sari_i32(tmp, val, 16);
2917 else
2918 tcg_gen_ext16s_i32(tmp, val);
2919 } else {
2920 if (upper)
2921 tcg_gen_shri_i32(tmp, val, 16);
2922 else
2923 tcg_gen_ext16u_i32(tmp, val);
2924 }
2925 return tmp;
2926 }
2927
2928 static void gen_mac_clear_flags(void)
2929 {
2930 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR,
2931 ~(MACSR_V | MACSR_Z | MACSR_N | MACSR_EV));
2932 }
2933
2934 DISAS_INSN(mac)
2935 {
2936 TCGv rx;
2937 TCGv ry;
2938 uint16_t ext;
2939 int acc;
2940 TCGv tmp;
2941 TCGv addr;
2942 TCGv loadval;
2943 int dual;
2944 TCGv saved_flags;
2945
2946 if (!s->done_mac) {
2947 s->mactmp = tcg_temp_new_i64();
2948 s->done_mac = 1;
2949 }
2950
2951 ext = read_im16(env, s);
2952
2953 acc = ((insn >> 7) & 1) | ((ext >> 3) & 2);
2954 dual = ((insn & 0x30) != 0 && (ext & 3) != 0);
2955 if (dual && !m68k_feature(s->env, M68K_FEATURE_CF_EMAC_B)) {
2956 disas_undef(env, s, insn);
2957 return;
2958 }
2959 if (insn & 0x30) {
2960 /* MAC with load. */
2961 tmp = gen_lea(env, s, insn, OS_LONG);
2962 addr = tcg_temp_new();
2963 tcg_gen_and_i32(addr, tmp, QREG_MAC_MASK);
2964 /* Load the value now to ensure correct exception behavior.
2965 Perform writeback after reading the MAC inputs. */
2966 loadval = gen_load(s, OS_LONG, addr, 0);
2967
2968 acc ^= 1;
2969 rx = (ext & 0x8000) ? AREG(ext, 12) : DREG(insn, 12);
2970 ry = (ext & 8) ? AREG(ext, 0) : DREG(ext, 0);
2971 } else {
2972 loadval = addr = NULL_QREG;
2973 rx = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9);
2974 ry = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
2975 }
2976
2977 gen_mac_clear_flags();
2978 #if 0
2979 l1 = -1;
2980 /* Disabled because conditional branches clobber temporary vars. */
2981 if ((s->env->macsr & MACSR_OMC) != 0 && !dual) {
2982 /* Skip the multiply if we know we will ignore it. */
2983 l1 = gen_new_label();
2984 tmp = tcg_temp_new();
2985 tcg_gen_andi_i32(tmp, QREG_MACSR, 1 << (acc + 8));
2986 gen_op_jmp_nz32(tmp, l1);
2987 }
2988 #endif
2989
2990 if ((ext & 0x0800) == 0) {
2991 /* Word. */
2992 rx = gen_mac_extract_word(s, rx, (ext & 0x80) != 0);
2993 ry = gen_mac_extract_word(s, ry, (ext & 0x40) != 0);
2994 }
2995 if (s->env->macsr & MACSR_FI) {
2996 gen_helper_macmulf(s->mactmp, cpu_env, rx, ry);
2997 } else {
2998 if (s->env->macsr & MACSR_SU)
2999 gen_helper_macmuls(s->mactmp, cpu_env, rx, ry);
3000 else
3001 gen_helper_macmulu(s->mactmp, cpu_env, rx, ry);
3002 switch ((ext >> 9) & 3) {
3003 case 1:
3004 tcg_gen_shli_i64(s->mactmp, s->mactmp, 1);
3005 break;
3006 case 3:
3007 tcg_gen_shri_i64(s->mactmp, s->mactmp, 1);
3008 break;
3009 }
3010 }
3011
3012 if (dual) {
3013 /* Save the overflow flag from the multiply. */
3014 saved_flags = tcg_temp_new();
3015 tcg_gen_mov_i32(saved_flags, QREG_MACSR);
3016 } else {
3017 saved_flags = NULL_QREG;
3018 }
3019
3020 #if 0
3021 /* Disabled because conditional branches clobber temporary vars. */
3022 if ((s->env->macsr & MACSR_OMC) != 0 && dual) {
3023 /* Skip the accumulate if the value is already saturated. */
3024 l1 = gen_new_label();
3025 tmp = tcg_temp_new();
3026 gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc));
3027 gen_op_jmp_nz32(tmp, l1);
3028 }
3029 #endif
3030
3031 if (insn & 0x100)
3032 tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp);
3033 else
3034 tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp);
3035
3036 if (s->env->macsr & MACSR_FI)
3037 gen_helper_macsatf(cpu_env, tcg_const_i32(acc));
3038 else if (s->env->macsr & MACSR_SU)
3039 gen_helper_macsats(cpu_env, tcg_const_i32(acc));
3040 else
3041 gen_helper_macsatu(cpu_env, tcg_const_i32(acc));
3042
3043 #if 0
3044 /* Disabled because conditional branches clobber temporary vars. */
3045 if (l1 != -1)
3046 gen_set_label(l1);
3047 #endif
3048
3049 if (dual) {
3050 /* Dual accumulate variant. */
3051 acc = (ext >> 2) & 3;
3052 /* Restore the overflow flag from the multiplier. */
3053 tcg_gen_mov_i32(QREG_MACSR, saved_flags);
3054 #if 0
3055 /* Disabled because conditional branches clobber temporary vars. */
3056 if ((s->env->macsr & MACSR_OMC) != 0) {
3057 /* Skip the accumulate if the value is already saturated. */
3058 l1 = gen_new_label();
3059 tmp = tcg_temp_new();
3060 gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc));
3061 gen_op_jmp_nz32(tmp, l1);
3062 }
3063 #endif
3064 if (ext & 2)
3065 tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp);
3066 else
3067 tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp);
3068 if (s->env->macsr & MACSR_FI)
3069 gen_helper_macsatf(cpu_env, tcg_const_i32(acc));
3070 else if (s->env->macsr & MACSR_SU)
3071 gen_helper_macsats(cpu_env, tcg_const_i32(acc));
3072 else
3073 gen_helper_macsatu(cpu_env, tcg_const_i32(acc));
3074 #if 0
3075 /* Disabled because conditional branches clobber temporary vars. */
3076 if (l1 != -1)
3077 gen_set_label(l1);
3078 #endif
3079 }
3080 gen_helper_mac_set_flags(cpu_env, tcg_const_i32(acc));
3081
3082 if (insn & 0x30) {
3083 TCGv rw;
3084 rw = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9);
3085 tcg_gen_mov_i32(rw, loadval);
3086 /* FIXME: Should address writeback happen with the masked or
3087 unmasked value? */
3088 switch ((insn >> 3) & 7) {
3089 case 3: /* Post-increment. */
3090 tcg_gen_addi_i32(AREG(insn, 0), addr, 4);
3091 break;
3092 case 4: /* Pre-decrement. */
3093 tcg_gen_mov_i32(AREG(insn, 0), addr);
3094 }
3095 }
3096 }
3097
3098 DISAS_INSN(from_mac)
3099 {
3100 TCGv rx;
3101 TCGv_i64 acc;
3102 int accnum;
3103
3104 rx = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
3105 accnum = (insn >> 9) & 3;
3106 acc = MACREG(accnum);
3107 if (s->env->macsr & MACSR_FI) {
3108 gen_helper_get_macf(rx, cpu_env, acc);
3109 } else if ((s->env->macsr & MACSR_OMC) == 0) {
3110 tcg_gen_extrl_i64_i32(rx, acc);
3111 } else if (s->env->macsr & MACSR_SU) {
3112 gen_helper_get_macs(rx, acc);
3113 } else {
3114 gen_helper_get_macu(rx, acc);
3115 }
3116 if (insn & 0x40) {
3117 tcg_gen_movi_i64(acc, 0);
3118 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum));
3119 }
3120 }
3121
3122 DISAS_INSN(move_mac)
3123 {
3124 /* FIXME: This can be done without a helper. */
3125 int src;
3126 TCGv dest;
3127 src = insn & 3;
3128 dest = tcg_const_i32((insn >> 9) & 3);
3129 gen_helper_mac_move(cpu_env, dest, tcg_const_i32(src));
3130 gen_mac_clear_flags();
3131 gen_helper_mac_set_flags(cpu_env, dest);
3132 }
3133
3134 DISAS_INSN(from_macsr)
3135 {
3136 TCGv reg;
3137
3138 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
3139 tcg_gen_mov_i32(reg, QREG_MACSR);
3140 }
3141
3142 DISAS_INSN(from_mask)
3143 {
3144 TCGv reg;
3145 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
3146 tcg_gen_mov_i32(reg, QREG_MAC_MASK);
3147 }
3148
3149 DISAS_INSN(from_mext)
3150 {
3151 TCGv reg;
3152 TCGv acc;
3153 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
3154 acc = tcg_const_i32((insn & 0x400) ? 2 : 0);
3155 if (s->env->macsr & MACSR_FI)
3156 gen_helper_get_mac_extf(reg, cpu_env, acc);
3157 else
3158 gen_helper_get_mac_exti(reg, cpu_env, acc);
3159 }
3160
3161 DISAS_INSN(macsr_to_ccr)
3162 {
3163 TCGv tmp = tcg_temp_new();
3164 tcg_gen_andi_i32(tmp, QREG_MACSR, 0xf);
3165 gen_helper_set_sr(cpu_env, tmp);
3166 tcg_temp_free(tmp);
3167 set_cc_op(s, CC_OP_FLAGS);
3168 }
3169
3170 DISAS_INSN(to_mac)
3171 {
3172 TCGv_i64 acc;
3173 TCGv val;
3174 int accnum;
3175 accnum = (insn >> 9) & 3;
3176 acc = MACREG(accnum);
3177 SRC_EA(env, val, OS_LONG, 0, NULL);
3178 if (s->env->macsr & MACSR_FI) {
3179 tcg_gen_ext_i32_i64(acc, val);
3180 tcg_gen_shli_i64(acc, acc, 8);
3181 } else if (s->env->macsr & MACSR_SU) {
3182 tcg_gen_ext_i32_i64(acc, val);
3183 } else {
3184 tcg_gen_extu_i32_i64(acc, val);
3185 }
3186 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum));
3187 gen_mac_clear_flags();
3188 gen_helper_mac_set_flags(cpu_env, tcg_const_i32(accnum));
3189 }
3190
3191 DISAS_INSN(to_macsr)
3192 {
3193 TCGv val;
3194 SRC_EA(env, val, OS_LONG, 0, NULL);
3195 gen_helper_set_macsr(cpu_env, val);
3196 gen_lookup_tb(s);
3197 }
3198
3199 DISAS_INSN(to_mask)
3200 {
3201 TCGv val;
3202 SRC_EA(env, val, OS_LONG, 0, NULL);
3203 tcg_gen_ori_i32(QREG_MAC_MASK, val, 0xffff0000);
3204 }
3205
3206 DISAS_INSN(to_mext)
3207 {
3208 TCGv val;
3209 TCGv acc;
3210 SRC_EA(env, val, OS_LONG, 0, NULL);
3211 acc = tcg_const_i32((insn & 0x400) ? 2 : 0);
3212 if (s->env->macsr & MACSR_FI)
3213 gen_helper_set_mac_extf(cpu_env, val, acc);
3214 else if (s->env->macsr & MACSR_SU)
3215 gen_helper_set_mac_exts(cpu_env, val, acc);
3216 else
3217 gen_helper_set_mac_extu(cpu_env, val, acc);
3218 }
3219
3220 static disas_proc opcode_table[65536];
3221
3222 static void
3223 register_opcode (disas_proc proc, uint16_t opcode, uint16_t mask)
3224 {
3225 int i;
3226 int from;
3227 int to;
3228
3229 /* Sanity check. All set bits must be included in the mask. */
3230 if (opcode & ~mask) {
3231 fprintf(stderr,
3232 "qemu internal error: bogus opcode definition %04x/%04x\n",
3233 opcode, mask);
3234 abort();
3235 }
3236 /* This could probably be cleverer. For now just optimize the case where
3237 the top bits are known. */
3238 /* Find the first zero bit in the mask. */
3239 i = 0x8000;
3240 while ((i & mask) != 0)
3241 i >>= 1;
3242 /* Iterate over all combinations of this and lower bits. */
3243 if (i == 0)
3244 i = 1;
3245 else
3246 i <<= 1;
3247 from = opcode & ~(i - 1);
3248 to = from + i;
3249 for (i = from; i < to; i++) {
3250 if ((i & mask) == opcode)
3251 opcode_table[i] = proc;
3252 }
3253 }
3254
3255 /* Register m68k opcode handlers. Order is important.
3256 Later insn override earlier ones. */
3257 void register_m68k_insns (CPUM68KState *env)
3258 {
3259 /* Build the opcode table only once to avoid
3260 multithreading issues. */
3261 if (opcode_table[0] != NULL) {
3262 return;
3263 }
3264
3265 /* use BASE() for instruction available
3266 * for CF_ISA_A and M68000.
3267 */
3268 #define BASE(name, opcode, mask) \
3269 register_opcode(disas_##name, 0x##opcode, 0x##mask)
3270 #define INSN(name, opcode, mask, feature) do { \
3271 if (m68k_feature(env, M68K_FEATURE_##feature)) \
3272 BASE(name, opcode, mask); \
3273 } while(0)
3274 BASE(undef, 0000, 0000);
3275 INSN(arith_im, 0080, fff8, CF_ISA_A);
3276 INSN(arith_im, 0000, ff00, M68000);
3277 INSN(undef, 00c0, ffc0, M68000);
3278 INSN(bitrev, 00c0, fff8, CF_ISA_APLUSC);
3279 BASE(bitop_reg, 0100, f1c0);
3280 BASE(bitop_reg, 0140, f1c0);
3281 BASE(bitop_reg, 0180, f1c0);
3282 BASE(bitop_reg, 01c0, f1c0);
3283 INSN(arith_im, 0280, fff8, CF_ISA_A);
3284 INSN(arith_im, 0200, ff00, M68000);
3285 INSN(undef, 02c0, ffc0, M68000);
3286 INSN(byterev, 02c0, fff8, CF_ISA_APLUSC);
3287 INSN(arith_im, 0480, fff8, CF_ISA_A);
3288 INSN(arith_im, 0400, ff00, M68000);
3289 INSN(undef, 04c0, ffc0, M68000);
3290 INSN(arith_im, 0600, ff00, M68000);
3291 INSN(undef, 06c0, ffc0, M68000);
3292 INSN(ff1, 04c0, fff8, CF_ISA_APLUSC);
3293 INSN(arith_im, 0680, fff8, CF_ISA_A);
3294 INSN(arith_im, 0c00, ff38, CF_ISA_A);
3295 INSN(arith_im, 0c00, ff00, M68000);
3296 BASE(bitop_im, 0800, ffc0);
3297 BASE(bitop_im, 0840, ffc0);
3298 BASE(bitop_im, 0880, ffc0);
3299 BASE(bitop_im, 08c0, ffc0);
3300 INSN(arith_im, 0a80, fff8, CF_ISA_A);
3301 INSN(arith_im, 0a00, ff00, M68000);
3302 BASE(move, 1000, f000);
3303 BASE(move, 2000, f000);
3304 BASE(move, 3000, f000);
3305 INSN(strldsr, 40e7, ffff, CF_ISA_APLUSC);
3306 INSN(negx, 4080, fff8, CF_ISA_A);
3307 INSN(negx, 4000, ff00, M68000);
3308 INSN(undef, 40c0, ffc0, M68000);
3309 INSN(move_from_sr, 40c0, fff8, CF_ISA_A);
3310 INSN(move_from_sr, 40c0, ffc0, M68000);
3311 BASE(lea, 41c0, f1c0);
3312 BASE(clr, 4200, ff00);
3313 BASE(undef, 42c0, ffc0);
3314 INSN(move_from_ccr, 42c0, fff8, CF_ISA_A);
3315 INSN(move_from_ccr, 42c0, ffc0, M68000);
3316 INSN(neg, 4480, fff8, CF_ISA_A);
3317 INSN(neg, 4400, ff00, M68000);
3318 INSN(undef, 44c0, ffc0, M68000);
3319 BASE(move_to_ccr, 44c0, ffc0);
3320 INSN(not, 4680, fff8, CF_ISA_A);
3321 INSN(not, 4600, ff00, M68000);
3322 INSN(undef, 46c0, ffc0, M68000);
3323 INSN(move_to_sr, 46c0, ffc0, CF_ISA_A);
3324 INSN(linkl, 4808, fff8, M68000);
3325 BASE(pea, 4840, ffc0);
3326 BASE(swap, 4840, fff8);
3327 INSN(bkpt, 4848, fff8, BKPT);
3328 BASE(movem, 48c0, fbc0);
3329 BASE(ext, 4880, fff8);
3330 BASE(ext, 48c0, fff8);
3331 BASE(ext, 49c0, fff8);
3332 BASE(tst, 4a00, ff00);
3333 INSN(tas, 4ac0, ffc0, CF_ISA_B);
3334 INSN(tas, 4ac0, ffc0, M68000);
3335 INSN(halt, 4ac8, ffff, CF_ISA_A);
3336 INSN(pulse, 4acc, ffff, CF_ISA_A);
3337 BASE(illegal, 4afc, ffff);
3338 INSN(mull, 4c00, ffc0, CF_ISA_A);
3339 INSN(mull, 4c00, ffc0, LONG_MULDIV);
3340 INSN(divl, 4c40, ffc0, CF_ISA_A);
3341 INSN(divl, 4c40, ffc0, LONG_MULDIV);
3342 INSN(sats, 4c80, fff8, CF_ISA_B);
3343 BASE(trap, 4e40, fff0);
3344 BASE(link, 4e50, fff8);
3345 BASE(unlk, 4e58, fff8);
3346 INSN(move_to_usp, 4e60, fff8, USP);
3347 INSN(move_from_usp, 4e68, fff8, USP);
3348 BASE(nop, 4e71, ffff);
3349 BASE(stop, 4e72, ffff);
3350 BASE(rte, 4e73, ffff);
3351 BASE(rts, 4e75, ffff);
3352 INSN(movec, 4e7b, ffff, CF_ISA_A);
3353 BASE(jump, 4e80, ffc0);
3354 BASE(jump, 4ec0, ffc0);
3355 INSN(addsubq, 5000, f080, M68000);
3356 BASE(addsubq, 5080, f0c0);
3357 INSN(scc, 50c0, f0f8, CF_ISA_A); /* Scc.B Dx */
3358 INSN(scc, 50c0, f0c0, M68000); /* Scc.B <EA> */
3359 INSN(dbcc, 50c8, f0f8, M68000);
3360 INSN(tpf, 51f8, fff8, CF_ISA_A);
3361
3362 /* Branch instructions. */
3363 BASE(branch, 6000, f000);
3364 /* Disable long branch instructions, then add back the ones we want. */
3365 BASE(undef, 60ff, f0ff); /* All long branches. */
3366 INSN(branch, 60ff, f0ff, CF_ISA_B);
3367 INSN(undef, 60ff, ffff, CF_ISA_B); /* bra.l */
3368 INSN(branch, 60ff, ffff, BRAL);
3369 INSN(branch, 60ff, f0ff, BCCL);
3370
3371 BASE(moveq, 7000, f100);
3372 INSN(mvzs, 7100, f100, CF_ISA_B);
3373 BASE(or, 8000, f000);
3374 BASE(divw, 80c0, f0c0);
3375 BASE(addsub, 9000, f000);
3376 INSN(undef, 90c0, f0c0, CF_ISA_A);
3377 INSN(subx_reg, 9180, f1f8, CF_ISA_A);
3378 INSN(subx_reg, 9100, f138, M68000);
3379 INSN(subx_mem, 9108, f138, M68000);
3380 INSN(suba, 91c0, f1c0, CF_ISA_A);
3381 INSN(suba, 90c0, f0c0, M68000);
3382
3383 BASE(undef_mac, a000, f000);
3384 INSN(mac, a000, f100, CF_EMAC);
3385 INSN(from_mac, a180, f9b0, CF_EMAC);
3386 INSN(move_mac, a110, f9fc, CF_EMAC);
3387 INSN(from_macsr,a980, f9f0, CF_EMAC);
3388 INSN(from_mask, ad80, fff0, CF_EMAC);
3389 INSN(from_mext, ab80, fbf0, CF_EMAC);
3390 INSN(macsr_to_ccr, a9c0, ffff, CF_EMAC);
3391 INSN(to_mac, a100, f9c0, CF_EMAC);
3392 INSN(to_macsr, a900, ffc0, CF_EMAC);
3393 INSN(to_mext, ab00, fbc0, CF_EMAC);
3394 INSN(to_mask, ad00, ffc0, CF_EMAC);
3395
3396 INSN(mov3q, a140, f1c0, CF_ISA_B);
3397 INSN(cmp, b000, f1c0, CF_ISA_B); /* cmp.b */
3398 INSN(cmp, b040, f1c0, CF_ISA_B); /* cmp.w */
3399 INSN(cmpa, b0c0, f1c0, CF_ISA_B); /* cmpa.w */
3400 INSN(cmp, b080, f1c0, CF_ISA_A);
3401 INSN(cmpa, b1c0, f1c0, CF_ISA_A);
3402 INSN(cmp, b000, f100, M68000);
3403 INSN(eor, b100, f100, M68000);
3404 INSN(cmpa, b0c0, f0c0, M68000);
3405 INSN(eor, b180, f1c0, CF_ISA_A);
3406 BASE(and, c000, f000);
3407 INSN(exg_dd, c140, f1f8, M68000);
3408 INSN(exg_aa, c148, f1f8, M68000);
3409 INSN(exg_da, c188, f1f8, M68000);
3410 BASE(mulw, c0c0, f0c0);
3411 BASE(addsub, d000, f000);
3412 INSN(undef, d0c0, f0c0, CF_ISA_A);
3413 INSN(addx_reg, d180, f1f8, CF_ISA_A);
3414 INSN(addx_reg, d100, f138, M68000);
3415 INSN(addx_mem, d108, f138, M68000);
3416 INSN(adda, d1c0, f1c0, CF_ISA_A);
3417 INSN(adda, d0c0, f0c0, M68000);
3418 INSN(shift_im, e080, f0f0, CF_ISA_A);
3419 INSN(shift_reg, e0a0, f0f0, CF_ISA_A);
3420 INSN(undef_fpu, f000, f000, CF_ISA_A);
3421 INSN(fpu, f200, ffc0, CF_FPU);
3422 INSN(fbcc, f280, ffc0, CF_FPU);
3423 INSN(frestore, f340, ffc0, CF_FPU);
3424 INSN(fsave, f340, ffc0, CF_FPU);
3425 INSN(intouch, f340, ffc0, CF_ISA_A);
3426 INSN(cpushl, f428, ff38, CF_ISA_A);
3427 INSN(wddata, fb00, ff00, CF_ISA_A);
3428 INSN(wdebug, fbc0, ffc0, CF_ISA_A);
3429 #undef INSN
3430 }
3431
3432 /* ??? Some of this implementation is not exception safe. We should always
3433 write back the result to memory before setting the condition codes. */
3434 static void disas_m68k_insn(CPUM68KState * env, DisasContext *s)
3435 {
3436 uint16_t insn;
3437
3438 insn = read_im16(env, s);
3439
3440 opcode_table[insn](env, s, insn);
3441 }
3442
3443 /* generate intermediate code for basic block 'tb'. */
3444 void gen_intermediate_code(CPUM68KState *env, TranslationBlock *tb)
3445 {
3446 M68kCPU *cpu = m68k_env_get_cpu(env);
3447 CPUState *cs = CPU(cpu);
3448 DisasContext dc1, *dc = &dc1;
3449 target_ulong pc_start;
3450 int pc_offset;
3451 int num_insns;
3452 int max_insns;
3453
3454 /* generate intermediate code */
3455 pc_start = tb->pc;
3456
3457 dc->tb = tb;
3458
3459 dc->env = env;
3460 dc->is_jmp = DISAS_NEXT;
3461 dc->pc = pc_start;
3462 dc->cc_op = CC_OP_DYNAMIC;
3463 dc->cc_op_synced = 1;
3464 dc->singlestep_enabled = cs->singlestep_enabled;
3465 dc->fpcr = env->fpcr;
3466 dc->user = (env->sr & SR_S) == 0;
3467 dc->done_mac = 0;
3468 num_insns = 0;
3469 max_insns = tb->cflags & CF_COUNT_MASK;
3470 if (max_insns == 0) {
3471 max_insns = CF_COUNT_MASK;
3472 }
3473 if (max_insns > TCG_MAX_INSNS) {
3474 max_insns = TCG_MAX_INSNS;
3475 }
3476
3477 gen_tb_start(tb);
3478 do {
3479 pc_offset = dc->pc - pc_start;
3480 gen_throws_exception = NULL;
3481 tcg_gen_insn_start(dc->pc, dc->cc_op);
3482 num_insns++;
3483
3484 if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
3485 gen_exception(dc, dc->pc, EXCP_DEBUG);
3486 dc->is_jmp = DISAS_JUMP;
3487 /* The address covered by the breakpoint must be included in
3488 [tb->pc, tb->pc + tb->size) in order to for it to be
3489 properly cleared -- thus we increment the PC here so that
3490 the logic setting tb->size below does the right thing. */
3491 dc->pc += 2;
3492 break;
3493 }
3494
3495 if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) {
3496 gen_io_start();
3497 }
3498
3499 dc->insn_pc = dc->pc;
3500 disas_m68k_insn(env, dc);
3501 } while (!dc->is_jmp && !tcg_op_buf_full() &&
3502 !cs->singlestep_enabled &&
3503 !singlestep &&
3504 (pc_offset) < (TARGET_PAGE_SIZE - 32) &&
3505 num_insns < max_insns);
3506
3507 if (tb->cflags & CF_LAST_IO)
3508 gen_io_end();
3509 if (unlikely(cs->singlestep_enabled)) {
3510 /* Make sure the pc is updated, and raise a debug exception. */
3511 if (!dc->is_jmp) {
3512 update_cc_op(dc);
3513 tcg_gen_movi_i32(QREG_PC, dc->pc);
3514 }
3515 gen_helper_raise_exception(cpu_env, tcg_const_i32(EXCP_DEBUG));
3516 } else {
3517 switch(dc->is_jmp) {
3518 case DISAS_NEXT:
3519 update_cc_op(dc);
3520 gen_jmp_tb(dc, 0, dc->pc);
3521 break;
3522 default:
3523 case DISAS_JUMP:
3524 case DISAS_UPDATE:
3525 update_cc_op(dc);
3526 /* indicate that the hash table must be used to find the next TB */
3527 tcg_gen_exit_tb(0);
3528 break;
3529 case DISAS_TB_JUMP:
3530 /* nothing more to generate */
3531 break;
3532 }
3533 }
3534 gen_tb_end(tb, num_insns);
3535
3536 #ifdef DEBUG_DISAS
3537 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
3538 && qemu_log_in_addr_range(pc_start)) {
3539 qemu_log("----------------\n");
3540 qemu_log("IN: %s\n", lookup_symbol(pc_start));
3541 log_target_disas(cs, pc_start, dc->pc - pc_start, 0);
3542 qemu_log("\n");
3543 }
3544 #endif
3545 tb->size = dc->pc - pc_start;
3546 tb->icount = num_insns;
3547 }
3548
3549 void m68k_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
3550 int flags)
3551 {
3552 M68kCPU *cpu = M68K_CPU(cs);
3553 CPUM68KState *env = &cpu->env;
3554 int i;
3555 uint16_t sr;
3556 CPU_DoubleU u;
3557 for (i = 0; i < 8; i++)
3558 {
3559 u.d = env->fregs[i];
3560 cpu_fprintf(f, "D%d = %08x A%d = %08x F%d = %08x%08x (%12g)\n",
3561 i, env->dregs[i], i, env->aregs[i],
3562 i, u.l.upper, u.l.lower, *(double *)&u.d);
3563 }
3564 cpu_fprintf (f, "PC = %08x ", env->pc);
3565 sr = env->sr | cpu_m68k_get_ccr(env);
3566 cpu_fprintf(f, "SR = %04x %c%c%c%c%c ", sr, (sr & CCF_X) ? 'X' : '-',
3567 (sr & CCF_N) ? 'N' : '-', (sr & CCF_Z) ? 'Z' : '-',
3568 (sr & CCF_V) ? 'V' : '-', (sr & CCF_C) ? 'C' : '-');
3569 cpu_fprintf (f, "FPRESULT = %12g\n", *(double *)&env->fp_result);
3570 }
3571
3572 void restore_state_to_opc(CPUM68KState *env, TranslationBlock *tb,
3573 target_ulong *data)
3574 {
3575 int cc_op = data[1];
3576 env->pc = data[0];
3577 if (cc_op != CC_OP_DYNAMIC) {
3578 env->cc_op = cc_op;
3579 }
3580 }