]> git.proxmox.com Git - mirror_qemu.git/blob - tcg/sparc64/tcg-target.c.inc
Merge tag 'q800-for-8.2-pull-request' of https://github.com/vivier/qemu-m68k into...
[mirror_qemu.git] / tcg / sparc64 / tcg-target.c.inc
1 /*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25 /* We only support generating code for 64-bit mode. */
26 #ifndef __arch64__
27 #error "unsupported code generation mode"
28 #endif
29
30 #include "../tcg-ldst.c.inc"
31 #include "../tcg-pool.c.inc"
32
33 #ifdef CONFIG_DEBUG_TCG
34 static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = {
35 "%g0",
36 "%g1",
37 "%g2",
38 "%g3",
39 "%g4",
40 "%g5",
41 "%g6",
42 "%g7",
43 "%o0",
44 "%o1",
45 "%o2",
46 "%o3",
47 "%o4",
48 "%o5",
49 "%o6",
50 "%o7",
51 "%l0",
52 "%l1",
53 "%l2",
54 "%l3",
55 "%l4",
56 "%l5",
57 "%l6",
58 "%l7",
59 "%i0",
60 "%i1",
61 "%i2",
62 "%i3",
63 "%i4",
64 "%i5",
65 "%i6",
66 "%i7",
67 };
68 #endif
69
70 #define TCG_CT_CONST_S11 0x100
71 #define TCG_CT_CONST_S13 0x200
72 #define TCG_CT_CONST_ZERO 0x400
73
74 #define ALL_GENERAL_REGS MAKE_64BIT_MASK(0, 32)
75
76 /* Define some temporary registers. T3 is used for constant generation. */
77 #define TCG_REG_T1 TCG_REG_G1
78 #define TCG_REG_T2 TCG_REG_G2
79 #define TCG_REG_T3 TCG_REG_O7
80
81 #ifndef CONFIG_SOFTMMU
82 # define TCG_GUEST_BASE_REG TCG_REG_I5
83 #endif
84
85 #define TCG_REG_TB TCG_REG_I1
86
87 static const int tcg_target_reg_alloc_order[] = {
88 TCG_REG_L0,
89 TCG_REG_L1,
90 TCG_REG_L2,
91 TCG_REG_L3,
92 TCG_REG_L4,
93 TCG_REG_L5,
94 TCG_REG_L6,
95 TCG_REG_L7,
96
97 TCG_REG_I0,
98 TCG_REG_I1,
99 TCG_REG_I2,
100 TCG_REG_I3,
101 TCG_REG_I4,
102 TCG_REG_I5,
103
104 TCG_REG_G3,
105 TCG_REG_G4,
106 TCG_REG_G5,
107
108 TCG_REG_O0,
109 TCG_REG_O1,
110 TCG_REG_O2,
111 TCG_REG_O3,
112 TCG_REG_O4,
113 TCG_REG_O5,
114 };
115
116 static const int tcg_target_call_iarg_regs[6] = {
117 TCG_REG_O0,
118 TCG_REG_O1,
119 TCG_REG_O2,
120 TCG_REG_O3,
121 TCG_REG_O4,
122 TCG_REG_O5,
123 };
124
125 static TCGReg tcg_target_call_oarg_reg(TCGCallReturnKind kind, int slot)
126 {
127 tcg_debug_assert(kind == TCG_CALL_RET_NORMAL);
128 tcg_debug_assert(slot >= 0 && slot <= 3);
129 return TCG_REG_O0 + slot;
130 }
131
132 #define INSN_OP(x) ((x) << 30)
133 #define INSN_OP2(x) ((x) << 22)
134 #define INSN_OP3(x) ((x) << 19)
135 #define INSN_OPF(x) ((x) << 5)
136 #define INSN_RD(x) ((x) << 25)
137 #define INSN_RS1(x) ((x) << 14)
138 #define INSN_RS2(x) (x)
139 #define INSN_ASI(x) ((x) << 5)
140
141 #define INSN_IMM10(x) ((1 << 13) | ((x) & 0x3ff))
142 #define INSN_IMM11(x) ((1 << 13) | ((x) & 0x7ff))
143 #define INSN_IMM13(x) ((1 << 13) | ((x) & 0x1fff))
144 #define INSN_OFF16(x) ((((x) >> 2) & 0x3fff) | ((((x) >> 16) & 3) << 20))
145 #define INSN_OFF19(x) (((x) >> 2) & 0x07ffff)
146 #define INSN_COND(x) ((x) << 25)
147
148 #define COND_N 0x0
149 #define COND_E 0x1
150 #define COND_LE 0x2
151 #define COND_L 0x3
152 #define COND_LEU 0x4
153 #define COND_CS 0x5
154 #define COND_NEG 0x6
155 #define COND_VS 0x7
156 #define COND_A 0x8
157 #define COND_NE 0x9
158 #define COND_G 0xa
159 #define COND_GE 0xb
160 #define COND_GU 0xc
161 #define COND_CC 0xd
162 #define COND_POS 0xe
163 #define COND_VC 0xf
164 #define BA (INSN_OP(0) | INSN_COND(COND_A) | INSN_OP2(0x2))
165
166 #define RCOND_Z 1
167 #define RCOND_LEZ 2
168 #define RCOND_LZ 3
169 #define RCOND_NZ 5
170 #define RCOND_GZ 6
171 #define RCOND_GEZ 7
172
173 #define MOVCC_ICC (1 << 18)
174 #define MOVCC_XCC (1 << 18 | 1 << 12)
175
176 #define BPCC_ICC 0
177 #define BPCC_XCC (2 << 20)
178 #define BPCC_PT (1 << 19)
179 #define BPCC_PN 0
180 #define BPCC_A (1 << 29)
181
182 #define BPR_PT BPCC_PT
183
184 #define ARITH_ADD (INSN_OP(2) | INSN_OP3(0x00))
185 #define ARITH_ADDCC (INSN_OP(2) | INSN_OP3(0x10))
186 #define ARITH_AND (INSN_OP(2) | INSN_OP3(0x01))
187 #define ARITH_ANDCC (INSN_OP(2) | INSN_OP3(0x11))
188 #define ARITH_ANDN (INSN_OP(2) | INSN_OP3(0x05))
189 #define ARITH_OR (INSN_OP(2) | INSN_OP3(0x02))
190 #define ARITH_ORCC (INSN_OP(2) | INSN_OP3(0x12))
191 #define ARITH_ORN (INSN_OP(2) | INSN_OP3(0x06))
192 #define ARITH_XOR (INSN_OP(2) | INSN_OP3(0x03))
193 #define ARITH_SUB (INSN_OP(2) | INSN_OP3(0x04))
194 #define ARITH_SUBCC (INSN_OP(2) | INSN_OP3(0x14))
195 #define ARITH_ADDC (INSN_OP(2) | INSN_OP3(0x08))
196 #define ARITH_SUBC (INSN_OP(2) | INSN_OP3(0x0c))
197 #define ARITH_UMUL (INSN_OP(2) | INSN_OP3(0x0a))
198 #define ARITH_SMUL (INSN_OP(2) | INSN_OP3(0x0b))
199 #define ARITH_UDIV (INSN_OP(2) | INSN_OP3(0x0e))
200 #define ARITH_SDIV (INSN_OP(2) | INSN_OP3(0x0f))
201 #define ARITH_MULX (INSN_OP(2) | INSN_OP3(0x09))
202 #define ARITH_UDIVX (INSN_OP(2) | INSN_OP3(0x0d))
203 #define ARITH_SDIVX (INSN_OP(2) | INSN_OP3(0x2d))
204 #define ARITH_MOVCC (INSN_OP(2) | INSN_OP3(0x2c))
205 #define ARITH_MOVR (INSN_OP(2) | INSN_OP3(0x2f))
206
207 #define ARITH_ADDXC (INSN_OP(2) | INSN_OP3(0x36) | INSN_OPF(0x11))
208 #define ARITH_UMULXHI (INSN_OP(2) | INSN_OP3(0x36) | INSN_OPF(0x16))
209
210 #define SHIFT_SLL (INSN_OP(2) | INSN_OP3(0x25))
211 #define SHIFT_SRL (INSN_OP(2) | INSN_OP3(0x26))
212 #define SHIFT_SRA (INSN_OP(2) | INSN_OP3(0x27))
213
214 #define SHIFT_SLLX (INSN_OP(2) | INSN_OP3(0x25) | (1 << 12))
215 #define SHIFT_SRLX (INSN_OP(2) | INSN_OP3(0x26) | (1 << 12))
216 #define SHIFT_SRAX (INSN_OP(2) | INSN_OP3(0x27) | (1 << 12))
217
218 #define RDY (INSN_OP(2) | INSN_OP3(0x28) | INSN_RS1(0))
219 #define WRY (INSN_OP(2) | INSN_OP3(0x30) | INSN_RD(0))
220 #define JMPL (INSN_OP(2) | INSN_OP3(0x38))
221 #define RETURN (INSN_OP(2) | INSN_OP3(0x39))
222 #define SAVE (INSN_OP(2) | INSN_OP3(0x3c))
223 #define RESTORE (INSN_OP(2) | INSN_OP3(0x3d))
224 #define SETHI (INSN_OP(0) | INSN_OP2(0x4))
225 #define CALL INSN_OP(1)
226 #define LDUB (INSN_OP(3) | INSN_OP3(0x01))
227 #define LDSB (INSN_OP(3) | INSN_OP3(0x09))
228 #define LDUH (INSN_OP(3) | INSN_OP3(0x02))
229 #define LDSH (INSN_OP(3) | INSN_OP3(0x0a))
230 #define LDUW (INSN_OP(3) | INSN_OP3(0x00))
231 #define LDSW (INSN_OP(3) | INSN_OP3(0x08))
232 #define LDX (INSN_OP(3) | INSN_OP3(0x0b))
233 #define STB (INSN_OP(3) | INSN_OP3(0x05))
234 #define STH (INSN_OP(3) | INSN_OP3(0x06))
235 #define STW (INSN_OP(3) | INSN_OP3(0x04))
236 #define STX (INSN_OP(3) | INSN_OP3(0x0e))
237 #define LDUBA (INSN_OP(3) | INSN_OP3(0x11))
238 #define LDSBA (INSN_OP(3) | INSN_OP3(0x19))
239 #define LDUHA (INSN_OP(3) | INSN_OP3(0x12))
240 #define LDSHA (INSN_OP(3) | INSN_OP3(0x1a))
241 #define LDUWA (INSN_OP(3) | INSN_OP3(0x10))
242 #define LDSWA (INSN_OP(3) | INSN_OP3(0x18))
243 #define LDXA (INSN_OP(3) | INSN_OP3(0x1b))
244 #define STBA (INSN_OP(3) | INSN_OP3(0x15))
245 #define STHA (INSN_OP(3) | INSN_OP3(0x16))
246 #define STWA (INSN_OP(3) | INSN_OP3(0x14))
247 #define STXA (INSN_OP(3) | INSN_OP3(0x1e))
248
249 #define MEMBAR (INSN_OP(2) | INSN_OP3(0x28) | INSN_RS1(15) | (1 << 13))
250
251 #define NOP (SETHI | INSN_RD(TCG_REG_G0) | 0)
252
253 #ifndef ASI_PRIMARY_LITTLE
254 #define ASI_PRIMARY_LITTLE 0x88
255 #endif
256
257 #define LDUH_LE (LDUHA | INSN_ASI(ASI_PRIMARY_LITTLE))
258 #define LDSH_LE (LDSHA | INSN_ASI(ASI_PRIMARY_LITTLE))
259 #define LDUW_LE (LDUWA | INSN_ASI(ASI_PRIMARY_LITTLE))
260 #define LDSW_LE (LDSWA | INSN_ASI(ASI_PRIMARY_LITTLE))
261 #define LDX_LE (LDXA | INSN_ASI(ASI_PRIMARY_LITTLE))
262
263 #define STH_LE (STHA | INSN_ASI(ASI_PRIMARY_LITTLE))
264 #define STW_LE (STWA | INSN_ASI(ASI_PRIMARY_LITTLE))
265 #define STX_LE (STXA | INSN_ASI(ASI_PRIMARY_LITTLE))
266
267 #ifndef use_vis3_instructions
268 bool use_vis3_instructions;
269 #endif
270
271 static bool check_fit_i64(int64_t val, unsigned int bits)
272 {
273 return val == sextract64(val, 0, bits);
274 }
275
276 static bool check_fit_i32(int32_t val, unsigned int bits)
277 {
278 return val == sextract32(val, 0, bits);
279 }
280
281 #define check_fit_tl check_fit_i64
282 #define check_fit_ptr check_fit_i64
283
284 static bool patch_reloc(tcg_insn_unit *src_rw, int type,
285 intptr_t value, intptr_t addend)
286 {
287 const tcg_insn_unit *src_rx = tcg_splitwx_to_rx(src_rw);
288 uint32_t insn = *src_rw;
289 intptr_t pcrel;
290
291 value += addend;
292 pcrel = tcg_ptr_byte_diff((tcg_insn_unit *)value, src_rx);
293
294 switch (type) {
295 case R_SPARC_WDISP16:
296 if (!check_fit_ptr(pcrel >> 2, 16)) {
297 return false;
298 }
299 insn &= ~INSN_OFF16(-1);
300 insn |= INSN_OFF16(pcrel);
301 break;
302 case R_SPARC_WDISP19:
303 if (!check_fit_ptr(pcrel >> 2, 19)) {
304 return false;
305 }
306 insn &= ~INSN_OFF19(-1);
307 insn |= INSN_OFF19(pcrel);
308 break;
309 case R_SPARC_13:
310 if (!check_fit_ptr(value, 13)) {
311 return false;
312 }
313 insn &= ~INSN_IMM13(-1);
314 insn |= INSN_IMM13(value);
315 break;
316 default:
317 g_assert_not_reached();
318 }
319
320 *src_rw = insn;
321 return true;
322 }
323
324 /* test if a constant matches the constraint */
325 static bool tcg_target_const_match(int64_t val, TCGType type, int ct, int vece)
326 {
327 if (ct & TCG_CT_CONST) {
328 return 1;
329 }
330
331 if (type == TCG_TYPE_I32) {
332 val = (int32_t)val;
333 }
334
335 if ((ct & TCG_CT_CONST_ZERO) && val == 0) {
336 return 1;
337 } else if ((ct & TCG_CT_CONST_S11) && check_fit_tl(val, 11)) {
338 return 1;
339 } else if ((ct & TCG_CT_CONST_S13) && check_fit_tl(val, 13)) {
340 return 1;
341 } else {
342 return 0;
343 }
344 }
345
346 static void tcg_out_nop(TCGContext *s)
347 {
348 tcg_out32(s, NOP);
349 }
350
351 static void tcg_out_arith(TCGContext *s, TCGReg rd, TCGReg rs1,
352 TCGReg rs2, int op)
353 {
354 tcg_out32(s, op | INSN_RD(rd) | INSN_RS1(rs1) | INSN_RS2(rs2));
355 }
356
357 static void tcg_out_arithi(TCGContext *s, TCGReg rd, TCGReg rs1,
358 int32_t offset, int op)
359 {
360 tcg_out32(s, op | INSN_RD(rd) | INSN_RS1(rs1) | INSN_IMM13(offset));
361 }
362
363 static void tcg_out_arithc(TCGContext *s, TCGReg rd, TCGReg rs1,
364 int32_t val2, int val2const, int op)
365 {
366 tcg_out32(s, op | INSN_RD(rd) | INSN_RS1(rs1)
367 | (val2const ? INSN_IMM13(val2) : INSN_RS2(val2)));
368 }
369
370 static bool tcg_out_mov(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg)
371 {
372 if (ret != arg) {
373 tcg_out_arith(s, ret, arg, TCG_REG_G0, ARITH_OR);
374 }
375 return true;
376 }
377
378 static void tcg_out_mov_delay(TCGContext *s, TCGReg ret, TCGReg arg)
379 {
380 if (ret != arg) {
381 tcg_out_arith(s, ret, arg, TCG_REG_G0, ARITH_OR);
382 } else {
383 tcg_out_nop(s);
384 }
385 }
386
387 static void tcg_out_sethi(TCGContext *s, TCGReg ret, uint32_t arg)
388 {
389 tcg_out32(s, SETHI | INSN_RD(ret) | ((arg & 0xfffffc00) >> 10));
390 }
391
392 /* A 13-bit constant sign-extended to 64 bits. */
393 static void tcg_out_movi_s13(TCGContext *s, TCGReg ret, int32_t arg)
394 {
395 tcg_out_arithi(s, ret, TCG_REG_G0, arg, ARITH_OR);
396 }
397
398 /* A 32-bit constant sign-extended to 64 bits. */
399 static void tcg_out_movi_s32(TCGContext *s, TCGReg ret, int32_t arg)
400 {
401 tcg_out_sethi(s, ret, ~arg);
402 tcg_out_arithi(s, ret, ret, (arg & 0x3ff) | -0x400, ARITH_XOR);
403 }
404
405 /* A 32-bit constant zero-extended to 64 bits. */
406 static void tcg_out_movi_u32(TCGContext *s, TCGReg ret, uint32_t arg)
407 {
408 tcg_out_sethi(s, ret, arg);
409 if (arg & 0x3ff) {
410 tcg_out_arithi(s, ret, ret, arg & 0x3ff, ARITH_OR);
411 }
412 }
413
414 static void tcg_out_movi_int(TCGContext *s, TCGType type, TCGReg ret,
415 tcg_target_long arg, bool in_prologue,
416 TCGReg scratch)
417 {
418 tcg_target_long hi, lo = (int32_t)arg;
419 tcg_target_long test, lsb;
420
421 /* A 13-bit constant sign-extended to 64-bits. */
422 if (check_fit_tl(arg, 13)) {
423 tcg_out_movi_s13(s, ret, arg);
424 return;
425 }
426
427 /* A 32-bit constant, or 32-bit zero-extended to 64-bits. */
428 if (type == TCG_TYPE_I32 || arg == (uint32_t)arg) {
429 tcg_out_movi_u32(s, ret, arg);
430 return;
431 }
432
433 /* A 13-bit constant relative to the TB. */
434 if (!in_prologue) {
435 test = tcg_tbrel_diff(s, (void *)arg);
436 if (check_fit_ptr(test, 13)) {
437 tcg_out_arithi(s, ret, TCG_REG_TB, test, ARITH_ADD);
438 return;
439 }
440 }
441
442 /* A 32-bit constant sign-extended to 64-bits. */
443 if (arg == lo) {
444 tcg_out_movi_s32(s, ret, arg);
445 return;
446 }
447
448 /* A 32-bit constant, shifted. */
449 lsb = ctz64(arg);
450 test = (tcg_target_long)arg >> lsb;
451 if (lsb > 10 && test == extract64(test, 0, 21)) {
452 tcg_out_sethi(s, ret, test << 10);
453 tcg_out_arithi(s, ret, ret, lsb - 10, SHIFT_SLLX);
454 return;
455 } else if (test == (uint32_t)test || test == (int32_t)test) {
456 tcg_out_movi_int(s, TCG_TYPE_I64, ret, test, in_prologue, scratch);
457 tcg_out_arithi(s, ret, ret, lsb, SHIFT_SLLX);
458 return;
459 }
460
461 /* Use the constant pool, if possible. */
462 if (!in_prologue) {
463 new_pool_label(s, arg, R_SPARC_13, s->code_ptr,
464 tcg_tbrel_diff(s, NULL));
465 tcg_out32(s, LDX | INSN_RD(ret) | INSN_RS1(TCG_REG_TB));
466 return;
467 }
468
469 /* A 64-bit constant decomposed into 2 32-bit pieces. */
470 if (check_fit_i32(lo, 13)) {
471 hi = (arg - lo) >> 32;
472 tcg_out_movi_u32(s, ret, hi);
473 tcg_out_arithi(s, ret, ret, 32, SHIFT_SLLX);
474 tcg_out_arithi(s, ret, ret, lo, ARITH_ADD);
475 } else {
476 hi = arg >> 32;
477 tcg_out_movi_u32(s, ret, hi);
478 tcg_out_movi_u32(s, scratch, lo);
479 tcg_out_arithi(s, ret, ret, 32, SHIFT_SLLX);
480 tcg_out_arith(s, ret, ret, scratch, ARITH_OR);
481 }
482 }
483
484 static void tcg_out_movi(TCGContext *s, TCGType type,
485 TCGReg ret, tcg_target_long arg)
486 {
487 tcg_debug_assert(ret != TCG_REG_T3);
488 tcg_out_movi_int(s, type, ret, arg, false, TCG_REG_T3);
489 }
490
491 static void tcg_out_ext8s(TCGContext *s, TCGType type, TCGReg rd, TCGReg rs)
492 {
493 g_assert_not_reached();
494 }
495
496 static void tcg_out_ext16s(TCGContext *s, TCGType type, TCGReg rd, TCGReg rs)
497 {
498 g_assert_not_reached();
499 }
500
501 static void tcg_out_ext8u(TCGContext *s, TCGReg rd, TCGReg rs)
502 {
503 tcg_out_arithi(s, rd, rs, 0xff, ARITH_AND);
504 }
505
506 static void tcg_out_ext16u(TCGContext *s, TCGReg rd, TCGReg rs)
507 {
508 tcg_out_arithi(s, rd, rs, 16, SHIFT_SLL);
509 tcg_out_arithi(s, rd, rd, 16, SHIFT_SRL);
510 }
511
512 static void tcg_out_ext32s(TCGContext *s, TCGReg rd, TCGReg rs)
513 {
514 tcg_out_arithi(s, rd, rs, 0, SHIFT_SRA);
515 }
516
517 static void tcg_out_ext32u(TCGContext *s, TCGReg rd, TCGReg rs)
518 {
519 tcg_out_arithi(s, rd, rs, 0, SHIFT_SRL);
520 }
521
522 static void tcg_out_exts_i32_i64(TCGContext *s, TCGReg rd, TCGReg rs)
523 {
524 tcg_out_ext32s(s, rd, rs);
525 }
526
527 static void tcg_out_extu_i32_i64(TCGContext *s, TCGReg rd, TCGReg rs)
528 {
529 tcg_out_ext32u(s, rd, rs);
530 }
531
532 static bool tcg_out_xchg(TCGContext *s, TCGType type, TCGReg r1, TCGReg r2)
533 {
534 return false;
535 }
536
537 static void tcg_out_addi_ptr(TCGContext *s, TCGReg rd, TCGReg rs,
538 tcg_target_long imm)
539 {
540 /* This function is only used for passing structs by reference. */
541 g_assert_not_reached();
542 }
543
544 static void tcg_out_ldst_rr(TCGContext *s, TCGReg data, TCGReg a1,
545 TCGReg a2, int op)
546 {
547 tcg_out32(s, op | INSN_RD(data) | INSN_RS1(a1) | INSN_RS2(a2));
548 }
549
550 static void tcg_out_ldst(TCGContext *s, TCGReg ret, TCGReg addr,
551 intptr_t offset, int op)
552 {
553 if (check_fit_ptr(offset, 13)) {
554 tcg_out32(s, op | INSN_RD(ret) | INSN_RS1(addr) |
555 INSN_IMM13(offset));
556 } else {
557 tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_T1, offset);
558 tcg_out_ldst_rr(s, ret, addr, TCG_REG_T1, op);
559 }
560 }
561
562 static void tcg_out_ld(TCGContext *s, TCGType type, TCGReg ret,
563 TCGReg arg1, intptr_t arg2)
564 {
565 tcg_out_ldst(s, ret, arg1, arg2, (type == TCG_TYPE_I32 ? LDUW : LDX));
566 }
567
568 static void tcg_out_st(TCGContext *s, TCGType type, TCGReg arg,
569 TCGReg arg1, intptr_t arg2)
570 {
571 tcg_out_ldst(s, arg, arg1, arg2, (type == TCG_TYPE_I32 ? STW : STX));
572 }
573
574 static bool tcg_out_sti(TCGContext *s, TCGType type, TCGArg val,
575 TCGReg base, intptr_t ofs)
576 {
577 if (val == 0) {
578 tcg_out_st(s, type, TCG_REG_G0, base, ofs);
579 return true;
580 }
581 return false;
582 }
583
584 static void tcg_out_sety(TCGContext *s, TCGReg rs)
585 {
586 tcg_out32(s, WRY | INSN_RS1(TCG_REG_G0) | INSN_RS2(rs));
587 }
588
589 static void tcg_out_div32(TCGContext *s, TCGReg rd, TCGReg rs1,
590 int32_t val2, int val2const, int uns)
591 {
592 /* Load Y with the sign/zero extension of RS1 to 64-bits. */
593 if (uns) {
594 tcg_out_sety(s, TCG_REG_G0);
595 } else {
596 tcg_out_arithi(s, TCG_REG_T1, rs1, 31, SHIFT_SRA);
597 tcg_out_sety(s, TCG_REG_T1);
598 }
599
600 tcg_out_arithc(s, rd, rs1, val2, val2const,
601 uns ? ARITH_UDIV : ARITH_SDIV);
602 }
603
604 static const uint8_t tcg_cond_to_bcond[] = {
605 [TCG_COND_EQ] = COND_E,
606 [TCG_COND_NE] = COND_NE,
607 [TCG_COND_LT] = COND_L,
608 [TCG_COND_GE] = COND_GE,
609 [TCG_COND_LE] = COND_LE,
610 [TCG_COND_GT] = COND_G,
611 [TCG_COND_LTU] = COND_CS,
612 [TCG_COND_GEU] = COND_CC,
613 [TCG_COND_LEU] = COND_LEU,
614 [TCG_COND_GTU] = COND_GU,
615 };
616
617 static const uint8_t tcg_cond_to_rcond[] = {
618 [TCG_COND_EQ] = RCOND_Z,
619 [TCG_COND_NE] = RCOND_NZ,
620 [TCG_COND_LT] = RCOND_LZ,
621 [TCG_COND_GT] = RCOND_GZ,
622 [TCG_COND_LE] = RCOND_LEZ,
623 [TCG_COND_GE] = RCOND_GEZ
624 };
625
626 static void tcg_out_bpcc0(TCGContext *s, int scond, int flags, int off19)
627 {
628 tcg_out32(s, INSN_OP(0) | INSN_OP2(1) | INSN_COND(scond) | flags | off19);
629 }
630
631 static void tcg_out_bpcc(TCGContext *s, int scond, int flags, TCGLabel *l)
632 {
633 int off19 = 0;
634
635 if (l->has_value) {
636 off19 = INSN_OFF19(tcg_pcrel_diff(s, l->u.value_ptr));
637 } else {
638 tcg_out_reloc(s, s->code_ptr, R_SPARC_WDISP19, l, 0);
639 }
640 tcg_out_bpcc0(s, scond, flags, off19);
641 }
642
643 static void tcg_out_cmp(TCGContext *s, TCGReg c1, int32_t c2, int c2const)
644 {
645 tcg_out_arithc(s, TCG_REG_G0, c1, c2, c2const, ARITH_SUBCC);
646 }
647
648 static void tcg_out_brcond_i32(TCGContext *s, TCGCond cond, TCGReg arg1,
649 int32_t arg2, int const_arg2, TCGLabel *l)
650 {
651 tcg_out_cmp(s, arg1, arg2, const_arg2);
652 tcg_out_bpcc(s, tcg_cond_to_bcond[cond], BPCC_ICC | BPCC_PT, l);
653 tcg_out_nop(s);
654 }
655
656 static void tcg_out_movcc(TCGContext *s, TCGCond cond, int cc, TCGReg ret,
657 int32_t v1, int v1const)
658 {
659 tcg_out32(s, ARITH_MOVCC | cc | INSN_RD(ret)
660 | INSN_RS1(tcg_cond_to_bcond[cond])
661 | (v1const ? INSN_IMM11(v1) : INSN_RS2(v1)));
662 }
663
664 static void tcg_out_movcond_i32(TCGContext *s, TCGCond cond, TCGReg ret,
665 TCGReg c1, int32_t c2, int c2const,
666 int32_t v1, int v1const)
667 {
668 tcg_out_cmp(s, c1, c2, c2const);
669 tcg_out_movcc(s, cond, MOVCC_ICC, ret, v1, v1const);
670 }
671
672 static void tcg_out_brcond_i64(TCGContext *s, TCGCond cond, TCGReg arg1,
673 int32_t arg2, int const_arg2, TCGLabel *l)
674 {
675 /* For 64-bit signed comparisons vs zero, we can avoid the compare. */
676 if (arg2 == 0 && !is_unsigned_cond(cond)) {
677 int off16 = 0;
678
679 if (l->has_value) {
680 off16 = INSN_OFF16(tcg_pcrel_diff(s, l->u.value_ptr));
681 } else {
682 tcg_out_reloc(s, s->code_ptr, R_SPARC_WDISP16, l, 0);
683 }
684 tcg_out32(s, INSN_OP(0) | INSN_OP2(3) | BPR_PT | INSN_RS1(arg1)
685 | INSN_COND(tcg_cond_to_rcond[cond]) | off16);
686 } else {
687 tcg_out_cmp(s, arg1, arg2, const_arg2);
688 tcg_out_bpcc(s, tcg_cond_to_bcond[cond], BPCC_XCC | BPCC_PT, l);
689 }
690 tcg_out_nop(s);
691 }
692
693 static void tcg_out_movr(TCGContext *s, TCGCond cond, TCGReg ret, TCGReg c1,
694 int32_t v1, int v1const)
695 {
696 tcg_out32(s, ARITH_MOVR | INSN_RD(ret) | INSN_RS1(c1)
697 | (tcg_cond_to_rcond[cond] << 10)
698 | (v1const ? INSN_IMM10(v1) : INSN_RS2(v1)));
699 }
700
701 static void tcg_out_movcond_i64(TCGContext *s, TCGCond cond, TCGReg ret,
702 TCGReg c1, int32_t c2, int c2const,
703 int32_t v1, int v1const)
704 {
705 /* For 64-bit signed comparisons vs zero, we can avoid the compare.
706 Note that the immediate range is one bit smaller, so we must check
707 for that as well. */
708 if (c2 == 0 && !is_unsigned_cond(cond)
709 && (!v1const || check_fit_i32(v1, 10))) {
710 tcg_out_movr(s, cond, ret, c1, v1, v1const);
711 } else {
712 tcg_out_cmp(s, c1, c2, c2const);
713 tcg_out_movcc(s, cond, MOVCC_XCC, ret, v1, v1const);
714 }
715 }
716
717 static void tcg_out_setcond_i32(TCGContext *s, TCGCond cond, TCGReg ret,
718 TCGReg c1, int32_t c2, int c2const, bool neg)
719 {
720 /* For 32-bit comparisons, we can play games with ADDC/SUBC. */
721 switch (cond) {
722 case TCG_COND_LTU:
723 case TCG_COND_GEU:
724 /* The result of the comparison is in the carry bit. */
725 break;
726
727 case TCG_COND_EQ:
728 case TCG_COND_NE:
729 /* For equality, we can transform to inequality vs zero. */
730 if (c2 != 0) {
731 tcg_out_arithc(s, TCG_REG_T1, c1, c2, c2const, ARITH_XOR);
732 c2 = TCG_REG_T1;
733 } else {
734 c2 = c1;
735 }
736 c1 = TCG_REG_G0, c2const = 0;
737 cond = (cond == TCG_COND_EQ ? TCG_COND_GEU : TCG_COND_LTU);
738 break;
739
740 case TCG_COND_GTU:
741 case TCG_COND_LEU:
742 /* If we don't need to load a constant into a register, we can
743 swap the operands on GTU/LEU. There's no benefit to loading
744 the constant into a temporary register. */
745 if (!c2const || c2 == 0) {
746 TCGReg t = c1;
747 c1 = c2;
748 c2 = t;
749 c2const = 0;
750 cond = tcg_swap_cond(cond);
751 break;
752 }
753 /* FALLTHRU */
754
755 default:
756 tcg_out_cmp(s, c1, c2, c2const);
757 tcg_out_movi_s13(s, ret, 0);
758 tcg_out_movcc(s, cond, MOVCC_ICC, ret, neg ? -1 : 1, 1);
759 return;
760 }
761
762 tcg_out_cmp(s, c1, c2, c2const);
763 if (cond == TCG_COND_LTU) {
764 if (neg) {
765 /* 0 - 0 - C = -C = (C ? -1 : 0) */
766 tcg_out_arithi(s, ret, TCG_REG_G0, 0, ARITH_SUBC);
767 } else {
768 /* 0 + 0 + C = C = (C ? 1 : 0) */
769 tcg_out_arithi(s, ret, TCG_REG_G0, 0, ARITH_ADDC);
770 }
771 } else {
772 if (neg) {
773 /* 0 + -1 + C = C - 1 = (C ? 0 : -1) */
774 tcg_out_arithi(s, ret, TCG_REG_G0, -1, ARITH_ADDC);
775 } else {
776 /* 0 - -1 - C = 1 - C = (C ? 0 : 1) */
777 tcg_out_arithi(s, ret, TCG_REG_G0, -1, ARITH_SUBC);
778 }
779 }
780 }
781
782 static void tcg_out_setcond_i64(TCGContext *s, TCGCond cond, TCGReg ret,
783 TCGReg c1, int32_t c2, int c2const, bool neg)
784 {
785 if (use_vis3_instructions && !neg) {
786 switch (cond) {
787 case TCG_COND_NE:
788 if (c2 != 0) {
789 break;
790 }
791 c2 = c1, c2const = 0, c1 = TCG_REG_G0;
792 /* FALLTHRU */
793 case TCG_COND_LTU:
794 tcg_out_cmp(s, c1, c2, c2const);
795 tcg_out_arith(s, ret, TCG_REG_G0, TCG_REG_G0, ARITH_ADDXC);
796 return;
797 default:
798 break;
799 }
800 }
801
802 /* For 64-bit signed comparisons vs zero, we can avoid the compare
803 if the input does not overlap the output. */
804 if (c2 == 0 && !is_unsigned_cond(cond) && c1 != ret) {
805 tcg_out_movi_s13(s, ret, 0);
806 tcg_out_movr(s, cond, ret, c1, neg ? -1 : 1, 1);
807 } else {
808 tcg_out_cmp(s, c1, c2, c2const);
809 tcg_out_movi_s13(s, ret, 0);
810 tcg_out_movcc(s, cond, MOVCC_XCC, ret, neg ? -1 : 1, 1);
811 }
812 }
813
814 static void tcg_out_addsub2_i32(TCGContext *s, TCGReg rl, TCGReg rh,
815 TCGReg al, TCGReg ah, int32_t bl, int blconst,
816 int32_t bh, int bhconst, int opl, int oph)
817 {
818 TCGReg tmp = TCG_REG_T1;
819
820 /* Note that the low parts are fully consumed before tmp is set. */
821 if (rl != ah && (bhconst || rl != bh)) {
822 tmp = rl;
823 }
824
825 tcg_out_arithc(s, tmp, al, bl, blconst, opl);
826 tcg_out_arithc(s, rh, ah, bh, bhconst, oph);
827 tcg_out_mov(s, TCG_TYPE_I32, rl, tmp);
828 }
829
830 static void tcg_out_addsub2_i64(TCGContext *s, TCGReg rl, TCGReg rh,
831 TCGReg al, TCGReg ah, int32_t bl, int blconst,
832 int32_t bh, int bhconst, bool is_sub)
833 {
834 TCGReg tmp = TCG_REG_T1;
835
836 /* Note that the low parts are fully consumed before tmp is set. */
837 if (rl != ah && (bhconst || rl != bh)) {
838 tmp = rl;
839 }
840
841 tcg_out_arithc(s, tmp, al, bl, blconst, is_sub ? ARITH_SUBCC : ARITH_ADDCC);
842
843 if (use_vis3_instructions && !is_sub) {
844 /* Note that ADDXC doesn't accept immediates. */
845 if (bhconst && bh != 0) {
846 tcg_out_movi_s13(s, TCG_REG_T2, bh);
847 bh = TCG_REG_T2;
848 }
849 tcg_out_arith(s, rh, ah, bh, ARITH_ADDXC);
850 } else if (bh == TCG_REG_G0) {
851 /* If we have a zero, we can perform the operation in two insns,
852 with the arithmetic first, and a conditional move into place. */
853 if (rh == ah) {
854 tcg_out_arithi(s, TCG_REG_T2, ah, 1,
855 is_sub ? ARITH_SUB : ARITH_ADD);
856 tcg_out_movcc(s, TCG_COND_LTU, MOVCC_XCC, rh, TCG_REG_T2, 0);
857 } else {
858 tcg_out_arithi(s, rh, ah, 1, is_sub ? ARITH_SUB : ARITH_ADD);
859 tcg_out_movcc(s, TCG_COND_GEU, MOVCC_XCC, rh, ah, 0);
860 }
861 } else {
862 /*
863 * Otherwise adjust BH as if there is carry into T2.
864 * Note that constant BH is constrained to 11 bits for the MOVCC,
865 * so the adjustment fits 12 bits.
866 */
867 if (bhconst) {
868 tcg_out_movi_s13(s, TCG_REG_T2, bh + (is_sub ? -1 : 1));
869 } else {
870 tcg_out_arithi(s, TCG_REG_T2, bh, 1,
871 is_sub ? ARITH_SUB : ARITH_ADD);
872 }
873 /* ... smoosh T2 back to original BH if carry is clear ... */
874 tcg_out_movcc(s, TCG_COND_GEU, MOVCC_XCC, TCG_REG_T2, bh, bhconst);
875 /* ... and finally perform the arithmetic with the new operand. */
876 tcg_out_arith(s, rh, ah, TCG_REG_T2, is_sub ? ARITH_SUB : ARITH_ADD);
877 }
878
879 tcg_out_mov(s, TCG_TYPE_I64, rl, tmp);
880 }
881
882 static void tcg_out_jmpl_const(TCGContext *s, const tcg_insn_unit *dest,
883 bool in_prologue, bool tail_call)
884 {
885 uintptr_t desti = (uintptr_t)dest;
886
887 tcg_out_movi_int(s, TCG_TYPE_PTR, TCG_REG_T1,
888 desti & ~0xfff, in_prologue, TCG_REG_T2);
889 tcg_out_arithi(s, tail_call ? TCG_REG_G0 : TCG_REG_O7,
890 TCG_REG_T1, desti & 0xfff, JMPL);
891 }
892
893 static void tcg_out_call_nodelay(TCGContext *s, const tcg_insn_unit *dest,
894 bool in_prologue)
895 {
896 ptrdiff_t disp = tcg_pcrel_diff(s, dest);
897
898 if (disp == (int32_t)disp) {
899 tcg_out32(s, CALL | (uint32_t)disp >> 2);
900 } else {
901 tcg_out_jmpl_const(s, dest, in_prologue, false);
902 }
903 }
904
905 static void tcg_out_call(TCGContext *s, const tcg_insn_unit *dest,
906 const TCGHelperInfo *info)
907 {
908 tcg_out_call_nodelay(s, dest, false);
909 tcg_out_nop(s);
910 }
911
912 static void tcg_out_mb(TCGContext *s, TCGArg a0)
913 {
914 /* Note that the TCG memory order constants mirror the Sparc MEMBAR. */
915 tcg_out32(s, MEMBAR | (a0 & TCG_MO_ALL));
916 }
917
918 /* Generate global QEMU prologue and epilogue code */
919 static void tcg_target_qemu_prologue(TCGContext *s)
920 {
921 int tmp_buf_size, frame_size;
922
923 /*
924 * The TCG temp buffer is at the top of the frame, immediately
925 * below the frame pointer. Use the logical (aligned) offset here;
926 * the stack bias is applied in temp_allocate_frame().
927 */
928 tmp_buf_size = CPU_TEMP_BUF_NLONGS * (int)sizeof(long);
929 tcg_set_frame(s, TCG_REG_I6, -tmp_buf_size, tmp_buf_size);
930
931 /*
932 * TCG_TARGET_CALL_STACK_OFFSET includes the stack bias, but is
933 * otherwise the minimal frame usable by callees.
934 */
935 frame_size = TCG_TARGET_CALL_STACK_OFFSET - TCG_TARGET_STACK_BIAS;
936 frame_size += TCG_STATIC_CALL_ARGS_SIZE + tmp_buf_size;
937 frame_size += TCG_TARGET_STACK_ALIGN - 1;
938 frame_size &= -TCG_TARGET_STACK_ALIGN;
939 tcg_out32(s, SAVE | INSN_RD(TCG_REG_O6) | INSN_RS1(TCG_REG_O6) |
940 INSN_IMM13(-frame_size));
941
942 #ifndef CONFIG_SOFTMMU
943 if (guest_base != 0) {
944 tcg_out_movi_int(s, TCG_TYPE_PTR, TCG_GUEST_BASE_REG,
945 guest_base, true, TCG_REG_T1);
946 tcg_regset_set_reg(s->reserved_regs, TCG_GUEST_BASE_REG);
947 }
948 #endif
949
950 /* We choose TCG_REG_TB such that no move is required. */
951 QEMU_BUILD_BUG_ON(TCG_REG_TB != TCG_REG_I1);
952 tcg_regset_set_reg(s->reserved_regs, TCG_REG_TB);
953
954 tcg_out_arithi(s, TCG_REG_G0, TCG_REG_I1, 0, JMPL);
955 /* delay slot */
956 tcg_out_nop(s);
957
958 /* Epilogue for goto_ptr. */
959 tcg_code_gen_epilogue = tcg_splitwx_to_rx(s->code_ptr);
960 tcg_out_arithi(s, TCG_REG_G0, TCG_REG_I7, 8, RETURN);
961 /* delay slot */
962 tcg_out_movi_s13(s, TCG_REG_O0, 0);
963 }
964
965 static void tcg_out_tb_start(TCGContext *s)
966 {
967 /* nothing to do */
968 }
969
970 static void tcg_out_nop_fill(tcg_insn_unit *p, int count)
971 {
972 int i;
973 for (i = 0; i < count; ++i) {
974 p[i] = NOP;
975 }
976 }
977
978 static const TCGLdstHelperParam ldst_helper_param = {
979 .ntmp = 1, .tmp = { TCG_REG_T1 }
980 };
981
982 static bool tcg_out_qemu_ld_slow_path(TCGContext *s, TCGLabelQemuLdst *lb)
983 {
984 MemOp opc = get_memop(lb->oi);
985 MemOp sgn;
986
987 if (!patch_reloc(lb->label_ptr[0], R_SPARC_WDISP19,
988 (intptr_t)tcg_splitwx_to_rx(s->code_ptr), 0)) {
989 return false;
990 }
991
992 /* Use inline tcg_out_ext32s; otherwise let the helper sign-extend. */
993 sgn = (opc & MO_SIZE) < MO_32 ? MO_SIGN : 0;
994
995 tcg_out_ld_helper_args(s, lb, &ldst_helper_param);
996 tcg_out_call(s, qemu_ld_helpers[opc & (MO_SIZE | sgn)], NULL);
997 tcg_out_ld_helper_ret(s, lb, sgn, &ldst_helper_param);
998
999 tcg_out_bpcc0(s, COND_A, BPCC_A | BPCC_PT, 0);
1000 return patch_reloc(s->code_ptr - 1, R_SPARC_WDISP19,
1001 (intptr_t)lb->raddr, 0);
1002 }
1003
1004 static bool tcg_out_qemu_st_slow_path(TCGContext *s, TCGLabelQemuLdst *lb)
1005 {
1006 MemOp opc = get_memop(lb->oi);
1007
1008 if (!patch_reloc(lb->label_ptr[0], R_SPARC_WDISP19,
1009 (intptr_t)tcg_splitwx_to_rx(s->code_ptr), 0)) {
1010 return false;
1011 }
1012
1013 tcg_out_st_helper_args(s, lb, &ldst_helper_param);
1014 tcg_out_call(s, qemu_st_helpers[opc & MO_SIZE], NULL);
1015
1016 tcg_out_bpcc0(s, COND_A, BPCC_A | BPCC_PT, 0);
1017 return patch_reloc(s->code_ptr - 1, R_SPARC_WDISP19,
1018 (intptr_t)lb->raddr, 0);
1019 }
1020
1021 typedef struct {
1022 TCGReg base;
1023 TCGReg index;
1024 TCGAtomAlign aa;
1025 } HostAddress;
1026
1027 bool tcg_target_has_memory_bswap(MemOp memop)
1028 {
1029 return true;
1030 }
1031
1032 /* We expect to use a 13-bit negative offset from ENV. */
1033 #define MIN_TLB_MASK_TABLE_OFS -(1 << 12)
1034
1035 /*
1036 * For softmmu, perform the TLB load and compare.
1037 * For useronly, perform any required alignment tests.
1038 * In both cases, return a TCGLabelQemuLdst structure if the slow path
1039 * is required and fill in @h with the host address for the fast path.
1040 */
1041 static TCGLabelQemuLdst *prepare_host_addr(TCGContext *s, HostAddress *h,
1042 TCGReg addr_reg, MemOpIdx oi,
1043 bool is_ld)
1044 {
1045 TCGType addr_type = s->addr_type;
1046 TCGLabelQemuLdst *ldst = NULL;
1047 MemOp opc = get_memop(oi);
1048 MemOp s_bits = opc & MO_SIZE;
1049 unsigned a_mask;
1050
1051 /* We don't support unaligned accesses. */
1052 h->aa = atom_and_align_for_opc(s, opc, MO_ATOM_IFALIGN, false);
1053 h->aa.align = MAX(h->aa.align, s_bits);
1054 a_mask = (1u << h->aa.align) - 1;
1055
1056 #ifdef CONFIG_SOFTMMU
1057 int mem_index = get_mmuidx(oi);
1058 int fast_off = tlb_mask_table_ofs(s, mem_index);
1059 int mask_off = fast_off + offsetof(CPUTLBDescFast, mask);
1060 int table_off = fast_off + offsetof(CPUTLBDescFast, table);
1061 int cmp_off = is_ld ? offsetof(CPUTLBEntry, addr_read)
1062 : offsetof(CPUTLBEntry, addr_write);
1063 int add_off = offsetof(CPUTLBEntry, addend);
1064 int compare_mask;
1065 int cc;
1066
1067 /* Load tlb_mask[mmu_idx] and tlb_table[mmu_idx]. */
1068 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_T2, TCG_AREG0, mask_off);
1069 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_T3, TCG_AREG0, table_off);
1070
1071 /* Extract the page index, shifted into place for tlb index. */
1072 tcg_out_arithi(s, TCG_REG_T1, addr_reg,
1073 s->page_bits - CPU_TLB_ENTRY_BITS, SHIFT_SRL);
1074 tcg_out_arith(s, TCG_REG_T1, TCG_REG_T1, TCG_REG_T2, ARITH_AND);
1075
1076 /* Add the tlb_table pointer, creating the CPUTLBEntry address into R2. */
1077 tcg_out_arith(s, TCG_REG_T1, TCG_REG_T1, TCG_REG_T3, ARITH_ADD);
1078
1079 /*
1080 * Load the tlb comparator and the addend.
1081 * Always load the entire 64-bit comparator for simplicity.
1082 * We will ignore the high bits via BPCC_ICC below.
1083 */
1084 tcg_out_ld(s, TCG_TYPE_I64, TCG_REG_T2, TCG_REG_T1, cmp_off);
1085 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_T1, TCG_REG_T1, add_off);
1086 h->base = TCG_REG_T1;
1087
1088 /* Mask out the page offset, except for the required alignment. */
1089 compare_mask = s->page_mask | a_mask;
1090 if (check_fit_tl(compare_mask, 13)) {
1091 tcg_out_arithi(s, TCG_REG_T3, addr_reg, compare_mask, ARITH_AND);
1092 } else {
1093 tcg_out_movi_s32(s, TCG_REG_T3, compare_mask);
1094 tcg_out_arith(s, TCG_REG_T3, addr_reg, TCG_REG_T3, ARITH_AND);
1095 }
1096 tcg_out_cmp(s, TCG_REG_T2, TCG_REG_T3, 0);
1097
1098 ldst = new_ldst_label(s);
1099 ldst->is_ld = is_ld;
1100 ldst->oi = oi;
1101 ldst->addrlo_reg = addr_reg;
1102 ldst->label_ptr[0] = s->code_ptr;
1103
1104 /* bne,pn %[xi]cc, label0 */
1105 cc = addr_type == TCG_TYPE_I32 ? BPCC_ICC : BPCC_XCC;
1106 tcg_out_bpcc0(s, COND_NE, BPCC_PN | cc, 0);
1107 #else
1108 /*
1109 * If the size equals the required alignment, we can skip the test
1110 * and allow host SIGBUS to deliver SIGBUS to the guest.
1111 * Otherwise, test for at least natural alignment and defer
1112 * everything else to the helper functions.
1113 */
1114 if (s_bits != get_alignment_bits(opc)) {
1115 tcg_debug_assert(check_fit_tl(a_mask, 13));
1116 tcg_out_arithi(s, TCG_REG_G0, addr_reg, a_mask, ARITH_ANDCC);
1117
1118 ldst = new_ldst_label(s);
1119 ldst->is_ld = is_ld;
1120 ldst->oi = oi;
1121 ldst->addrlo_reg = addr_reg;
1122 ldst->label_ptr[0] = s->code_ptr;
1123
1124 /* bne,pn %icc, label0 */
1125 tcg_out_bpcc0(s, COND_NE, BPCC_PN | BPCC_ICC, 0);
1126 }
1127 h->base = guest_base ? TCG_GUEST_BASE_REG : TCG_REG_G0;
1128 #endif
1129
1130 /* If the guest address must be zero-extended, do in the delay slot. */
1131 if (addr_type == TCG_TYPE_I32) {
1132 tcg_out_ext32u(s, TCG_REG_T2, addr_reg);
1133 h->index = TCG_REG_T2;
1134 } else {
1135 if (ldst) {
1136 tcg_out_nop(s);
1137 }
1138 h->index = addr_reg;
1139 }
1140 return ldst;
1141 }
1142
1143 static void tcg_out_qemu_ld(TCGContext *s, TCGReg data, TCGReg addr,
1144 MemOpIdx oi, TCGType data_type)
1145 {
1146 static const int ld_opc[(MO_SSIZE | MO_BSWAP) + 1] = {
1147 [MO_UB] = LDUB,
1148 [MO_SB] = LDSB,
1149 [MO_UB | MO_LE] = LDUB,
1150 [MO_SB | MO_LE] = LDSB,
1151
1152 [MO_BEUW] = LDUH,
1153 [MO_BESW] = LDSH,
1154 [MO_BEUL] = LDUW,
1155 [MO_BESL] = LDSW,
1156 [MO_BEUQ] = LDX,
1157 [MO_BESQ] = LDX,
1158
1159 [MO_LEUW] = LDUH_LE,
1160 [MO_LESW] = LDSH_LE,
1161 [MO_LEUL] = LDUW_LE,
1162 [MO_LESL] = LDSW_LE,
1163 [MO_LEUQ] = LDX_LE,
1164 [MO_LESQ] = LDX_LE,
1165 };
1166
1167 TCGLabelQemuLdst *ldst;
1168 HostAddress h;
1169
1170 ldst = prepare_host_addr(s, &h, addr, oi, true);
1171
1172 tcg_out_ldst_rr(s, data, h.base, h.index,
1173 ld_opc[get_memop(oi) & (MO_BSWAP | MO_SSIZE)]);
1174
1175 if (ldst) {
1176 ldst->type = data_type;
1177 ldst->datalo_reg = data;
1178 ldst->raddr = tcg_splitwx_to_rx(s->code_ptr);
1179 }
1180 }
1181
1182 static void tcg_out_qemu_st(TCGContext *s, TCGReg data, TCGReg addr,
1183 MemOpIdx oi, TCGType data_type)
1184 {
1185 static const int st_opc[(MO_SIZE | MO_BSWAP) + 1] = {
1186 [MO_UB] = STB,
1187
1188 [MO_BEUW] = STH,
1189 [MO_BEUL] = STW,
1190 [MO_BEUQ] = STX,
1191
1192 [MO_LEUW] = STH_LE,
1193 [MO_LEUL] = STW_LE,
1194 [MO_LEUQ] = STX_LE,
1195 };
1196
1197 TCGLabelQemuLdst *ldst;
1198 HostAddress h;
1199
1200 ldst = prepare_host_addr(s, &h, addr, oi, false);
1201
1202 tcg_out_ldst_rr(s, data, h.base, h.index,
1203 st_opc[get_memop(oi) & (MO_BSWAP | MO_SIZE)]);
1204
1205 if (ldst) {
1206 ldst->type = data_type;
1207 ldst->datalo_reg = data;
1208 ldst->raddr = tcg_splitwx_to_rx(s->code_ptr);
1209 }
1210 }
1211
1212 static void tcg_out_exit_tb(TCGContext *s, uintptr_t a0)
1213 {
1214 if (check_fit_ptr(a0, 13)) {
1215 tcg_out_arithi(s, TCG_REG_G0, TCG_REG_I7, 8, RETURN);
1216 tcg_out_movi_s13(s, TCG_REG_O0, a0);
1217 return;
1218 } else {
1219 intptr_t tb_diff = tcg_tbrel_diff(s, (void *)a0);
1220 if (check_fit_ptr(tb_diff, 13)) {
1221 tcg_out_arithi(s, TCG_REG_G0, TCG_REG_I7, 8, RETURN);
1222 /* Note that TCG_REG_TB has been unwound to O1. */
1223 tcg_out_arithi(s, TCG_REG_O0, TCG_REG_O1, tb_diff, ARITH_ADD);
1224 return;
1225 }
1226 }
1227 tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_I0, a0 & ~0x3ff);
1228 tcg_out_arithi(s, TCG_REG_G0, TCG_REG_I7, 8, RETURN);
1229 tcg_out_arithi(s, TCG_REG_O0, TCG_REG_O0, a0 & 0x3ff, ARITH_OR);
1230 }
1231
1232 static void tcg_out_goto_tb(TCGContext *s, int which)
1233 {
1234 ptrdiff_t off = tcg_tbrel_diff(s, (void *)get_jmp_target_addr(s, which));
1235
1236 /* Load link and indirect branch. */
1237 set_jmp_insn_offset(s, which);
1238 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TB, TCG_REG_TB, off);
1239 tcg_out_arithi(s, TCG_REG_G0, TCG_REG_TB, 0, JMPL);
1240 /* delay slot */
1241 tcg_out_nop(s);
1242 set_jmp_reset_offset(s, which);
1243
1244 /*
1245 * For the unlinked path of goto_tb, we need to reset TCG_REG_TB
1246 * to the beginning of this TB.
1247 */
1248 off = -tcg_current_code_size(s);
1249 if (check_fit_i32(off, 13)) {
1250 tcg_out_arithi(s, TCG_REG_TB, TCG_REG_TB, off, ARITH_ADD);
1251 } else {
1252 tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_T1, off);
1253 tcg_out_arith(s, TCG_REG_TB, TCG_REG_TB, TCG_REG_T1, ARITH_ADD);
1254 }
1255 }
1256
1257 void tb_target_set_jmp_target(const TranslationBlock *tb, int n,
1258 uintptr_t jmp_rx, uintptr_t jmp_rw)
1259 {
1260 }
1261
1262 static void tcg_out_op(TCGContext *s, TCGOpcode opc,
1263 const TCGArg args[TCG_MAX_OP_ARGS],
1264 const int const_args[TCG_MAX_OP_ARGS])
1265 {
1266 TCGArg a0, a1, a2;
1267 int c, c2;
1268
1269 /* Hoist the loads of the most common arguments. */
1270 a0 = args[0];
1271 a1 = args[1];
1272 a2 = args[2];
1273 c2 = const_args[2];
1274
1275 switch (opc) {
1276 case INDEX_op_goto_ptr:
1277 tcg_out_arithi(s, TCG_REG_G0, a0, 0, JMPL);
1278 tcg_out_mov_delay(s, TCG_REG_TB, a0);
1279 break;
1280 case INDEX_op_br:
1281 tcg_out_bpcc(s, COND_A, BPCC_PT, arg_label(a0));
1282 tcg_out_nop(s);
1283 break;
1284
1285 #define OP_32_64(x) \
1286 glue(glue(case INDEX_op_, x), _i32): \
1287 glue(glue(case INDEX_op_, x), _i64)
1288
1289 OP_32_64(ld8u):
1290 tcg_out_ldst(s, a0, a1, a2, LDUB);
1291 break;
1292 OP_32_64(ld8s):
1293 tcg_out_ldst(s, a0, a1, a2, LDSB);
1294 break;
1295 OP_32_64(ld16u):
1296 tcg_out_ldst(s, a0, a1, a2, LDUH);
1297 break;
1298 OP_32_64(ld16s):
1299 tcg_out_ldst(s, a0, a1, a2, LDSH);
1300 break;
1301 case INDEX_op_ld_i32:
1302 case INDEX_op_ld32u_i64:
1303 tcg_out_ldst(s, a0, a1, a2, LDUW);
1304 break;
1305 OP_32_64(st8):
1306 tcg_out_ldst(s, a0, a1, a2, STB);
1307 break;
1308 OP_32_64(st16):
1309 tcg_out_ldst(s, a0, a1, a2, STH);
1310 break;
1311 case INDEX_op_st_i32:
1312 case INDEX_op_st32_i64:
1313 tcg_out_ldst(s, a0, a1, a2, STW);
1314 break;
1315 OP_32_64(add):
1316 c = ARITH_ADD;
1317 goto gen_arith;
1318 OP_32_64(sub):
1319 c = ARITH_SUB;
1320 goto gen_arith;
1321 OP_32_64(and):
1322 c = ARITH_AND;
1323 goto gen_arith;
1324 OP_32_64(andc):
1325 c = ARITH_ANDN;
1326 goto gen_arith;
1327 OP_32_64(or):
1328 c = ARITH_OR;
1329 goto gen_arith;
1330 OP_32_64(orc):
1331 c = ARITH_ORN;
1332 goto gen_arith;
1333 OP_32_64(xor):
1334 c = ARITH_XOR;
1335 goto gen_arith;
1336 case INDEX_op_shl_i32:
1337 c = SHIFT_SLL;
1338 do_shift32:
1339 /* Limit immediate shift count lest we create an illegal insn. */
1340 tcg_out_arithc(s, a0, a1, a2 & 31, c2, c);
1341 break;
1342 case INDEX_op_shr_i32:
1343 c = SHIFT_SRL;
1344 goto do_shift32;
1345 case INDEX_op_sar_i32:
1346 c = SHIFT_SRA;
1347 goto do_shift32;
1348 case INDEX_op_mul_i32:
1349 c = ARITH_UMUL;
1350 goto gen_arith;
1351
1352 OP_32_64(neg):
1353 c = ARITH_SUB;
1354 goto gen_arith1;
1355 OP_32_64(not):
1356 c = ARITH_ORN;
1357 goto gen_arith1;
1358
1359 case INDEX_op_div_i32:
1360 tcg_out_div32(s, a0, a1, a2, c2, 0);
1361 break;
1362 case INDEX_op_divu_i32:
1363 tcg_out_div32(s, a0, a1, a2, c2, 1);
1364 break;
1365
1366 case INDEX_op_brcond_i32:
1367 tcg_out_brcond_i32(s, a2, a0, a1, const_args[1], arg_label(args[3]));
1368 break;
1369 case INDEX_op_setcond_i32:
1370 tcg_out_setcond_i32(s, args[3], a0, a1, a2, c2, false);
1371 break;
1372 case INDEX_op_negsetcond_i32:
1373 tcg_out_setcond_i32(s, args[3], a0, a1, a2, c2, true);
1374 break;
1375 case INDEX_op_movcond_i32:
1376 tcg_out_movcond_i32(s, args[5], a0, a1, a2, c2, args[3], const_args[3]);
1377 break;
1378
1379 case INDEX_op_add2_i32:
1380 tcg_out_addsub2_i32(s, args[0], args[1], args[2], args[3],
1381 args[4], const_args[4], args[5], const_args[5],
1382 ARITH_ADDCC, ARITH_ADDC);
1383 break;
1384 case INDEX_op_sub2_i32:
1385 tcg_out_addsub2_i32(s, args[0], args[1], args[2], args[3],
1386 args[4], const_args[4], args[5], const_args[5],
1387 ARITH_SUBCC, ARITH_SUBC);
1388 break;
1389 case INDEX_op_mulu2_i32:
1390 c = ARITH_UMUL;
1391 goto do_mul2;
1392 case INDEX_op_muls2_i32:
1393 c = ARITH_SMUL;
1394 do_mul2:
1395 /* The 32-bit multiply insns produce a full 64-bit result. */
1396 tcg_out_arithc(s, a0, a2, args[3], const_args[3], c);
1397 tcg_out_arithi(s, a1, a0, 32, SHIFT_SRLX);
1398 break;
1399
1400 case INDEX_op_qemu_ld_a32_i32:
1401 case INDEX_op_qemu_ld_a64_i32:
1402 tcg_out_qemu_ld(s, a0, a1, a2, TCG_TYPE_I32);
1403 break;
1404 case INDEX_op_qemu_ld_a32_i64:
1405 case INDEX_op_qemu_ld_a64_i64:
1406 tcg_out_qemu_ld(s, a0, a1, a2, TCG_TYPE_I64);
1407 break;
1408 case INDEX_op_qemu_st_a32_i32:
1409 case INDEX_op_qemu_st_a64_i32:
1410 tcg_out_qemu_st(s, a0, a1, a2, TCG_TYPE_I32);
1411 break;
1412 case INDEX_op_qemu_st_a32_i64:
1413 case INDEX_op_qemu_st_a64_i64:
1414 tcg_out_qemu_st(s, a0, a1, a2, TCG_TYPE_I64);
1415 break;
1416
1417 case INDEX_op_ld32s_i64:
1418 tcg_out_ldst(s, a0, a1, a2, LDSW);
1419 break;
1420 case INDEX_op_ld_i64:
1421 tcg_out_ldst(s, a0, a1, a2, LDX);
1422 break;
1423 case INDEX_op_st_i64:
1424 tcg_out_ldst(s, a0, a1, a2, STX);
1425 break;
1426 case INDEX_op_shl_i64:
1427 c = SHIFT_SLLX;
1428 do_shift64:
1429 /* Limit immediate shift count lest we create an illegal insn. */
1430 tcg_out_arithc(s, a0, a1, a2 & 63, c2, c);
1431 break;
1432 case INDEX_op_shr_i64:
1433 c = SHIFT_SRLX;
1434 goto do_shift64;
1435 case INDEX_op_sar_i64:
1436 c = SHIFT_SRAX;
1437 goto do_shift64;
1438 case INDEX_op_mul_i64:
1439 c = ARITH_MULX;
1440 goto gen_arith;
1441 case INDEX_op_div_i64:
1442 c = ARITH_SDIVX;
1443 goto gen_arith;
1444 case INDEX_op_divu_i64:
1445 c = ARITH_UDIVX;
1446 goto gen_arith;
1447
1448 case INDEX_op_brcond_i64:
1449 tcg_out_brcond_i64(s, a2, a0, a1, const_args[1], arg_label(args[3]));
1450 break;
1451 case INDEX_op_setcond_i64:
1452 tcg_out_setcond_i64(s, args[3], a0, a1, a2, c2, false);
1453 break;
1454 case INDEX_op_negsetcond_i64:
1455 tcg_out_setcond_i64(s, args[3], a0, a1, a2, c2, true);
1456 break;
1457 case INDEX_op_movcond_i64:
1458 tcg_out_movcond_i64(s, args[5], a0, a1, a2, c2, args[3], const_args[3]);
1459 break;
1460 case INDEX_op_add2_i64:
1461 tcg_out_addsub2_i64(s, args[0], args[1], args[2], args[3], args[4],
1462 const_args[4], args[5], const_args[5], false);
1463 break;
1464 case INDEX_op_sub2_i64:
1465 tcg_out_addsub2_i64(s, args[0], args[1], args[2], args[3], args[4],
1466 const_args[4], args[5], const_args[5], true);
1467 break;
1468 case INDEX_op_muluh_i64:
1469 tcg_out_arith(s, args[0], args[1], args[2], ARITH_UMULXHI);
1470 break;
1471
1472 gen_arith:
1473 tcg_out_arithc(s, a0, a1, a2, c2, c);
1474 break;
1475
1476 gen_arith1:
1477 tcg_out_arithc(s, a0, TCG_REG_G0, a1, const_args[1], c);
1478 break;
1479
1480 case INDEX_op_mb:
1481 tcg_out_mb(s, a0);
1482 break;
1483
1484 case INDEX_op_mov_i32: /* Always emitted via tcg_out_mov. */
1485 case INDEX_op_mov_i64:
1486 case INDEX_op_call: /* Always emitted via tcg_out_call. */
1487 case INDEX_op_exit_tb: /* Always emitted via tcg_out_exit_tb. */
1488 case INDEX_op_goto_tb: /* Always emitted via tcg_out_goto_tb. */
1489 case INDEX_op_ext8s_i32: /* Always emitted via tcg_reg_alloc_op. */
1490 case INDEX_op_ext8s_i64:
1491 case INDEX_op_ext8u_i32:
1492 case INDEX_op_ext8u_i64:
1493 case INDEX_op_ext16s_i32:
1494 case INDEX_op_ext16s_i64:
1495 case INDEX_op_ext16u_i32:
1496 case INDEX_op_ext16u_i64:
1497 case INDEX_op_ext32s_i64:
1498 case INDEX_op_ext32u_i64:
1499 case INDEX_op_ext_i32_i64:
1500 case INDEX_op_extu_i32_i64:
1501 default:
1502 g_assert_not_reached();
1503 }
1504 }
1505
1506 static TCGConstraintSetIndex tcg_target_op_def(TCGOpcode op)
1507 {
1508 switch (op) {
1509 case INDEX_op_goto_ptr:
1510 return C_O0_I1(r);
1511
1512 case INDEX_op_ld8u_i32:
1513 case INDEX_op_ld8u_i64:
1514 case INDEX_op_ld8s_i32:
1515 case INDEX_op_ld8s_i64:
1516 case INDEX_op_ld16u_i32:
1517 case INDEX_op_ld16u_i64:
1518 case INDEX_op_ld16s_i32:
1519 case INDEX_op_ld16s_i64:
1520 case INDEX_op_ld_i32:
1521 case INDEX_op_ld32u_i64:
1522 case INDEX_op_ld32s_i64:
1523 case INDEX_op_ld_i64:
1524 case INDEX_op_neg_i32:
1525 case INDEX_op_neg_i64:
1526 case INDEX_op_not_i32:
1527 case INDEX_op_not_i64:
1528 case INDEX_op_ext32s_i64:
1529 case INDEX_op_ext32u_i64:
1530 case INDEX_op_ext_i32_i64:
1531 case INDEX_op_extu_i32_i64:
1532 case INDEX_op_qemu_ld_a32_i32:
1533 case INDEX_op_qemu_ld_a64_i32:
1534 case INDEX_op_qemu_ld_a32_i64:
1535 case INDEX_op_qemu_ld_a64_i64:
1536 return C_O1_I1(r, r);
1537
1538 case INDEX_op_st8_i32:
1539 case INDEX_op_st8_i64:
1540 case INDEX_op_st16_i32:
1541 case INDEX_op_st16_i64:
1542 case INDEX_op_st_i32:
1543 case INDEX_op_st32_i64:
1544 case INDEX_op_st_i64:
1545 case INDEX_op_qemu_st_a32_i32:
1546 case INDEX_op_qemu_st_a64_i32:
1547 case INDEX_op_qemu_st_a32_i64:
1548 case INDEX_op_qemu_st_a64_i64:
1549 return C_O0_I2(rZ, r);
1550
1551 case INDEX_op_add_i32:
1552 case INDEX_op_add_i64:
1553 case INDEX_op_mul_i32:
1554 case INDEX_op_mul_i64:
1555 case INDEX_op_div_i32:
1556 case INDEX_op_div_i64:
1557 case INDEX_op_divu_i32:
1558 case INDEX_op_divu_i64:
1559 case INDEX_op_sub_i32:
1560 case INDEX_op_sub_i64:
1561 case INDEX_op_and_i32:
1562 case INDEX_op_and_i64:
1563 case INDEX_op_andc_i32:
1564 case INDEX_op_andc_i64:
1565 case INDEX_op_or_i32:
1566 case INDEX_op_or_i64:
1567 case INDEX_op_orc_i32:
1568 case INDEX_op_orc_i64:
1569 case INDEX_op_xor_i32:
1570 case INDEX_op_xor_i64:
1571 case INDEX_op_shl_i32:
1572 case INDEX_op_shl_i64:
1573 case INDEX_op_shr_i32:
1574 case INDEX_op_shr_i64:
1575 case INDEX_op_sar_i32:
1576 case INDEX_op_sar_i64:
1577 case INDEX_op_setcond_i32:
1578 case INDEX_op_setcond_i64:
1579 case INDEX_op_negsetcond_i32:
1580 case INDEX_op_negsetcond_i64:
1581 return C_O1_I2(r, rZ, rJ);
1582
1583 case INDEX_op_brcond_i32:
1584 case INDEX_op_brcond_i64:
1585 return C_O0_I2(rZ, rJ);
1586 case INDEX_op_movcond_i32:
1587 case INDEX_op_movcond_i64:
1588 return C_O1_I4(r, rZ, rJ, rI, 0);
1589 case INDEX_op_add2_i32:
1590 case INDEX_op_add2_i64:
1591 case INDEX_op_sub2_i32:
1592 case INDEX_op_sub2_i64:
1593 return C_O2_I4(r, r, rZ, rZ, rJ, rJ);
1594 case INDEX_op_mulu2_i32:
1595 case INDEX_op_muls2_i32:
1596 return C_O2_I2(r, r, rZ, rJ);
1597 case INDEX_op_muluh_i64:
1598 return C_O1_I2(r, r, r);
1599
1600 default:
1601 g_assert_not_reached();
1602 }
1603 }
1604
1605 static void tcg_target_init(TCGContext *s)
1606 {
1607 /*
1608 * Only probe for the platform and capabilities if we haven't already
1609 * determined maximum values at compile time.
1610 */
1611 #ifndef use_vis3_instructions
1612 {
1613 unsigned long hwcap = qemu_getauxval(AT_HWCAP);
1614 use_vis3_instructions = (hwcap & HWCAP_SPARC_VIS3) != 0;
1615 }
1616 #endif
1617
1618 tcg_target_available_regs[TCG_TYPE_I32] = ALL_GENERAL_REGS;
1619 tcg_target_available_regs[TCG_TYPE_I64] = ALL_GENERAL_REGS;
1620
1621 tcg_target_call_clobber_regs = 0;
1622 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_G1);
1623 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_G2);
1624 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_G3);
1625 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_G4);
1626 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_G5);
1627 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_G6);
1628 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_G7);
1629 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_O0);
1630 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_O1);
1631 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_O2);
1632 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_O3);
1633 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_O4);
1634 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_O5);
1635 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_O6);
1636 tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_O7);
1637
1638 s->reserved_regs = 0;
1639 tcg_regset_set_reg(s->reserved_regs, TCG_REG_G0); /* zero */
1640 tcg_regset_set_reg(s->reserved_regs, TCG_REG_G6); /* reserved for os */
1641 tcg_regset_set_reg(s->reserved_regs, TCG_REG_G7); /* thread pointer */
1642 tcg_regset_set_reg(s->reserved_regs, TCG_REG_I6); /* frame pointer */
1643 tcg_regset_set_reg(s->reserved_regs, TCG_REG_I7); /* return address */
1644 tcg_regset_set_reg(s->reserved_regs, TCG_REG_O6); /* stack pointer */
1645 tcg_regset_set_reg(s->reserved_regs, TCG_REG_T1); /* for internal use */
1646 tcg_regset_set_reg(s->reserved_regs, TCG_REG_T2); /* for internal use */
1647 tcg_regset_set_reg(s->reserved_regs, TCG_REG_T3); /* for internal use */
1648 }
1649
1650 #define ELF_HOST_MACHINE EM_SPARCV9
1651
1652 typedef struct {
1653 DebugFrameHeader h;
1654 uint8_t fde_def_cfa[4];
1655 uint8_t fde_win_save;
1656 uint8_t fde_ret_save[3];
1657 } DebugFrame;
1658
1659 static const DebugFrame debug_frame = {
1660 .h.cie.len = sizeof(DebugFrameCIE)-4, /* length after .len member */
1661 .h.cie.id = -1,
1662 .h.cie.version = 1,
1663 .h.cie.code_align = 1,
1664 .h.cie.data_align = -sizeof(void *) & 0x7f,
1665 .h.cie.return_column = 15, /* o7 */
1666
1667 /* Total FDE size does not include the "len" member. */
1668 .h.fde.len = sizeof(DebugFrame) - offsetof(DebugFrame, h.fde.cie_offset),
1669
1670 .fde_def_cfa = {
1671 12, 30, /* DW_CFA_def_cfa i6, 2047 */
1672 (2047 & 0x7f) | 0x80, (2047 >> 7)
1673 },
1674 .fde_win_save = 0x2d, /* DW_CFA_GNU_window_save */
1675 .fde_ret_save = { 9, 15, 31 }, /* DW_CFA_register o7, i7 */
1676 };
1677
1678 void tcg_register_jit(const void *buf, size_t buf_size)
1679 {
1680 tcg_register_jit_int(buf, buf_size, &debug_frame, sizeof(debug_frame));
1681 }