]> git.proxmox.com Git - mirror_ubuntu-kernels.git/commit
meson saradc: fix clock divider mask length
authorGeorge Stark <gnstark@sberdevices.ru>
Tue, 6 Jun 2023 16:53:57 +0000 (19:53 +0300)
committerRoxana Nicolescu <roxana.nicolescu@canonical.com>
Mon, 2 Oct 2023 15:20:21 +0000 (17:20 +0200)
commite8be6853adfd924a65328ca5f309703242f1f872
treeb086681b43aaa52d221f730905c8a6586c4b2f86
parent1d43654483b4a360e72a6f7bba5f6877726748f5
meson saradc: fix clock divider mask length

BugLink: https://bugs.launchpad.net/bugs/2036075
commit c57fa0037024c92c2ca34243e79e857da5d2c0a9 upstream.

According to the datasheets of supported meson SoCs length of ADC_CLK_DIV
field is 6-bit. Although all supported SoCs have the register
with that field documented later SoCs use external clock rather than
ADC internal clock so this patch affects only meson8 family (S8* SoCs).

Fixes: 3adbf3427330 ("iio: adc: add a driver for the SAR ADC found in Amlogic Meson SoCs")
Signed-off-by: George Stark <GNStark@sberdevices.ru>
Reviewed-by: Andy Shevchenko <andy.shevchenko@gmail.com>
Reviewed-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com>
Link: https://lore.kernel.org/r/20230606165357.42417-1-gnstark@sberdevices.ru
Cc: <stable@vger.kernel.org>
Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
Signed-off-by: Kamal Mostafa <kamal@canonical.com>
Signed-off-by: Stefan Bader <stefan.bader@canonical.com>
drivers/iio/adc/meson_saradc.c