]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/commitdiff
brcmsmac: remove si_pmu_spuravoid_pllupdate()
authorHauke Mehrtens <hauke@hauke-m.de>
Sat, 30 Jun 2012 13:16:10 +0000 (15:16 +0200)
committerJohn W. Linville <linville@tuxdriver.com>
Tue, 10 Jul 2012 16:16:50 +0000 (12:16 -0400)
si_pmu_spuravoid_pllupdate() is now replaced by
bcma_pmu_spuravoid_pllupdate() which does the same thing, but supports
more chips.

This function is in my pending patch series for bcma.
Author: Hauke Mehrtens <hauke@hauke-m.de>
Date:   Mon Jun 4 01:31:32 2012 +0200

    bcma: add bcma_pmu_spuravoid_pllupdate()

Acked-by: Arend van Spriel <arend@broadcom.com>
Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
Signed-off-by: John W. Linville <linville@tuxdriver.com>
drivers/net/wireless/brcm80211/brcmsmac/phy/phy_n.c
drivers/net/wireless/brcm80211/brcmsmac/pmu.c
drivers/net/wireless/brcm80211/brcmsmac/pmu.h

index 3667181464184bc3293f9241f8ccc10d3d9323ab..a4ae93ebe36e34fef6dd9104acee2a0df12eca69 100644 (file)
@@ -21106,6 +21106,7 @@ wlc_phy_chanspec_nphy_setup(struct brcms_phy *pi, u16 chanspec,
                            const struct nphy_sfo_cfg *ci)
 {
        u16 val;
+       struct si_info *sii = container_of(pi->sh->sih, struct si_info, pub);
 
        val = read_phy_reg(pi, 0x09) & NPHY_BandControl_currentBand;
        if (CHSPEC_IS5G(chanspec) && !val) {
@@ -21189,7 +21190,7 @@ wlc_phy_chanspec_nphy_setup(struct brcms_phy *pi, u16 chanspec,
                        spuravoid = 1;
 
                wlapi_bmac_core_phypll_ctl(pi->sh->physhim, false);
-               si_pmu_spuravoid_pllupdate(pi->sh->sih, spuravoid);
+               bcma_pmu_spuravoid_pllupdate(&sii->icbus->drv_cc, spuravoid);
                wlapi_bmac_core_phypll_ctl(pi->sh->physhim, true);
 
                if ((pi->sh->chip == BCM43224_CHIP_ID) ||
index 045f43a0a64796d3b0c316e2a960a70aee0918e5..6b4344f1d2e39ff64a4f0072985692cff257dfe8 100644 (file)
  * PMU<rev>_PLL<num>_XX where <rev> is PMU corerev and <num> is an arbitrary
  * number to differentiate different PLLs controlled by the same PMU rev.
  */
-/* pllcontrol registers:
- * ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>,
- * p1div, p2div, _bypass_sdmod
- */
-#define PMU1_PLL0_PLLCTL0              0
-#define PMU1_PLL0_PLLCTL1              1
-#define PMU1_PLL0_PLLCTL2              2
-#define PMU1_PLL0_PLLCTL3              3
-#define PMU1_PLL0_PLLCTL4              4
-#define PMU1_PLL0_PLLCTL5              5
 
 /* pmu XtalFreqRatio */
 #define        PMU_XTALFREQ_REG_ILPCTR_MASK    0x00001FFF
 #define        RES4313_HT_AVAIL_RSRC           14
 #define        RES4313_MACPHY_CLK_AVAIL_RSRC   15
 
-void si_pmu_spuravoid_pllupdate(struct si_pub *sih, u8 spuravoid)
-{
-       u32 tmp = 0;
-       struct si_info *sii = container_of(sih, struct si_info, pub);
-       struct bcma_device *core;
-
-       /* switch to chipc */
-       core = sii->icbus->drv_cc.core;
-
-       switch (ai_get_chip_id(sih)) {
-       case BCM43224_CHIP_ID:
-       case BCM43225_CHIP_ID:
-               if (spuravoid == 1) {
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL0);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x11500010);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL1);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x000C0C06);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL2);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x0F600a08);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL3);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x00000000);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL4);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x2001E920);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL5);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x88888815);
-               } else {
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL0);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x11100010);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL1);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x000c0c06);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL2);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x03000a08);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL3);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x00000000);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL4);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x200005c0);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_addr),
-                                    PMU1_PLL0_PLLCTL5);
-                       bcma_write32(core, CHIPCREGOFFS(pllcontrol_data),
-                                    0x88888815);
-               }
-               tmp = 1 << 10;
-               break;
-
-       default:
-               /* bail out */
-               return;
-       }
-
-       bcma_set32(core, CHIPCREGOFFS(pmucontrol), tmp);
-}
-
 u16 si_pmu_fast_pwrup_delay(struct si_pub *sih)
 {
        uint delay = PMU_MAX_TRANSITION_DLY;
index 2f0ad2830ab1c938332a1a9d4d7066f6e98685da..f7cff873578b2cb5f42756a8b09a9427a0d316c2 100644 (file)
@@ -26,7 +26,6 @@ extern u32 si_pmu_chipcontrol(struct si_pub *sih, uint reg, u32 mask, u32 val);
 extern u32 si_pmu_regcontrol(struct si_pub *sih, uint reg, u32 mask, u32 val);
 extern u32 si_pmu_alp_clock(struct si_pub *sih);
 extern void si_pmu_pllupd(struct si_pub *sih);
-extern void si_pmu_spuravoid_pllupdate(struct si_pub *sih, u8 spuravoid);
 extern u32 si_pmu_pllcontrol(struct si_pub *sih, uint reg, u32 mask, u32 val);
 extern u32 si_pmu_measure_alpclk(struct si_pub *sih);