]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/commitdiff
clk: qcom: dispcc: Update DP clk ops for phy design
authorStephen Boyd <swboyd@chromium.org>
Wed, 16 Sep 2020 23:12:01 +0000 (16:12 -0700)
committerStephen Boyd <sboyd@kernel.org>
Tue, 22 Sep 2020 18:51:08 +0000 (11:51 -0700)
The clk_rcg2_dp_determine_rate() function is used for the DP pixel clk.
This function should return the rate that can be achieved by the pixel
clk in 'struct clk_rate_request::rate' and match the logic similar to
what is seen in clk_rcg2_dp_set_rate(). But that isn't the case. Instead
the code merely bubbles the rate request up to the parent of the pixel
clk and doesn't try to do a rational approximation of the rate that
would be achieved by picking some m/n value for the RCG.

Let's change this logic so that we can assume the parent clk frequency
is fixed (it is because it's the VCO of the DP PLL that is configured
based on the link rate) and so that we can calculate what the m/n value
will be and adjust the req->rate appropriately.

Cc: Jeykumar Sankaran <jsanka@codeaurora.org>
Cc: Chandan Uddaraju <chandanu@codeaurora.org>
Cc: Vara Reddy <varar@codeaurora.org>
Cc: Tanmay Shah <tanmay@codeaurora.org>
Cc: Bjorn Andersson <bjorn.andersson@linaro.org>
Cc: Manu Gautam <mgautam@codeaurora.org>
Cc: Sandeep Maheswaram <sanm@codeaurora.org>
Cc: Douglas Anderson <dianders@chromium.org>
Cc: Sean Paul <seanpaul@chromium.org>
Cc: Stephen Boyd <sboyd@kernel.org>
Cc: Jonathan Marek <jonathan@marek.ca>
Cc: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Cc: Rob Clark <robdclark@chromium.org>
Signed-off-by: Stephen Boyd <swboyd@chromium.org>
Link: https://lore.kernel.org/r/20200916231202.3637932-10-swboyd@chromium.org
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
drivers/clk/qcom/clk-rcg2.c
drivers/clk/qcom/dispcc-sc7180.c

index 357159fe85b5e7d07308fa5a10f4ba61a088264f..59a5a0f261f336098748b02453a4b59a9910e7f1 100644 (file)
@@ -1182,14 +1182,21 @@ static int clk_rcg2_dp_set_rate_and_parent(struct clk_hw *hw,
 static int clk_rcg2_dp_determine_rate(struct clk_hw *hw,
                                struct clk_rate_request *req)
 {
-       struct clk_rate_request parent_req = *req;
-       int ret;
+       struct clk_rcg2 *rcg = to_clk_rcg2(hw);
+       unsigned long num, den;
+       u64 tmp;
 
-       ret = __clk_determine_rate(clk_hw_get_parent(hw), &parent_req);
-       if (ret)
-               return ret;
+       /* Parent rate is a fixed phy link rate */
+       rational_best_approximation(req->best_parent_rate, req->rate,
+                       GENMASK(rcg->mnd_width - 1, 0),
+                       GENMASK(rcg->mnd_width - 1, 0), &den, &num);
+
+       if (!num || !den)
+               return -EINVAL;
 
-       req->best_parent_rate = parent_req.rate;
+       tmp = req->best_parent_rate * num;
+       do_div(tmp, den);
+       req->rate = tmp;
 
        return 0;
 }
index 0a5d395bce93584f85bca6a0fb390147eda26aee..f487515701e36fc318a210cd2390a7c5f17b3d9b 100644 (file)
@@ -202,7 +202,6 @@ static struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = {
                .name = "disp_cc_mdss_dp_crypto_clk_src",
                .parent_data = disp_cc_parent_data_1,
                .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
-               .flags = CLK_SET_RATE_PARENT,
                .ops = &clk_byte2_ops,
        },
 };
@@ -216,7 +215,6 @@ static struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
                .name = "disp_cc_mdss_dp_link_clk_src",
                .parent_data = disp_cc_parent_data_1,
                .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
-               .flags = CLK_SET_RATE_PARENT,
                .ops = &clk_byte2_ops,
        },
 };
@@ -230,7 +228,6 @@ static struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
                .name = "disp_cc_mdss_dp_pixel_clk_src",
                .parent_data = disp_cc_parent_data_1,
                .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
-               .flags = CLK_SET_RATE_PARENT,
                .ops = &clk_dp_ops,
        },
 };