]> git.proxmox.com Git - mirror_qemu.git/commitdiff
target/riscv: Fix FCLASS_D being treated as RV64 only
authorBastian Koppelmann <kbastian@mail.uni-paderborn.de>
Thu, 8 Nov 2018 12:06:27 +0000 (13:06 +0100)
committerPalmer Dabbelt <palmer@sifive.com>
Tue, 13 Nov 2018 23:12:15 +0000 (15:12 -0800)
Signed-off-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Signed-off-by: Palmer Dabbelt <palmer@sifive.com>
target/riscv/translate.c

index 18d7b6d1471d6c11205bc7cdfdbcc01cbff13ceb..5359088e24bc262fd5058162a10d519ef1801367 100644 (file)
@@ -1237,13 +1237,14 @@ static void gen_fp_arith(DisasContext *ctx, uint32_t opc, int rd,
         tcg_temp_free(t0);
         break;
 
-#if defined(TARGET_RISCV64)
     case OPC_RISC_FMV_X_D:
         /* also OPC_RISC_FCLASS_D */
         switch (rm) {
+#if defined(TARGET_RISCV64)
         case 0: /* FMV */
             gen_set_gpr(rd, cpu_fpr[rs1]);
             break;
+#endif
         case 1:
             t0 = tcg_temp_new();
             gen_helper_fclass_d(t0, cpu_fpr[rs1]);
@@ -1255,6 +1256,7 @@ static void gen_fp_arith(DisasContext *ctx, uint32_t opc, int rd,
         }
         break;
 
+#if defined(TARGET_RISCV64)
     case OPC_RISC_FMV_D_X:
         t0 = tcg_temp_new();
         gen_get_gpr(t0, rs1);