]> git.proxmox.com Git - mirror_ubuntu-kernels.git/commitdiff
arm64: dts: intel: socfpga_agilex: use defined for GIC interrupts
authorKrzysztof Kozlowski <krzk@kernel.org>
Mon, 8 Mar 2021 17:09:42 +0000 (18:09 +0100)
committerDinh Nguyen <dinguyen@kernel.org>
Tue, 30 Mar 2021 10:51:30 +0000 (05:51 -0500)
Use human-readable defines for GIC interrupt type and flag, instead of
hard-coding the numbers.  It makes review easier.  No functional change.

Signed-off-by: Krzysztof Kozlowski <krzk@kernel.org>
Signed-off-by: Dinh Nguyen <dinguyen@kernel.org>
arch/arm64/boot/dts/intel/socfpga_agilex.dtsi

index 103de0a91e60e5974c21ad86f94d89da1cd23b1d..3cba4c03d5602de3d1b61da1d3c40318a8f31244 100644 (file)
@@ -6,6 +6,7 @@
 /dts-v1/;
 #include <dt-bindings/reset/altr,rst-mgr-s10.h>
 #include <dt-bindings/gpio/gpio.h>
+#include <dt-bindings/interrupt-controller/arm-gic.h>
 #include <dt-bindings/clock/agilex-clock.h>
 
 / {
 
        pmu {
                compatible = "arm,armv8-pmuv3";
-               interrupts = <0 170 4>,
-                            <0 171 4>,
-                            <0 172 4>,
-                            <0 173 4>;
+               interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
+                            <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
+                            <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
+                            <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
                interrupt-affinity = <&cpu0>,
                                     <&cpu1>,
                                     <&cpu2>,
        timer {
                compatible = "arm,armv8-timer";
                interrupt-parent = <&intc>;
-               interrupts = <1 13 0xf08>,
-                            <1 14 0xf08>,
-                            <1 11 0xf08>,
-                            <1 10 0xf08>;
+               interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
+                            <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
+                            <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
+                            <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
        };
 
        usbphy0: usbphy {
                gmac0: ethernet@ff800000 {
                        compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac";
                        reg = <0xff800000 0x2000>;
-                       interrupts = <0 90 4>;
+                       interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
                        interrupt-names = "macirq";
                        mac-address = [00 00 00 00 00 00];
                        resets = <&rst EMAC0_RESET>, <&rst EMAC0_OCP_RESET>;
                gmac1: ethernet@ff802000 {
                        compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac";
                        reg = <0xff802000 0x2000>;
-                       interrupts = <0 91 4>;
+                       interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
                        interrupt-names = "macirq";
                        mac-address = [00 00 00 00 00 00];
                        resets = <&rst EMAC1_RESET>, <&rst EMAC1_OCP_RESET>;
                gmac2: ethernet@ff804000 {
                        compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac";
                        reg = <0xff804000 0x2000>;
-                       interrupts = <0 92 4>;
+                       interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
                        interrupt-names = "macirq";
                        mac-address = [00 00 00 00 00 00];
                        resets = <&rst EMAC2_RESET>, <&rst EMAC2_OCP_RESET>;
                                reg = <0>;
                                interrupt-controller;
                                #interrupt-cells = <2>;
-                               interrupts = <0 110 4>;
+                               interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
                        };
                };
 
                                reg = <0>;
                                interrupt-controller;
                                #interrupt-cells = <2>;
-                               interrupts = <0 111 4>;
+                               interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
                        };
                };
 
                        #size-cells = <0>;
                        compatible = "snps,designware-i2c";
                        reg = <0xffc02800 0x100>;
-                       interrupts = <0 103 4>;
+                       interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst I2C0_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        status = "disabled";
                        #size-cells = <0>;
                        compatible = "snps,designware-i2c";
                        reg = <0xffc02900 0x100>;
-                       interrupts = <0 104 4>;
+                       interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst I2C1_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        status = "disabled";
                        #size-cells = <0>;
                        compatible = "snps,designware-i2c";
                        reg = <0xffc02a00 0x100>;
-                       interrupts = <0 105 4>;
+                       interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst I2C2_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        status = "disabled";
                        #size-cells = <0>;
                        compatible = "snps,designware-i2c";
                        reg = <0xffc02b00 0x100>;
-                       interrupts = <0 106 4>;
+                       interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst I2C3_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        status = "disabled";
                        #size-cells = <0>;
                        compatible = "snps,designware-i2c";
                        reg = <0xffc02c00 0x100>;
-                       interrupts = <0 107 4>;
+                       interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst I2C4_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        status = "disabled";
                        #size-cells = <0>;
                        compatible = "altr,socfpga-dw-mshc";
                        reg = <0xff808000 0x1000>;
-                       interrupts = <0 96 4>;
+                       interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
                        fifo-depth = <0x400>;
                        resets = <&rst SDMMC_RESET>;
                        reset-names = "reset";
                        reg = <0xffb90000 0x10000>,
                              <0xffb80000 0x1000>;
                        reg-names = "nand_data", "denali_reg";
-                       interrupts = <0 97 4>;
+                       interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&clkmgr AGILEX_NAND_CLK>,
                                 <&clkmgr AGILEX_NAND_X_CLK>,
                                 <&clkmgr AGILEX_NAND_ECC_CLK>;
                pdma: pdma@ffda0000 {
                        compatible = "arm,pl330", "arm,primecell";
                        reg = <0xffda0000 0x1000>;
-                       interrupts = <0 81 4>,
-                                    <0 82 4>,
-                                    <0 83 4>,
-                                    <0 84 4>,
-                                    <0 85 4>,
-                                    <0 86 4>,
-                                    <0 87 4>,
-                                    <0 88 4>,
-                                    <0 89 4>;
+                       interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
+                                    <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
+                                    <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
+                                    <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
+                                    <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
+                                    <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
+                                    <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
+                                    <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
+                                    <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
                        #dma-cells = <1>;
                        #dma-channels = <8>;
                        #dma-requests = <32>;
                        #global-interrupts = <2>;
                        #iommu-cells = <1>;
                        interrupt-parent = <&intc>;
-                       interrupts = <0 128 4>, /* Global Secure Fault */
-                               <0 129 4>, /* Global Non-secure Fault */
+                       /* Global Secure Fault */
+                       interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
+                               /* Global Non-secure Fault */
+                               <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
                                /* Non-secure Context Interrupts (32) */
-                               <0 138 4>, <0 139 4>, <0 140 4>, <0 141 4>,
-                               <0 142 4>, <0 143 4>, <0 144 4>, <0 145 4>,
-                               <0 146 4>, <0 147 4>, <0 148 4>, <0 149 4>,
-                               <0 150 4>, <0 151 4>, <0 152 4>, <0 153 4>,
-                               <0 154 4>, <0 155 4>, <0 156 4>, <0 157 4>,
-                               <0 158 4>, <0 159 4>, <0 160 4>, <0 161 4>,
-                               <0 162 4>, <0 163 4>, <0 164 4>, <0 165 4>,
-                               <0 166 4>, <0 167 4>, <0 168 4>, <0 169 4>;
+                               <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
                        stream-match-mask = <0x7ff0>;
                        clocks = <&clkmgr AGILEX_MPU_CCU_CLK>,
                                 <&clkmgr AGILEX_L3_MAIN_FREE_CLK>,
                        #address-cells = <1>;
                        #size-cells = <0>;
                        reg = <0xffda4000 0x1000>;
-                       interrupts = <0 99 4>;
+                       interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst SPIM0_RESET>;
                        reset-names = "spi";
                        reg-io-width = <4>;
                        #address-cells = <1>;
                        #size-cells = <0>;
                        reg = <0xffda5000 0x1000>;
-                       interrupts = <0 100 4>;
+                       interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst SPIM1_RESET>;
                        reset-names = "spi";
                        reg-io-width = <4>;
 
                timer0: timer0@ffc03000 {
                        compatible = "snps,dw-apb-timer";
-                       interrupts = <0 113 4>;
+                       interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
                        reg = <0xffc03000 0x100>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        clock-names = "timer";
 
                timer1: timer1@ffc03100 {
                        compatible = "snps,dw-apb-timer";
-                       interrupts = <0 114 4>;
+                       interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
                        reg = <0xffc03100 0x100>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        clock-names = "timer";
 
                timer2: timer2@ffd00000 {
                        compatible = "snps,dw-apb-timer";
-                       interrupts = <0 115 4>;
+                       interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
                        reg = <0xffd00000 0x100>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        clock-names = "timer";
 
                timer3: timer3@ffd00100 {
                        compatible = "snps,dw-apb-timer";
-                       interrupts = <0 116 4>;
+                       interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
                        reg = <0xffd00100 0x100>;
                        clocks = <&clkmgr AGILEX_L4_SP_CLK>;
                        clock-names = "timer";
                uart0: serial0@ffc02000 {
                        compatible = "snps,dw-apb-uart";
                        reg = <0xffc02000 0x100>;
-                       interrupts = <0 108 4>;
+                       interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
                        reg-shift = <2>;
                        reg-io-width = <4>;
                        resets = <&rst UART0_RESET>;
                uart1: serial1@ffc02100 {
                        compatible = "snps,dw-apb-uart";
                        reg = <0xffc02100 0x100>;
-                       interrupts = <0 109 4>;
+                       interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
                        reg-shift = <2>;
                        reg-io-width = <4>;
                        resets = <&rst UART1_RESET>;
                usb0: usb@ffb00000 {
                        compatible = "snps,dwc2";
                        reg = <0xffb00000 0x40000>;
-                       interrupts = <0 93 4>;
+                       interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
                        phys = <&usbphy0>;
                        phy-names = "usb2-phy";
                        resets = <&rst USB0_RESET>, <&rst USB0_OCP_RESET>;
                usb1: usb@ffb40000 {
                        compatible = "snps,dwc2";
                        reg = <0xffb40000 0x40000>;
-                       interrupts = <0 94 4>;
+                       interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
                        phys = <&usbphy0>;
                        phy-names = "usb2-phy";
                        resets = <&rst USB1_RESET>, <&rst USB1_OCP_RESET>;
                watchdog0: watchdog@ffd00200 {
                        compatible = "snps,dw-wdt";
                        reg = <0xffd00200 0x100>;
-                       interrupts = <0 117 4>;
+                       interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst WATCHDOG0_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>;
                        status = "disabled";
                watchdog1: watchdog@ffd00300 {
                        compatible = "snps,dw-wdt";
                        reg = <0xffd00300 0x100>;
-                       interrupts = <0 118 4>;
+                       interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst WATCHDOG1_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>;
                        status = "disabled";
                watchdog2: watchdog@ffd00400 {
                        compatible = "snps,dw-wdt";
                        reg = <0xffd00400 0x100>;
-                       interrupts = <0 125 4>;
+                       interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst WATCHDOG2_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>;
                        status = "disabled";
                watchdog3: watchdog@ffd00500 {
                        compatible = "snps,dw-wdt";
                        reg = <0xffd00500 0x100>;
-                       interrupts = <0 126 4>;
+                       interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
                        resets = <&rst WATCHDOG3_RESET>;
                        clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>;
                        status = "disabled";
                        altr,sysmgr-syscon = <&sysmgr>;
                        #address-cells = <1>;
                        #size-cells = <1>;
-                       interrupts = <0 15 4>;
+                       interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        ranges;
                        #size-cells = <0>;
                        reg = <0xff8d2000 0x100>,
                              <0xff900000 0x100000>;
-                       interrupts = <0 3 4>;
+                       interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
                        cdns,fifo-depth = <128>;
                        cdns,fifo-width = <4>;
                        cdns,trigger-address = <0x00000000>;