]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/aspeed_ast2600.c
qom: Use return values to check for error where that's simpler
[mirror_qemu.git] / hw / arm / aspeed_ast2600.c
CommitLineData
f25c0ae1
CLG
1/*
2 * ASPEED SoC 2600 family
3 *
4 * Copyright (c) 2016-2019, IBM Corporation.
5 *
6 * This code is licensed under the GPL version 2 or later. See
7 * the COPYING file in the top-level directory.
8 */
9
10#include "qemu/osdep.h"
11#include "qapi/error.h"
12#include "cpu.h"
13#include "exec/address-spaces.h"
14#include "hw/misc/unimp.h"
15#include "hw/arm/aspeed_soc.h"
16#include "hw/char/serial.h"
17#include "qemu/log.h"
18#include "qemu/module.h"
19#include "qemu/error-report.h"
20#include "hw/i2c/aspeed_i2c.h"
21#include "net/net.h"
22#include "sysemu/sysemu.h"
23
24#define ASPEED_SOC_IOMEM_SIZE 0x00200000
25
26static const hwaddr aspeed_soc_ast2600_memmap[] = {
27 [ASPEED_SRAM] = 0x10000000,
28 /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */
29 [ASPEED_IOMEM] = 0x1E600000,
30 [ASPEED_PWM] = 0x1E610000,
31 [ASPEED_FMC] = 0x1E620000,
32 [ASPEED_SPI1] = 0x1E630000,
33 [ASPEED_SPI2] = 0x1E641000,
917940ce
GR
34 [ASPEED_EHCI1] = 0x1E6A1000,
35 [ASPEED_EHCI2] = 0x1E6A3000,
289251b0
CLG
36 [ASPEED_MII1] = 0x1E650000,
37 [ASPEED_MII2] = 0x1E650008,
38 [ASPEED_MII3] = 0x1E650010,
39 [ASPEED_MII4] = 0x1E650018,
f25c0ae1 40 [ASPEED_ETH1] = 0x1E660000,
d300db02 41 [ASPEED_ETH3] = 0x1E670000,
f25c0ae1 42 [ASPEED_ETH2] = 0x1E680000,
d300db02 43 [ASPEED_ETH4] = 0x1E690000,
f25c0ae1
CLG
44 [ASPEED_VIC] = 0x1E6C0000,
45 [ASPEED_SDMC] = 0x1E6E0000,
46 [ASPEED_SCU] = 0x1E6E2000,
47 [ASPEED_XDMA] = 0x1E6E7000,
48 [ASPEED_ADC] = 0x1E6E9000,
514bcf6f 49 [ASPEED_VIDEO] = 0x1E700000,
f25c0ae1 50 [ASPEED_SDHCI] = 0x1E740000,
a29e3e12 51 [ASPEED_EMMC] = 0x1E750000,
f25c0ae1
CLG
52 [ASPEED_GPIO] = 0x1E780000,
53 [ASPEED_GPIO_1_8V] = 0x1E780800,
54 [ASPEED_RTC] = 0x1E781000,
55 [ASPEED_TIMER1] = 0x1E782000,
56 [ASPEED_WDT] = 0x1E785000,
57 [ASPEED_LPC] = 0x1E789000,
58 [ASPEED_IBT] = 0x1E789140,
59 [ASPEED_I2C] = 0x1E78A000,
60 [ASPEED_UART1] = 0x1E783000,
61 [ASPEED_UART5] = 0x1E784000,
62 [ASPEED_VUART] = 0x1E787000,
63 [ASPEED_SDRAM] = 0x80000000,
64};
65
66#define ASPEED_A7MPCORE_ADDR 0x40460000
67
68#define ASPEED_SOC_AST2600_MAX_IRQ 128
69
a29e3e12 70/* Shared Peripheral Interrupt values below are offset by -32 from datasheet */
f25c0ae1
CLG
71static const int aspeed_soc_ast2600_irqmap[] = {
72 [ASPEED_UART1] = 47,
73 [ASPEED_UART2] = 48,
74 [ASPEED_UART3] = 49,
75 [ASPEED_UART4] = 50,
76 [ASPEED_UART5] = 8,
77 [ASPEED_VUART] = 8,
78 [ASPEED_FMC] = 39,
79 [ASPEED_SDMC] = 0,
80 [ASPEED_SCU] = 12,
81 [ASPEED_ADC] = 78,
82 [ASPEED_XDMA] = 6,
83 [ASPEED_SDHCI] = 43,
917940ce
GR
84 [ASPEED_EHCI1] = 5,
85 [ASPEED_EHCI2] = 9,
a29e3e12 86 [ASPEED_EMMC] = 15,
f25c0ae1
CLG
87 [ASPEED_GPIO] = 40,
88 [ASPEED_GPIO_1_8V] = 11,
89 [ASPEED_RTC] = 13,
90 [ASPEED_TIMER1] = 16,
91 [ASPEED_TIMER2] = 17,
92 [ASPEED_TIMER3] = 18,
93 [ASPEED_TIMER4] = 19,
94 [ASPEED_TIMER5] = 20,
95 [ASPEED_TIMER6] = 21,
96 [ASPEED_TIMER7] = 22,
97 [ASPEED_TIMER8] = 23,
98 [ASPEED_WDT] = 24,
99 [ASPEED_PWM] = 44,
100 [ASPEED_LPC] = 35,
101 [ASPEED_IBT] = 35, /* LPC */
102 [ASPEED_I2C] = 110, /* 110 -> 125 */
103 [ASPEED_ETH1] = 2,
104 [ASPEED_ETH2] = 3,
d300db02
JS
105 [ASPEED_ETH3] = 32,
106 [ASPEED_ETH4] = 33,
107
f25c0ae1
CLG
108};
109
110static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl)
111{
112 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
113
114 return qdev_get_gpio_in(DEVICE(&s->a7mpcore), sc->irqmap[ctrl]);
115}
116
117static void aspeed_soc_ast2600_init(Object *obj)
118{
119 AspeedSoCState *s = ASPEED_SOC(obj);
120 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
121 int i;
122 char socname[8];
123 char typename[64];
124
125 if (sscanf(sc->name, "%7s", socname) != 1) {
126 g_assert_not_reached();
127 }
128
129 for (i = 0; i < sc->num_cpus; i++) {
9fc7fc4d 130 object_initialize_child(obj, "cpu[*]", &s->cpu[i], sc->cpu_type);
f25c0ae1
CLG
131 }
132
133 snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
db873cc5 134 object_initialize_child(obj, "scu", &s->scu, typename);
f25c0ae1
CLG
135 qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
136 sc->silicon_rev);
137 object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
d2623129 138 "hw-strap1");
f25c0ae1 139 object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
d2623129 140 "hw-strap2");
f25c0ae1 141 object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
d2623129 142 "hw-prot-key");
f25c0ae1 143
db873cc5
MA
144 object_initialize_child(obj, "a7mpcore", &s->a7mpcore,
145 TYPE_A15MPCORE_PRIV);
f25c0ae1 146
db873cc5 147 object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC);
f25c0ae1
CLG
148
149 snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
db873cc5 150 object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
f25c0ae1
CLG
151
152 snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
db873cc5 153 object_initialize_child(obj, "i2c", &s->i2c, typename);
f25c0ae1
CLG
154
155 snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
db873cc5 156 object_initialize_child(obj, "fmc", &s->fmc, typename);
d2623129 157 object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs");
f25c0ae1
CLG
158
159 for (i = 0; i < sc->spis_num; i++) {
160 snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
db873cc5 161 object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
f25c0ae1
CLG
162 }
163
917940ce 164 for (i = 0; i < sc->ehcis_num; i++) {
db873cc5
MA
165 object_initialize_child(obj, "ehci[*]", &s->ehci[i],
166 TYPE_PLATFORM_EHCI);
917940ce
GR
167 }
168
f25c0ae1 169 snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
db873cc5 170 object_initialize_child(obj, "sdmc", &s->sdmc, typename);
f25c0ae1 171 object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
d2623129 172 "ram-size");
f25c0ae1 173 object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc),
d2623129 174 "max-ram-size");
f25c0ae1
CLG
175
176 for (i = 0; i < sc->wdts_num; i++) {
177 snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
db873cc5 178 object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
f25c0ae1
CLG
179 }
180
d300db02 181 for (i = 0; i < sc->macs_num; i++) {
db873cc5
MA
182 object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i],
183 TYPE_FTGMAC100);
289251b0 184
db873cc5 185 object_initialize_child(obj, "mii[*]", &s->mii[i], TYPE_ASPEED_MII);
f25c0ae1
CLG
186 }
187
db873cc5 188 object_initialize_child(obj, "xdma", &s->xdma, TYPE_ASPEED_XDMA);
f25c0ae1
CLG
189
190 snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
db873cc5 191 object_initialize_child(obj, "gpio", &s->gpio, typename);
f25c0ae1
CLG
192
193 snprintf(typename, sizeof(typename), "aspeed.gpio-%s-1_8v", socname);
db873cc5 194 object_initialize_child(obj, "gpio_1_8v", &s->gpio_1_8v, typename);
f25c0ae1 195
db873cc5
MA
196 object_initialize_child(obj, "sd-controller", &s->sdhci,
197 TYPE_ASPEED_SDHCI);
f25c0ae1 198
0e2c24c6
AJ
199 object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort);
200
f25c0ae1
CLG
201 /* Init sd card slot class here so that they're under the correct parent */
202 for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
7089e0cc
MA
203 object_initialize_child(obj, "sd-controller.sdhci[*]",
204 &s->sdhci.slots[i], TYPE_SYSBUS_SDHCI);
f25c0ae1 205 }
a29e3e12 206
db873cc5
MA
207 object_initialize_child(obj, "emmc-controller", &s->emmc,
208 TYPE_ASPEED_SDHCI);
a29e3e12
AJ
209
210 object_property_set_int(OBJECT(&s->emmc), 1, "num-slots", &error_abort);
211
7089e0cc
MA
212 object_initialize_child(obj, "emmc-controller.sdhci", &s->emmc.slots[0],
213 TYPE_SYSBUS_SDHCI);
f25c0ae1
CLG
214}
215
216/*
217 * ASPEED ast2600 has 0xf as cluster ID
218 *
219 * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0388e/CIHEBGFG.html
220 */
221static uint64_t aspeed_calc_affinity(int cpu)
222{
223 return (0xf << ARM_AFF1_SHIFT) | cpu;
224}
225
226static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp)
227{
228 int i;
229 AspeedSoCState *s = ASPEED_SOC(dev);
230 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
123327d1 231 Error *err = NULL;
f25c0ae1
CLG
232 qemu_irq irq;
233
234 /* IO space */
235 create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM],
236 ASPEED_SOC_IOMEM_SIZE);
237
514bcf6f
JS
238 /* Video engine stub */
239 create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_VIDEO],
240 0x1000);
241
f25c0ae1 242 /* CPU */
b7f1a0cb 243 for (i = 0; i < sc->num_cpus; i++) {
f25c0ae1
CLG
244 object_property_set_int(OBJECT(&s->cpu[i]), QEMU_PSCI_CONDUIT_SMC,
245 "psci-conduit", &error_abort);
b7f1a0cb 246 if (sc->num_cpus > 1) {
f25c0ae1
CLG
247 object_property_set_int(OBJECT(&s->cpu[i]),
248 ASPEED_A7MPCORE_ADDR,
249 "reset-cbar", &error_abort);
250 }
251 object_property_set_int(OBJECT(&s->cpu[i]), aspeed_calc_affinity(i),
252 "mp-affinity", &error_abort);
253
058d0955
AJ
254 object_property_set_int(OBJECT(&s->cpu[i]), 1125000000, "cntfrq",
255 &error_abort);
256
f25c0ae1
CLG
257 /*
258 * TODO: the secondary CPUs are started and a boot helper
259 * is needed when using -kernel
260 */
261
118bfd76 262 if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, &err)) {
f25c0ae1
CLG
263 error_propagate(errp, err);
264 return;
265 }
266 }
267
268 /* A7MPCORE */
b7f1a0cb 269 object_property_set_int(OBJECT(&s->a7mpcore), sc->num_cpus, "num-cpu",
f25c0ae1
CLG
270 &error_abort);
271 object_property_set_int(OBJECT(&s->a7mpcore),
272 ASPEED_SOC_AST2600_MAX_IRQ + GIC_INTERNAL,
273 "num-irq", &error_abort);
274
db873cc5 275 sysbus_realize(SYS_BUS_DEVICE(&s->a7mpcore), &error_abort);
f25c0ae1
CLG
276 sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, ASPEED_A7MPCORE_ADDR);
277
b7f1a0cb 278 for (i = 0; i < sc->num_cpus; i++) {
f25c0ae1
CLG
279 SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore);
280 DeviceState *d = DEVICE(qemu_get_cpu(i));
281
282 irq = qdev_get_gpio_in(d, ARM_CPU_IRQ);
283 sysbus_connect_irq(sbd, i, irq);
284 irq = qdev_get_gpio_in(d, ARM_CPU_FIQ);
b7f1a0cb 285 sysbus_connect_irq(sbd, i + sc->num_cpus, irq);
f25c0ae1 286 irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ);
b7f1a0cb 287 sysbus_connect_irq(sbd, i + 2 * sc->num_cpus, irq);
f25c0ae1 288 irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ);
b7f1a0cb 289 sysbus_connect_irq(sbd, i + 3 * sc->num_cpus, irq);
f25c0ae1
CLG
290 }
291
292 /* SRAM */
293 memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram",
294 sc->sram_size, &err);
295 if (err) {
296 error_propagate(errp, err);
297 return;
298 }
299 memory_region_add_subregion(get_system_memory(),
300 sc->memmap[ASPEED_SRAM], &s->sram);
301
302 /* SCU */
118bfd76 303 if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), &err)) {
f25c0ae1
CLG
304 error_propagate(errp, err);
305 return;
306 }
307 sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_SCU]);
308
309 /* RTC */
118bfd76 310 if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &err)) {
f25c0ae1
CLG
311 error_propagate(errp, err);
312 return;
313 }
314 sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_RTC]);
315 sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
316 aspeed_soc_get_irq(s, ASPEED_RTC));
317
318 /* Timer */
2ec11f23
CLG
319 object_property_set_link(OBJECT(&s->timerctrl),
320 OBJECT(&s->scu), "scu", &error_abort);
118bfd76 321 if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), &err)) {
f25c0ae1
CLG
322 error_propagate(errp, err);
323 return;
324 }
325 sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0,
326 sc->memmap[ASPEED_TIMER1]);
327 for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
328 qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i);
329 sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
330 }
331
332 /* UART - attach an 8250 to the IO space as our UART5 */
333 if (serial_hd(0)) {
334 qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5);
335 serial_mm_init(get_system_memory(), sc->memmap[ASPEED_UART5], 2,
336 uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN);
337 }
338
339 /* I2C */
c24d9716
MA
340 object_property_set_link(OBJECT(&s->i2c), OBJECT(s->dram_mr), "dram",
341 &error_abort);
118bfd76 342 if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), &err)) {
f25c0ae1
CLG
343 error_propagate(errp, err);
344 return;
345 }
346 sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_I2C]);
347 for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) {
348 qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore),
349 sc->irqmap[ASPEED_I2C] + i);
350 /*
351 * The AST2600 SoC has one IRQ per I2C bus. Skip the common
352 * IRQ (AST2400 and AST2500) and connect all bussses.
353 */
354 sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), i + 1, irq);
355 }
356
357 /* FMC, The number of CS is set at the board level */
c24d9716
MA
358 object_property_set_link(OBJECT(&s->fmc), OBJECT(s->dram_mr), "dram",
359 &error_abort);
f25c0ae1
CLG
360 object_property_set_int(OBJECT(&s->fmc), sc->memmap[ASPEED_SDRAM],
361 "sdram-base", &err);
362 if (err) {
363 error_propagate(errp, err);
364 return;
365 }
118bfd76 366 if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), &err)) {
f25c0ae1
CLG
367 error_propagate(errp, err);
368 return;
369 }
370 sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_FMC]);
371 sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1,
372 s->fmc.ctrl->flash_window_base);
373 sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
374 aspeed_soc_get_irq(s, ASPEED_FMC));
375
376 /* SPI */
377 for (i = 0; i < sc->spis_num; i++) {
4dabf395 378 object_property_set_link(OBJECT(&s->spi[i]), OBJECT(s->dram_mr),
c24d9716 379 "dram", &error_abort);
2255f6b7
MA
380 object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs",
381 &error_abort);
118bfd76 382 if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), &err)) {
f25c0ae1
CLG
383 error_propagate(errp, err);
384 return;
385 }
386 sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
387 sc->memmap[ASPEED_SPI1 + i]);
388 sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1,
389 s->spi[i].ctrl->flash_window_base);
390 }
391
917940ce
GR
392 /* EHCI */
393 for (i = 0; i < sc->ehcis_num; i++) {
118bfd76 394 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), &err)) {
917940ce
GR
395 error_propagate(errp, err);
396 return;
397 }
398 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0,
399 sc->memmap[ASPEED_EHCI1 + i]);
400 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
401 aspeed_soc_get_irq(s, ASPEED_EHCI1 + i));
402 }
403
f25c0ae1 404 /* SDMC - SDRAM Memory Controller */
118bfd76 405 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), &err)) {
f25c0ae1
CLG
406 error_propagate(errp, err);
407 return;
408 }
409 sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_SDMC]);
410
411 /* Watch dog */
412 for (i = 0; i < sc->wdts_num; i++) {
413 AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
414
2ec11f23
CLG
415 object_property_set_link(OBJECT(&s->wdt[i]),
416 OBJECT(&s->scu), "scu", &error_abort);
118bfd76 417 if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), &err)) {
f25c0ae1
CLG
418 error_propagate(errp, err);
419 return;
420 }
421 sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
422 sc->memmap[ASPEED_WDT] + i * awc->offset);
423 }
424
425 /* Net */
d3bad7e7 426 for (i = 0; i < sc->macs_num; i++) {
f25c0ae1 427 object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed",
2255f6b7 428 &error_abort);
118bfd76 429 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), &err)) {
f25c0ae1 430 error_propagate(errp, err);
123327d1 431 return;
f25c0ae1
CLG
432 }
433 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
434 sc->memmap[ASPEED_ETH1 + i]);
435 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
436 aspeed_soc_get_irq(s, ASPEED_ETH1 + i));
289251b0 437
ccb88bf2
CLG
438 object_property_set_link(OBJECT(&s->mii[i]), OBJECT(&s->ftgmac100[i]),
439 "nic", &error_abort);
118bfd76 440 if (!sysbus_realize(SYS_BUS_DEVICE(&s->mii[i]), &err)) {
289251b0
CLG
441 error_propagate(errp, err);
442 return;
443 }
444
445 sysbus_mmio_map(SYS_BUS_DEVICE(&s->mii[i]), 0,
446 sc->memmap[ASPEED_MII1 + i]);
f25c0ae1
CLG
447 }
448
449 /* XDMA */
118bfd76 450 if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), &err)) {
f25c0ae1
CLG
451 error_propagate(errp, err);
452 return;
453 }
454 sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0,
455 sc->memmap[ASPEED_XDMA]);
456 sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
457 aspeed_soc_get_irq(s, ASPEED_XDMA));
458
459 /* GPIO */
118bfd76 460 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), &err)) {
f25c0ae1
CLG
461 error_propagate(errp, err);
462 return;
463 }
464 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_GPIO]);
465 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
466 aspeed_soc_get_irq(s, ASPEED_GPIO));
467
118bfd76 468 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio_1_8v), &err)) {
f25c0ae1
CLG
469 error_propagate(errp, err);
470 return;
471 }
472 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio_1_8v), 0,
473 sc->memmap[ASPEED_GPIO_1_8V]);
474 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio_1_8v), 0,
475 aspeed_soc_get_irq(s, ASPEED_GPIO_1_8V));
476
477 /* SDHCI */
118bfd76 478 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), &err)) {
f25c0ae1
CLG
479 error_propagate(errp, err);
480 return;
481 }
482 sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0,
483 sc->memmap[ASPEED_SDHCI]);
484 sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
485 aspeed_soc_get_irq(s, ASPEED_SDHCI));
a29e3e12
AJ
486
487 /* eMMC */
118bfd76 488 if (!sysbus_realize(SYS_BUS_DEVICE(&s->emmc), &err)) {
a29e3e12
AJ
489 error_propagate(errp, err);
490 return;
491 }
492 sysbus_mmio_map(SYS_BUS_DEVICE(&s->emmc), 0, sc->memmap[ASPEED_EMMC]);
493 sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0,
494 aspeed_soc_get_irq(s, ASPEED_EMMC));
f25c0ae1
CLG
495}
496
497static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data)
498{
499 DeviceClass *dc = DEVICE_CLASS(oc);
500 AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
501
502 dc->realize = aspeed_soc_ast2600_realize;
503
7582591a 504 sc->name = "ast2600-a1";
f25c0ae1 505 sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7");
7582591a 506 sc->silicon_rev = AST2600_A1_SILICON_REV;
f25c0ae1
CLG
507 sc->sram_size = 0x10000;
508 sc->spis_num = 2;
917940ce 509 sc->ehcis_num = 2;
f25c0ae1 510 sc->wdts_num = 4;
d300db02 511 sc->macs_num = 4;
f25c0ae1
CLG
512 sc->irqmap = aspeed_soc_ast2600_irqmap;
513 sc->memmap = aspeed_soc_ast2600_memmap;
514 sc->num_cpus = 2;
515}
516
517static const TypeInfo aspeed_soc_ast2600_type_info = {
7582591a 518 .name = "ast2600-a1",
f25c0ae1
CLG
519 .parent = TYPE_ASPEED_SOC,
520 .instance_size = sizeof(AspeedSoCState),
521 .instance_init = aspeed_soc_ast2600_init,
522 .class_init = aspeed_soc_ast2600_class_init,
523 .class_size = sizeof(AspeedSoCClass),
524};
525
526static void aspeed_soc_register_types(void)
527{
528 type_register_static(&aspeed_soc_ast2600_type_info);
529};
530
531type_init(aspeed_soc_register_types)