]> git.proxmox.com Git - mirror_qemu.git/blame - hw/core/cpu-common.c
trace: remove code that depends on setting vcpu
[mirror_qemu.git] / hw / core / cpu-common.c
CommitLineData
dd83b06a
AF
1/*
2 * QEMU CPU model
3 *
1590bbcb 4 * Copyright (c) 2012-2014 SUSE LINUX Products GmbH
dd83b06a
AF
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
19 */
20
1ef26b1f 21#include "qemu/osdep.h"
da34e65c 22#include "qapi/error.h"
2e5b09fd 23#include "hw/core/cpu.h"
b3946626 24#include "sysemu/hw_accel.h"
066e9b27 25#include "qemu/notify.h"
91b1df8c 26#include "qemu/log.h"
db725815 27#include "qemu/main-loop.h"
508127e2 28#include "exec/log.h"
4a795202 29#include "exec/cpu-common.h"
9262685b 30#include "qemu/error-report.h"
90c84c56 31#include "qemu/qemu-print.h"
14a48c1d 32#include "sysemu/tcg.h"
ed860129 33#include "hw/boards.h"
62a48a2a 34#include "hw/qdev-properties.h"
78f314cf 35#include "trace.h"
30865f31 36#include "qemu/plugin.h"
066e9b27 37
5ce46cb3 38CPUState *cpu_by_arch_id(int64_t id)
69e5ff06 39{
38fcbd3f
AF
40 CPUState *cpu;
41
42 CPU_FOREACH(cpu) {
43 CPUClass *cc = CPU_GET_CLASS(cpu);
69e5ff06 44
38fcbd3f 45 if (cc->get_arch_id(cpu) == id) {
5ce46cb3 46 return cpu;
38fcbd3f
AF
47 }
48 }
5ce46cb3
EH
49 return NULL;
50}
51
52bool cpu_exists(int64_t id)
53{
54 return !!cpu_by_arch_id(id);
69e5ff06
IM
55}
56
3c72234c
IM
57CPUState *cpu_create(const char *typename)
58{
59 Error *err = NULL;
60 CPUState *cpu = CPU(object_new(typename));
118bfd76 61 if (!qdev_realize(DEVICE(cpu), NULL, &err)) {
3c72234c
IM
62 error_report_err(err);
63 object_unref(OBJECT(cpu));
4482e05c 64 exit(EXIT_FAILURE);
3c72234c
IM
65 }
66 return cpu;
67}
68
8d04fb55
JK
69/* Resetting the IRQ comes from across the code base so we take the
70 * BQL here if we need to. cpu_interrupt assumes it is held.*/
d8ed887b
AF
71void cpu_reset_interrupt(CPUState *cpu, int mask)
72{
8d04fb55
JK
73 bool need_lock = !qemu_mutex_iothread_locked();
74
75 if (need_lock) {
76 qemu_mutex_lock_iothread();
77 }
d8ed887b 78 cpu->interrupt_request &= ~mask;
8d04fb55
JK
79 if (need_lock) {
80 qemu_mutex_unlock_iothread();
81 }
d8ed887b
AF
82}
83
60a3e17a
AF
84void cpu_exit(CPUState *cpu)
85{
d73415a3 86 qatomic_set(&cpu->exit_request, 1);
ab096a75
PB
87 /* Ensure cpu_exec will see the exit request after TCG has exited. */
88 smp_wmb();
d73415a3 89 qatomic_set(&cpu->icount_decr_ptr->u16.high, -1);
60a3e17a
AF
90}
91
a010bdbe 92static int cpu_common_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg)
5b50e790
AF
93{
94 return 0;
95}
96
97static int cpu_common_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg)
98{
99 return 0;
100}
101
90c84c56 102void cpu_dump_state(CPUState *cpu, FILE *f, int flags)
878096ee
AF
103{
104 CPUClass *cc = CPU_GET_CLASS(cpu);
105
106 if (cc->dump_state) {
97577fd4 107 cpu_synchronize_state(cpu);
90c84c56 108 cc->dump_state(cpu, f, flags);
878096ee
AF
109 }
110}
111
dd83b06a
AF
112void cpu_reset(CPUState *cpu)
113{
781c67ca 114 device_cold_reset(DEVICE(cpu));
2cc2d082 115
78f314cf 116 trace_cpu_reset(cpu->cpu_index);
dd83b06a
AF
117}
118
3b750f1b 119static void cpu_common_reset_hold(Object *obj)
dd83b06a 120{
3b750f1b 121 CPUState *cpu = CPU(obj);
91b1df8c
AF
122 CPUClass *cc = CPU_GET_CLASS(cpu);
123
124 if (qemu_loglevel_mask(CPU_LOG_RESET)) {
125 qemu_log("CPU Reset (CPU %d)\n", cpu->cpu_index);
126 log_cpu_state(cpu, cc->reset_dump_flags);
127 }
128
259186a7 129 cpu->interrupt_request = 0;
6ad1da66 130 cpu->halted = cpu->start_powered_off;
93afeade 131 cpu->mem_io_pc = 0;
efee7340 132 cpu->icount_extra = 0;
d73415a3 133 qatomic_set(&cpu->icount_decr_ptr->u32, 0);
414b15c9 134 cpu->can_do_io = 1;
f9d8f667 135 cpu->exception_index = -1;
bac05aa9 136 cpu->crash_occurred = false;
9b990ee5 137 cpu->cflags_next_tb = -1;
ce7cf6a9 138
ba7d3d18 139 if (tcg_enabled()) {
a976a99a 140 tcg_flush_jmp_cache(cpu);
2cd53943 141 tcg_flush_softmmu_tlb(cpu);
ba7d3d18 142 }
dd83b06a
AF
143}
144
8c2e1b00
AF
145static bool cpu_common_has_work(CPUState *cs)
146{
147 return false;
148}
149
2b8c2754
AF
150ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model)
151{
99193d8f 152 CPUClass *cc = CPU_CLASS(object_class_by_name(typename));
2b8c2754 153
99193d8f 154 assert(cpu_model && cc->class_by_name);
2b8c2754
AF
155 return cc->class_by_name(cpu_model);
156}
157
62a48a2a 158static void cpu_common_parse_features(const char *typename, char *features,
1590bbcb
AF
159 Error **errp)
160{
1590bbcb 161 char *val;
62a48a2a 162 static bool cpu_globals_initialized;
2278b939
IM
163 /* Single "key=value" string being parsed */
164 char *featurestr = features ? strtok(features, ",") : NULL;
62a48a2a 165
2278b939
IM
166 /* should be called only once, catch invalid users */
167 assert(!cpu_globals_initialized);
62a48a2a 168 cpu_globals_initialized = true;
1590bbcb 169
1590bbcb
AF
170 while (featurestr) {
171 val = strchr(featurestr, '=');
172 if (val) {
62a48a2a 173 GlobalProperty *prop = g_new0(typeof(*prop), 1);
1590bbcb
AF
174 *val = 0;
175 val++;
62a48a2a
IM
176 prop->driver = typename;
177 prop->property = g_strdup(featurestr);
178 prop->value = g_strdup(val);
62a48a2a 179 qdev_prop_register_global(prop);
1590bbcb
AF
180 } else {
181 error_setg(errp, "Expected key=value format, found %s.",
182 featurestr);
183 return;
184 }
185 featurestr = strtok(NULL, ",");
186 }
187}
188
4f658099
AF
189static void cpu_common_realizefn(DeviceState *dev, Error **errp)
190{
13eed94e 191 CPUState *cpu = CPU(dev);
ed860129
PM
192 Object *machine = qdev_get_machine();
193
194 /* qdev_get_machine() can return something that's not TYPE_MACHINE
195 * if this is one of the user-only emulators; in that case there's
196 * no need to check the ignore_memory_transaction_failures board flag.
197 */
198 if (object_dynamic_cast(machine, TYPE_MACHINE)) {
199 ObjectClass *oc = object_get_class(machine);
200 MachineClass *mc = MACHINE_CLASS(oc);
201
202 if (mc) {
203 cpu->ignore_memory_transaction_failures =
204 mc->ignore_memory_transaction_failures;
205 }
206 }
13eed94e
IM
207
208 if (dev->hotplugged) {
209 cpu_synchronize_post_init(cpu);
6afb4721 210 cpu_resume(cpu);
13eed94e 211 }
2bfe11c8
LV
212
213 /* NOTE: latest generic point where the cpu is fully realized */
4f658099
AF
214}
215
b69c3c21 216static void cpu_common_unrealizefn(DeviceState *dev)
7bbc124e
LV
217{
218 CPUState *cpu = CPU(dev);
7df5e3d6 219
82e95ec8 220 /* NOTE: latest generic point before the cpu is fully unrealized */
7bbc124e
LV
221 cpu_exec_unrealizefn(cpu);
222}
223
a0e372f0
AF
224static void cpu_common_initfn(Object *obj)
225{
226 CPUState *cpu = CPU(obj);
227 CPUClass *cc = CPU_GET_CLASS(obj);
228
a07f953e 229 cpu->cpu_index = UNASSIGNED_CPU_INDEX;
7ea7b9ad 230 cpu->cluster_index = UNASSIGNED_CLUSTER_INDEX;
35143f01 231 cpu->gdb_num_regs = cpu->gdb_num_g_regs = cc->gdb_num_core_regs;
fa5376dd
MAL
232 /* *-user doesn't have configurable SMP topology */
233 /* the default value is changed by qemu_init_vcpu() for softmmu */
234 cpu->nr_cores = 1;
235 cpu->nr_threads = 1;
c8cc6879 236 cpu->cflags_next_tb = -1;
fa5376dd 237
376692b9 238 qemu_mutex_init(&cpu->work_mutex);
bd688fc9 239 qemu_lockcnt_init(&cpu->in_ioctl_lock);
0c0fcc20 240 QSIMPLEQ_INIT(&cpu->work_list);
7c39163e
EH
241 QTAILQ_INIT(&cpu->breakpoints);
242 QTAILQ_INIT(&cpu->watchpoints);
b7d48952 243
39e329e3 244 cpu_exec_initfn(cpu);
a0e372f0
AF
245}
246
b7bca733
BR
247static void cpu_common_finalize(Object *obj)
248{
611dbe46
LQ
249 CPUState *cpu = CPU(obj);
250
bd688fc9 251 qemu_lockcnt_destroy(&cpu->in_ioctl_lock);
611dbe46 252 qemu_mutex_destroy(&cpu->work_mutex);
b7bca733
BR
253}
254
997395d3
IM
255static int64_t cpu_common_get_arch_id(CPUState *cpu)
256{
257 return cpu->cpu_index;
258}
259
dd83b06a
AF
260static void cpu_class_init(ObjectClass *klass, void *data)
261{
961f8395 262 DeviceClass *dc = DEVICE_CLASS(klass);
3b750f1b 263 ResettableClass *rc = RESETTABLE_CLASS(klass);
dd83b06a
AF
264 CPUClass *k = CPU_CLASS(klass);
265
1590bbcb 266 k->parse_features = cpu_common_parse_features;
997395d3 267 k->get_arch_id = cpu_common_get_arch_id;
8c2e1b00 268 k->has_work = cpu_common_has_work;
5b50e790
AF
269 k->gdb_read_register = cpu_common_gdb_read_register;
270 k->gdb_write_register = cpu_common_gdb_write_register;
ba31cc72 271 set_bit(DEVICE_CATEGORY_CPU, dc->categories);
4f658099 272 dc->realize = cpu_common_realizefn;
7bbc124e 273 dc->unrealize = cpu_common_unrealizefn;
3b750f1b 274 rc->phases.hold = cpu_common_reset_hold;
995b87de 275 cpu_class_init_props(dc);
ffa95714
MA
276 /*
277 * Reason: CPUs still need special care by board code: wiring up
278 * IRQs, adding reset handlers, halting non-first CPUs, ...
279 */
e90f2a8c 280 dc->user_creatable = false;
dd83b06a
AF
281}
282
961f8395 283static const TypeInfo cpu_type_info = {
dd83b06a 284 .name = TYPE_CPU,
961f8395 285 .parent = TYPE_DEVICE,
dd83b06a 286 .instance_size = sizeof(CPUState),
a0e372f0 287 .instance_init = cpu_common_initfn,
b7bca733 288 .instance_finalize = cpu_common_finalize,
dd83b06a
AF
289 .abstract = true,
290 .class_size = sizeof(CPUClass),
291 .class_init = cpu_class_init,
292};
293
294static void cpu_register_types(void)
295{
296 type_register_static(&cpu_type_info);
297}
298
299type_init(cpu_register_types)