]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
qemu-sockets: Simplify setting numeric and boolean options
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
28#include "hw/block/fdc.h"
83c9f4ca
PB
29#include "hw/ide.h"
30#include "hw/pci/pci.h"
83c9089e 31#include "monitor/monitor.h"
0d09e41a
PB
32#include "hw/nvram/fw_cfg.h"
33#include "hw/timer/hpet.h"
34#include "hw/i386/smbios.h"
83c9f4ca 35#include "hw/loader.h"
ca20cf32 36#include "elf.h"
47b43a1f 37#include "multiboot.h"
0d09e41a
PB
38#include "hw/timer/mc146818rtc.h"
39#include "hw/timer/i8254.h"
40#include "hw/audio/pcspk.h"
83c9f4ca
PB
41#include "hw/pci/msi.h"
42#include "hw/sysbus.h"
9c17d615
PB
43#include "sysemu/sysemu.h"
44#include "sysemu/kvm.h"
1d31f66b 45#include "kvm_i386.h"
0d09e41a 46#include "hw/xen/xen.h"
4be74634 47#include "sysemu/block-backend.h"
0d09e41a 48#include "hw/block/block.h"
a19cbfb3 49#include "ui/qemu-spice.h"
022c62cb
PB
50#include "exec/memory.h"
51#include "exec/address-spaces.h"
9c17d615 52#include "sysemu/arch_init.h"
1de7afc9 53#include "qemu/bitmap.h"
0c764a9d 54#include "qemu/config-file.h"
0445259b 55#include "hw/acpi/acpi.h"
5ff020b7 56#include "hw/acpi/cpu_hotplug.h"
53a89e26 57#include "hw/cpu/icc_bus.h"
c649983b 58#include "hw/boards.h"
39848901 59#include "hw/pci/pci_host.h"
72c194f7 60#include "acpi-build.h"
95bee274 61#include "hw/mem/pc-dimm.h"
2e1ac493 62#include "trace.h"
bf1e8939 63#include "qapi/visitor.h"
d1048bef 64#include "qapi-visit.h"
80cabfad 65
471fd342
BS
66/* debug PC/ISA interrupts */
67//#define DEBUG_IRQ
68
69#ifdef DEBUG_IRQ
70#define DPRINTF(fmt, ...) \
71 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
72#else
73#define DPRINTF(fmt, ...)
74#endif
75
438f92ee
MT
76/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables
77 * (128K) and other BIOS datastructures (less than 4K reported to be used at
78 * the moment, 32K should be enough for a while). */
e0bcc42e 79static unsigned acpi_data_size = 0x20000 + 0x8000;
927766c7
MT
80void pc_set_legacy_acpi_data_size(void)
81{
82 acpi_data_size = 0x10000;
83}
84
3cce6243 85#define BIOS_CFG_IOPORT 0x510
8a92ea2f 86#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 87#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 88#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 89#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 90#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 91
4c5b10b7
JS
92#define E820_NR_ENTRIES 16
93
94struct e820_entry {
95 uint64_t address;
96 uint64_t length;
97 uint32_t type;
541dc0d4 98} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
99
100struct e820_table {
101 uint32_t count;
102 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 103} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 104
7d67110f
GH
105static struct e820_table e820_reserve;
106static struct e820_entry *e820_table;
107static unsigned e820_entries;
dd703b99 108struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 109
b881fbe9 110void gsi_handler(void *opaque, int n, int level)
1452411b 111{
b881fbe9 112 GSIState *s = opaque;
1452411b 113
b881fbe9
JK
114 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
115 if (n < ISA_NUM_IRQS) {
116 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 117 }
b881fbe9 118 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 119}
1452411b 120
258711c6
JG
121static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
122 unsigned size)
80cabfad
FB
123{
124}
125
c02e1eac
JG
126static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
127{
a6fc23e5 128 return 0xffffffffffffffffULL;
c02e1eac
JG
129}
130
f929aad6 131/* MSDOS compatibility mode FPU exception support */
d537cf6c 132static qemu_irq ferr_irq;
8e78eb28
IY
133
134void pc_register_ferr_irq(qemu_irq irq)
135{
136 ferr_irq = irq;
137}
138
f929aad6
FB
139/* XXX: add IGNNE support */
140void cpu_set_ferr(CPUX86State *s)
141{
d537cf6c 142 qemu_irq_raise(ferr_irq);
f929aad6
FB
143}
144
258711c6
JG
145static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
146 unsigned size)
f929aad6 147{
d537cf6c 148 qemu_irq_lower(ferr_irq);
f929aad6
FB
149}
150
c02e1eac
JG
151static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
152{
a6fc23e5 153 return 0xffffffffffffffffULL;
c02e1eac
JG
154}
155
28ab0e2e 156/* TSC handling */
28ab0e2e
FB
157uint64_t cpu_get_tsc(CPUX86State *env)
158{
4a1418e0 159 return cpu_get_ticks();
28ab0e2e
FB
160}
161
a5954d5c 162/* SMM support */
f885f1ea
IY
163
164static cpu_set_smm_t smm_set;
165static void *smm_arg;
166
167void cpu_smm_register(cpu_set_smm_t callback, void *arg)
168{
169 assert(smm_set == NULL);
170 assert(smm_arg == NULL);
171 smm_set = callback;
172 smm_arg = arg;
173}
174
4a8fa5dc 175void cpu_smm_update(CPUX86State *env)
a5954d5c 176{
182735ef 177 if (smm_set && smm_arg && CPU(x86_env_get_cpu(env)) == first_cpu) {
f885f1ea 178 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
182735ef 179 }
a5954d5c
FB
180}
181
182
3de388f6 183/* IRQ handling */
4a8fa5dc 184int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 185{
02e51483 186 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
187 int intno;
188
02e51483 189 intno = apic_get_interrupt(cpu->apic_state);
3de388f6 190 if (intno >= 0) {
3de388f6
FB
191 return intno;
192 }
3de388f6 193 /* read the irq from the PIC */
02e51483 194 if (!apic_accept_pic_intr(cpu->apic_state)) {
0e21e12b 195 return -1;
cf6d64bf 196 }
0e21e12b 197
3de388f6
FB
198 intno = pic_read_irq(isa_pic);
199 return intno;
200}
201
d537cf6c 202static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 203{
182735ef
AF
204 CPUState *cs = first_cpu;
205 X86CPU *cpu = X86_CPU(cs);
a5b38b51 206
471fd342 207 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
02e51483 208 if (cpu->apic_state) {
bdc44640 209 CPU_FOREACH(cs) {
182735ef 210 cpu = X86_CPU(cs);
02e51483
CF
211 if (apic_accept_pic_intr(cpu->apic_state)) {
212 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 213 }
d5529471
AJ
214 }
215 } else {
d8ed887b 216 if (level) {
c3affe56 217 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
218 } else {
219 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
220 }
a5b38b51 221 }
3de388f6
FB
222}
223
b0a21b53
FB
224/* PC cmos mappings */
225
80cabfad
FB
226#define REG_EQUIPMENT_BYTE 0x14
227
d288c7ba 228static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
229{
230 int val;
231
232 switch (fd0) {
d288c7ba 233 case FDRIVE_DRV_144:
777428f2
FB
234 /* 1.44 Mb 3"5 drive */
235 val = 4;
236 break;
d288c7ba 237 case FDRIVE_DRV_288:
777428f2
FB
238 /* 2.88 Mb 3"5 drive */
239 val = 5;
240 break;
d288c7ba 241 case FDRIVE_DRV_120:
777428f2
FB
242 /* 1.2 Mb 5"5 drive */
243 val = 2;
244 break;
d288c7ba 245 case FDRIVE_DRV_NONE:
777428f2
FB
246 default:
247 val = 0;
248 break;
249 }
250 return val;
251}
252
9139046c
MA
253static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
254 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 255{
ba6c2377
FB
256 rtc_set_memory(s, type_ofs, 47);
257 rtc_set_memory(s, info_ofs, cylinders);
258 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
259 rtc_set_memory(s, info_ofs + 2, heads);
260 rtc_set_memory(s, info_ofs + 3, 0xff);
261 rtc_set_memory(s, info_ofs + 4, 0xff);
262 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
263 rtc_set_memory(s, info_ofs + 6, cylinders);
264 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
265 rtc_set_memory(s, info_ofs + 8, sectors);
266}
267
6ac0e82d
AZ
268/* convert boot_device letter to something recognizable by the bios */
269static int boot_device2nibble(char boot_device)
270{
271 switch(boot_device) {
272 case 'a':
273 case 'b':
274 return 0x01; /* floppy boot */
275 case 'c':
276 return 0x02; /* hard drive boot */
277 case 'd':
278 return 0x03; /* CD-ROM boot */
279 case 'n':
280 return 0x04; /* Network boot */
281 }
282 return 0;
283}
284
ddcd5531 285static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
286{
287#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
288 int nbds, bds[3] = { 0, };
289 int i;
290
291 nbds = strlen(boot_device);
292 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
293 error_setg(errp, "Too many boot devices for PC");
294 return;
0ecdffbb
AJ
295 }
296 for (i = 0; i < nbds; i++) {
297 bds[i] = boot_device2nibble(boot_device[i]);
298 if (bds[i] == 0) {
ddcd5531
GA
299 error_setg(errp, "Invalid boot device for PC: '%c'",
300 boot_device[i]);
301 return;
0ecdffbb
AJ
302 }
303 }
304 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 305 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
306}
307
ddcd5531 308static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 309{
ddcd5531 310 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
311}
312
c0897e0c
MA
313typedef struct pc_cmos_init_late_arg {
314 ISADevice *rtc_state;
9139046c 315 BusState *idebus[2];
c0897e0c
MA
316} pc_cmos_init_late_arg;
317
318static void pc_cmos_init_late(void *opaque)
319{
320 pc_cmos_init_late_arg *arg = opaque;
321 ISADevice *s = arg->rtc_state;
9139046c
MA
322 int16_t cylinders;
323 int8_t heads, sectors;
c0897e0c 324 int val;
2adc99b2 325 int i, trans;
c0897e0c 326
9139046c
MA
327 val = 0;
328 if (ide_get_geometry(arg->idebus[0], 0,
329 &cylinders, &heads, &sectors) >= 0) {
330 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
331 val |= 0xf0;
332 }
333 if (ide_get_geometry(arg->idebus[0], 1,
334 &cylinders, &heads, &sectors) >= 0) {
335 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
336 val |= 0x0f;
337 }
338 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
339
340 val = 0;
341 for (i = 0; i < 4; i++) {
9139046c
MA
342 /* NOTE: ide_get_geometry() returns the physical
343 geometry. It is always such that: 1 <= sects <= 63, 1
344 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
345 geometry can be different if a translation is done. */
346 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
347 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
348 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
349 assert((trans & ~3) == 0);
350 val |= trans << (i * 2);
c0897e0c
MA
351 }
352 }
353 rtc_set_memory(s, 0x39, val);
354
355 qemu_unregister_reset(pc_cmos_init_late, opaque);
356}
357
845773ab 358void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
2d996150 359 const char *boot_device, MachineState *machine,
34d4260e 360 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 361 ISADevice *s)
80cabfad 362{
61a8d649 363 int val, nb, i;
980bda8b 364 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
c0897e0c 365 static pc_cmos_init_late_arg arg;
2d996150 366 PCMachineState *pc_machine = PC_MACHINE(machine);
ddcd5531 367 Error *local_err = NULL;
b0a21b53 368
b0a21b53 369 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
370
371 /* memory size */
e89001f7
MA
372 /* base memory (first MiB) */
373 val = MIN(ram_size / 1024, 640);
333190eb
FB
374 rtc_set_memory(s, 0x15, val);
375 rtc_set_memory(s, 0x16, val >> 8);
e89001f7
MA
376 /* extended memory (next 64MiB) */
377 if (ram_size > 1024 * 1024) {
378 val = (ram_size - 1024 * 1024) / 1024;
379 } else {
380 val = 0;
381 }
80cabfad
FB
382 if (val > 65535)
383 val = 65535;
b0a21b53
FB
384 rtc_set_memory(s, 0x17, val);
385 rtc_set_memory(s, 0x18, val >> 8);
386 rtc_set_memory(s, 0x30, val);
387 rtc_set_memory(s, 0x31, val >> 8);
e89001f7
MA
388 /* memory between 16MiB and 4GiB */
389 if (ram_size > 16 * 1024 * 1024) {
390 val = (ram_size - 16 * 1024 * 1024) / 65536;
391 } else {
9da98861 392 val = 0;
e89001f7 393 }
80cabfad
FB
394 if (val > 65535)
395 val = 65535;
b0a21b53
FB
396 rtc_set_memory(s, 0x34, val);
397 rtc_set_memory(s, 0x35, val >> 8);
e89001f7
MA
398 /* memory above 4GiB */
399 val = above_4g_mem_size / 65536;
400 rtc_set_memory(s, 0x5b, val);
401 rtc_set_memory(s, 0x5c, val >> 8);
402 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 403
298e01b6
AJ
404 /* set the number of CPU */
405 rtc_set_memory(s, 0x5f, smp_cpus - 1);
2d996150
GZ
406
407 object_property_add_link(OBJECT(machine), "rtc_state",
408 TYPE_ISA_DEVICE,
409 (Object **)&pc_machine->rtc,
410 object_property_allow_set_link,
411 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
412 object_property_set_link(OBJECT(machine), OBJECT(s),
413 "rtc_state", &error_abort);
298e01b6 414
ddcd5531
GA
415 set_boot_dev(s, boot_device, &local_err);
416 if (local_err) {
565f65d2 417 error_report_err(local_err);
28c5af54
JM
418 exit(1);
419 }
80cabfad 420
b41a2cd1 421 /* floppy type */
34d4260e 422 if (floppy) {
34d4260e 423 for (i = 0; i < 2; i++) {
61a8d649 424 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
63ffb564
BS
425 }
426 }
427 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
428 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 429 rtc_set_memory(s, 0x10, val);
3b46e624 430
b0a21b53 431 val = 0;
b41a2cd1 432 nb = 0;
63ffb564 433 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 434 nb++;
d288c7ba 435 }
63ffb564 436 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 437 nb++;
d288c7ba 438 }
80cabfad
FB
439 switch (nb) {
440 case 0:
441 break;
442 case 1:
b0a21b53 443 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
444 break;
445 case 2:
b0a21b53 446 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
447 break;
448 }
b0a21b53
FB
449 val |= 0x02; /* FPU is there */
450 val |= 0x04; /* PS/2 mouse installed */
451 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
452
ba6c2377 453 /* hard drives */
c0897e0c 454 arg.rtc_state = s;
9139046c
MA
455 arg.idebus[0] = idebus0;
456 arg.idebus[1] = idebus1;
c0897e0c 457 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
458}
459
a0881c64
AF
460#define TYPE_PORT92 "port92"
461#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
462
4b78a802
BS
463/* port 92 stuff: could be split off */
464typedef struct Port92State {
a0881c64
AF
465 ISADevice parent_obj;
466
23af670e 467 MemoryRegion io;
4b78a802
BS
468 uint8_t outport;
469 qemu_irq *a20_out;
470} Port92State;
471
93ef4192
AG
472static void port92_write(void *opaque, hwaddr addr, uint64_t val,
473 unsigned size)
4b78a802
BS
474{
475 Port92State *s = opaque;
4700a316 476 int oldval = s->outport;
4b78a802 477
c5539cb4 478 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802
BS
479 s->outport = val;
480 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
4700a316 481 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
482 qemu_system_reset_request();
483 }
484}
485
93ef4192
AG
486static uint64_t port92_read(void *opaque, hwaddr addr,
487 unsigned size)
4b78a802
BS
488{
489 Port92State *s = opaque;
490 uint32_t ret;
491
492 ret = s->outport;
493 DPRINTF("port92: read 0x%02x\n", ret);
494 return ret;
495}
496
497static void port92_init(ISADevice *dev, qemu_irq *a20_out)
498{
a0881c64 499 Port92State *s = PORT92(dev);
4b78a802
BS
500
501 s->a20_out = a20_out;
502}
503
504static const VMStateDescription vmstate_port92_isa = {
505 .name = "port92",
506 .version_id = 1,
507 .minimum_version_id = 1,
d49805ae 508 .fields = (VMStateField[]) {
4b78a802
BS
509 VMSTATE_UINT8(outport, Port92State),
510 VMSTATE_END_OF_LIST()
511 }
512};
513
514static void port92_reset(DeviceState *d)
515{
a0881c64 516 Port92State *s = PORT92(d);
4b78a802
BS
517
518 s->outport &= ~1;
519}
520
23af670e 521static const MemoryRegionOps port92_ops = {
93ef4192
AG
522 .read = port92_read,
523 .write = port92_write,
524 .impl = {
525 .min_access_size = 1,
526 .max_access_size = 1,
527 },
528 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
529};
530
db895a1e 531static void port92_initfn(Object *obj)
4b78a802 532{
db895a1e 533 Port92State *s = PORT92(obj);
4b78a802 534
1437c94b 535 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 536
4b78a802 537 s->outport = 0;
db895a1e
AF
538}
539
540static void port92_realizefn(DeviceState *dev, Error **errp)
541{
542 ISADevice *isadev = ISA_DEVICE(dev);
543 Port92State *s = PORT92(dev);
544
545 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
546}
547
8f04ee08
AL
548static void port92_class_initfn(ObjectClass *klass, void *data)
549{
39bffca2 550 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 551
db895a1e 552 dc->realize = port92_realizefn;
39bffca2
AL
553 dc->reset = port92_reset;
554 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
555 /*
556 * Reason: unlike ordinary ISA devices, this one needs additional
557 * wiring: its A20 output line needs to be wired up by
558 * port92_init().
559 */
560 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
561}
562
8c43a6f0 563static const TypeInfo port92_info = {
a0881c64 564 .name = TYPE_PORT92,
39bffca2
AL
565 .parent = TYPE_ISA_DEVICE,
566 .instance_size = sizeof(Port92State),
db895a1e 567 .instance_init = port92_initfn,
39bffca2 568 .class_init = port92_class_initfn,
4b78a802
BS
569};
570
83f7d43a 571static void port92_register_types(void)
4b78a802 572{
39bffca2 573 type_register_static(&port92_info);
4b78a802 574}
83f7d43a
AF
575
576type_init(port92_register_types)
4b78a802 577
956a3e6b 578static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 579{
cc36a7a2 580 X86CPU *cpu = opaque;
e1a23744 581
956a3e6b 582 /* XXX: send to all CPUs ? */
4b78a802 583 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 584 x86_cpu_set_a20(cpu, level);
e1a23744
FB
585}
586
4c5b10b7
JS
587int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
588{
7d67110f 589 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
590 struct e820_entry *entry;
591
7d67110f
GH
592 if (type != E820_RAM) {
593 /* old FW_CFG_E820_TABLE entry -- reservations only */
594 if (index >= E820_NR_ENTRIES) {
595 return -EBUSY;
596 }
597 entry = &e820_reserve.entry[index++];
598
599 entry->address = cpu_to_le64(address);
600 entry->length = cpu_to_le64(length);
601 entry->type = cpu_to_le32(type);
602
603 e820_reserve.count = cpu_to_le32(index);
604 }
4c5b10b7 605
7d67110f 606 /* new "etc/e820" file -- include ram too */
ab3ad07f 607 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
608 e820_table[e820_entries].address = cpu_to_le64(address);
609 e820_table[e820_entries].length = cpu_to_le64(length);
610 e820_table[e820_entries].type = cpu_to_le32(type);
611 e820_entries++;
4c5b10b7 612
7d67110f 613 return e820_entries;
4c5b10b7
JS
614}
615
7bf8ef19
GS
616int e820_get_num_entries(void)
617{
618 return e820_entries;
619}
620
621bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
622{
623 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
624 *address = le64_to_cpu(e820_table[idx].address);
625 *length = le64_to_cpu(e820_table[idx].length);
626 return true;
627 }
628 return false;
629}
630
1d934e89
EH
631/* Calculates the limit to CPU APIC ID values
632 *
633 * This function returns the limit for the APIC ID value, so that all
634 * CPU APIC IDs are < pc_apic_id_limit().
635 *
636 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
637 */
638static unsigned int pc_apic_id_limit(unsigned int max_cpus)
639{
640 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
641}
642
a88b362c 643static FWCfgState *bochs_bios_init(void)
80cabfad 644{
a88b362c 645 FWCfgState *fw_cfg;
c97294ec
GS
646 uint8_t *smbios_tables, *smbios_anchor;
647 size_t smbios_tables_len, smbios_anchor_len;
11c2fd3e
AL
648 uint64_t *numa_fw_cfg;
649 int i, j;
1d934e89 650 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243 651
66708822 652 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
1d934e89
EH
653 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
654 *
655 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
656 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
657 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
658 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
659 * may see".
660 *
661 * So, this means we must not use max_cpus, here, but the maximum possible
662 * APIC ID value, plus one.
663 *
664 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
665 * the APIC ID, not the "CPU index"
666 */
667 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
3cce6243 668 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 669 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
670 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
671 acpi_tables, acpi_tables_len);
9b5b76d4 672 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 673
c97294ec
GS
674 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
675 if (smbios_tables) {
b6f6e3d3 676 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
c97294ec
GS
677 smbios_tables, smbios_tables_len);
678 }
679
680 smbios_get_tables(&smbios_tables, &smbios_tables_len,
681 &smbios_anchor, &smbios_anchor_len);
682 if (smbios_anchor) {
683 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
684 smbios_tables, smbios_tables_len);
685 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
686 smbios_anchor, smbios_anchor_len);
687 }
688
089da572 689 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
690 &e820_reserve, sizeof(e820_reserve));
691 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
692 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 693
089da572 694 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
695 /* allocate memory for the NUMA channel: one (64bit) word for the number
696 * of nodes, one word for each VCPU->node and one word for each node to
697 * hold the amount of memory.
698 */
1d934e89 699 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 700 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 701 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
702 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
703 assert(apic_id < apic_id_limit);
11c2fd3e 704 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 705 if (test_bit(i, numa_info[j].node_cpu)) {
1d934e89 706 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
707 break;
708 }
709 }
710 }
711 for (i = 0; i < nb_numa_nodes; i++) {
8c85901e 712 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 713 }
089da572 714 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
715 (1 + apic_id_limit + nb_numa_nodes) *
716 sizeof(*numa_fw_cfg));
bf483392
AG
717
718 return fw_cfg;
80cabfad
FB
719}
720
642a4f96
TS
721static long get_file_size(FILE *f)
722{
723 long where, size;
724
725 /* XXX: on Unix systems, using fstat() probably makes more sense */
726
727 where = ftell(f);
728 fseek(f, 0, SEEK_END);
729 size = ftell(f);
730 fseek(f, where, SEEK_SET);
731
732 return size;
733}
734
a88b362c 735static void load_linux(FWCfgState *fw_cfg,
4fc9af53 736 const char *kernel_filename,
0f9d76e5
LG
737 const char *initrd_filename,
738 const char *kernel_cmdline,
a8170e5e 739 hwaddr max_ram_size)
642a4f96
TS
740{
741 uint16_t protocol;
5cea8590 742 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 743 uint32_t initrd_max;
57a46d05 744 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 745 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 746 FILE *f;
bf4e5d92 747 char *vmode;
642a4f96
TS
748
749 /* Align to 16 bytes as a paranoia measure */
750 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
751
752 /* load the kernel header */
753 f = fopen(kernel_filename, "rb");
754 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
755 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
756 MIN(ARRAY_SIZE(header), kernel_size)) {
757 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
758 kernel_filename, strerror(errno));
759 exit(1);
642a4f96
TS
760 }
761
762 /* kernel protocol version */
bc4edd79 763#if 0
642a4f96 764 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 765#endif
0f9d76e5
LG
766 if (ldl_p(header+0x202) == 0x53726448) {
767 protocol = lduw_p(header+0x206);
768 } else {
769 /* This looks like a multiboot kernel. If it is, let's stop
770 treating it like a Linux kernel. */
52001445 771 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 772 kernel_cmdline, kernel_size, header)) {
82663ee2 773 return;
0f9d76e5
LG
774 }
775 protocol = 0;
f16408df 776 }
642a4f96
TS
777
778 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
779 /* Low kernel */
780 real_addr = 0x90000;
781 cmdline_addr = 0x9a000 - cmdline_size;
782 prot_addr = 0x10000;
642a4f96 783 } else if (protocol < 0x202) {
0f9d76e5
LG
784 /* High but ancient kernel */
785 real_addr = 0x90000;
786 cmdline_addr = 0x9a000 - cmdline_size;
787 prot_addr = 0x100000;
642a4f96 788 } else {
0f9d76e5
LG
789 /* High and recent kernel */
790 real_addr = 0x10000;
791 cmdline_addr = 0x20000;
792 prot_addr = 0x100000;
642a4f96
TS
793 }
794
bc4edd79 795#if 0
642a4f96 796 fprintf(stderr,
0f9d76e5
LG
797 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
798 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
799 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
800 real_addr,
801 cmdline_addr,
802 prot_addr);
bc4edd79 803#endif
642a4f96
TS
804
805 /* highest address for loading the initrd */
0f9d76e5
LG
806 if (protocol >= 0x203) {
807 initrd_max = ldl_p(header+0x22c);
808 } else {
809 initrd_max = 0x37ffffff;
810 }
642a4f96 811
927766c7
MT
812 if (initrd_max >= max_ram_size - acpi_data_size) {
813 initrd_max = max_ram_size - acpi_data_size - 1;
814 }
642a4f96 815
57a46d05
AG
816 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
817 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 818 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
819
820 if (protocol >= 0x202) {
0f9d76e5 821 stl_p(header+0x228, cmdline_addr);
642a4f96 822 } else {
0f9d76e5
LG
823 stw_p(header+0x20, 0xA33F);
824 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
825 }
826
bf4e5d92
PT
827 /* handle vga= parameter */
828 vmode = strstr(kernel_cmdline, "vga=");
829 if (vmode) {
830 unsigned int video_mode;
831 /* skip "vga=" */
832 vmode += 4;
833 if (!strncmp(vmode, "normal", 6)) {
834 video_mode = 0xffff;
835 } else if (!strncmp(vmode, "ext", 3)) {
836 video_mode = 0xfffe;
837 } else if (!strncmp(vmode, "ask", 3)) {
838 video_mode = 0xfffd;
839 } else {
840 video_mode = strtol(vmode, NULL, 0);
841 }
842 stw_p(header+0x1fa, video_mode);
843 }
844
642a4f96 845 /* loader type */
5cbdb3a3 846 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
847 If this code is substantially changed, you may want to consider
848 incrementing the revision. */
0f9d76e5
LG
849 if (protocol >= 0x200) {
850 header[0x210] = 0xB0;
851 }
642a4f96
TS
852 /* heap */
853 if (protocol >= 0x201) {
0f9d76e5
LG
854 header[0x211] |= 0x80; /* CAN_USE_HEAP */
855 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
856 }
857
858 /* load initrd */
859 if (initrd_filename) {
0f9d76e5
LG
860 if (protocol < 0x200) {
861 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
862 exit(1);
863 }
642a4f96 864
0f9d76e5 865 initrd_size = get_image_size(initrd_filename);
d6fa4b77 866 if (initrd_size < 0) {
7454e51d
MT
867 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
868 initrd_filename, strerror(errno));
d6fa4b77
MK
869 exit(1);
870 }
871
45a50b16 872 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 873
7267c094 874 initrd_data = g_malloc(initrd_size);
57a46d05
AG
875 load_image(initrd_filename, initrd_data);
876
877 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
878 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
879 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 880
0f9d76e5
LG
881 stl_p(header+0x218, initrd_addr);
882 stl_p(header+0x21c, initrd_size);
642a4f96
TS
883 }
884
45a50b16 885 /* load kernel and setup */
642a4f96 886 setup_size = header[0x1f1];
0f9d76e5
LG
887 if (setup_size == 0) {
888 setup_size = 4;
889 }
642a4f96 890 setup_size = (setup_size+1)*512;
45a50b16 891 kernel_size -= setup_size;
642a4f96 892
7267c094
AL
893 setup = g_malloc(setup_size);
894 kernel = g_malloc(kernel_size);
45a50b16 895 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
896 if (fread(setup, 1, setup_size, f) != setup_size) {
897 fprintf(stderr, "fread() failed\n");
898 exit(1);
899 }
900 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
901 fprintf(stderr, "fread() failed\n");
902 exit(1);
903 }
642a4f96 904 fclose(f);
45a50b16 905 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
906
907 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
908 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
909 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
910
911 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
912 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
913 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
914
2e55e842
GN
915 option_rom[nb_option_roms].name = "linuxboot.bin";
916 option_rom[nb_option_roms].bootindex = 0;
57a46d05 917 nb_option_roms++;
642a4f96
TS
918}
919
b41a2cd1
FB
920#define NE2000_NB_MAX 6
921
675d6f82
BS
922static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
923 0x280, 0x380 };
924static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 925
48a18b3c 926void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
927{
928 static int nb_ne2k = 0;
929
930 if (nb_ne2k == NE2000_NB_MAX)
931 return;
48a18b3c 932 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 933 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
934 nb_ne2k++;
935}
936
92a16d7a 937DeviceState *cpu_get_current_apic(void)
0e26b7b8 938{
4917cf44
AF
939 if (current_cpu) {
940 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 941 return cpu->apic_state;
0e26b7b8
BS
942 } else {
943 return NULL;
944 }
945}
946
845773ab 947void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 948{
c3affe56 949 X86CPU *cpu = opaque;
53b67b30
BS
950
951 if (level) {
c3affe56 952 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
953 }
954}
955
62fc403f
IM
956static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
957 DeviceState *icc_bridge, Error **errp)
31050930
IM
958{
959 X86CPU *cpu;
960 Error *local_err = NULL;
961
cd7b87ff
AF
962 cpu = cpu_x86_create(cpu_model, icc_bridge, &local_err);
963 if (local_err != NULL) {
964 error_propagate(errp, local_err);
965 return NULL;
31050930
IM
966 }
967
968 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
969 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
970
971 if (local_err) {
31050930 972 error_propagate(errp, local_err);
cd7b87ff
AF
973 object_unref(OBJECT(cpu));
974 cpu = NULL;
31050930
IM
975 }
976 return cpu;
977}
978
c649983b
IM
979static const char *current_cpu_model;
980
981void pc_hot_add_cpu(const int64_t id, Error **errp)
982{
983 DeviceState *icc_bridge;
984 int64_t apic_id = x86_cpu_apic_id_from_index(id);
985
8de433cb
IM
986 if (id < 0) {
987 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
988 return;
989 }
990
c649983b
IM
991 if (cpu_exists(apic_id)) {
992 error_setg(errp, "Unable to add CPU: %" PRIi64
993 ", it already exists", id);
994 return;
995 }
996
997 if (id >= max_cpus) {
998 error_setg(errp, "Unable to add CPU: %" PRIi64
999 ", max allowed: %d", id, max_cpus - 1);
1000 return;
1001 }
1002
5ff020b7
EH
1003 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1004 error_setg(errp, "Unable to add CPU: %" PRIi64
1005 ", resulting APIC ID (%" PRIi64 ") is too large",
1006 id, apic_id);
1007 return;
1008 }
1009
c649983b
IM
1010 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
1011 TYPE_ICC_BRIDGE, NULL));
1012 pc_new_cpu(current_cpu_model, apic_id, icc_bridge, errp);
1013}
1014
62fc403f 1015void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
70166477
IY
1016{
1017 int i;
53a89e26 1018 X86CPU *cpu = NULL;
31050930 1019 Error *error = NULL;
f03bd716 1020 unsigned long apic_id_limit;
70166477
IY
1021
1022 /* init CPUs */
1023 if (cpu_model == NULL) {
1024#ifdef TARGET_X86_64
1025 cpu_model = "qemu64";
1026#else
1027 cpu_model = "qemu32";
1028#endif
1029 }
c649983b 1030 current_cpu_model = cpu_model;
70166477 1031
f03bd716
EH
1032 apic_id_limit = pc_apic_id_limit(max_cpus);
1033 if (apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1034 error_report("max_cpus is too large. APIC ID of last CPU is %lu",
1035 apic_id_limit - 1);
1036 exit(1);
1037 }
1038
bdeec802 1039 for (i = 0; i < smp_cpus; i++) {
53a89e26
IM
1040 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
1041 icc_bridge, &error);
31050930 1042 if (error) {
565f65d2 1043 error_report_err(error);
bdeec802
IM
1044 exit(1);
1045 }
70166477 1046 }
53a89e26
IM
1047
1048 /* map APIC MMIO area if CPU has APIC */
02e51483 1049 if (cpu && cpu->apic_state) {
53a89e26
IM
1050 /* XXX: what if the base changes? */
1051 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0,
1052 APIC_DEFAULT_ADDRESS, 0x1000);
1053 }
c97294ec
GS
1054
1055 /* tell smbios about cpuid version and features */
1056 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
70166477
IY
1057}
1058
f8c457b8
MT
1059/* pci-info ROM file. Little endian format */
1060typedef struct PcRomPciInfo {
1061 uint64_t w32_min;
1062 uint64_t w32_max;
1063 uint64_t w64_min;
1064 uint64_t w64_max;
1065} PcRomPciInfo;
1066
3459a625
MT
1067typedef struct PcGuestInfoState {
1068 PcGuestInfo info;
1069 Notifier machine_done;
1070} PcGuestInfoState;
1071
1072static
1073void pc_guest_info_machine_done(Notifier *notifier, void *data)
1074{
1075 PcGuestInfoState *guest_info_state = container_of(notifier,
1076 PcGuestInfoState,
1077 machine_done);
72c194f7 1078 acpi_setup(&guest_info_state->info);
3459a625
MT
1079}
1080
1081PcGuestInfo *pc_guest_info_init(ram_addr_t below_4g_mem_size,
1082 ram_addr_t above_4g_mem_size)
1083{
1084 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1085 PcGuestInfo *guest_info = &guest_info_state->info;
b20c9bd5
MT
1086 int i, j;
1087
f30ee8a9 1088 guest_info->ram_size_below_4g = below_4g_mem_size;
b20c9bd5
MT
1089 guest_info->ram_size = below_4g_mem_size + above_4g_mem_size;
1090 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1091 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1092 guest_info->numa_nodes = nb_numa_nodes;
8c85901e 1093 guest_info->node_mem = g_malloc0(guest_info->numa_nodes *
b20c9bd5 1094 sizeof *guest_info->node_mem);
8c85901e
WG
1095 for (i = 0; i < nb_numa_nodes; i++) {
1096 guest_info->node_mem[i] = numa_info[i].node_mem;
1097 }
1098
b20c9bd5
MT
1099 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1100 sizeof *guest_info->node_cpu);
1101
1102 for (i = 0; i < max_cpus; i++) {
1103 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1104 assert(apic_id < guest_info->apic_id_limit);
1105 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 1106 if (test_bit(i, numa_info[j].node_cpu)) {
b20c9bd5
MT
1107 guest_info->node_cpu[apic_id] = j;
1108 break;
1109 }
1110 }
1111 }
3459a625 1112
3459a625
MT
1113 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1114 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1115 return guest_info;
1116}
1117
83d08f26
MT
1118/* setup pci memory address space mapping into system address space */
1119void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1120 MemoryRegion *pci_address_space)
39848901 1121{
83d08f26
MT
1122 /* Set to lower priority than RAM */
1123 memory_region_add_subregion_overlap(system_memory, 0x0,
1124 pci_address_space, -1);
39848901
IM
1125}
1126
f7e4dd6c
GH
1127void pc_acpi_init(const char *default_dsdt)
1128{
c5a98cf3 1129 char *filename;
f7e4dd6c
GH
1130
1131 if (acpi_tables != NULL) {
1132 /* manually set via -acpitable, leave it alone */
1133 return;
1134 }
1135
1136 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1137 if (filename == NULL) {
1138 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3
LE
1139 } else {
1140 char *arg;
1141 QemuOpts *opts;
1142 Error *err = NULL;
f7e4dd6c 1143
c5a98cf3 1144 arg = g_strdup_printf("file=%s", filename);
0c764a9d 1145
c5a98cf3
LE
1146 /* creates a deep copy of "arg" */
1147 opts = qemu_opts_parse(qemu_find_opts("acpi"), arg, 0);
1148 g_assert(opts != NULL);
0c764a9d 1149
1a4b2666 1150 acpi_table_add_builtin(opts, &err);
c5a98cf3 1151 if (err) {
4a44d85e
SA
1152 error_report("WARNING: failed to load %s: %s", filename,
1153 error_get_pretty(err));
c5a98cf3
LE
1154 error_free(err);
1155 }
1156 g_free(arg);
1157 g_free(filename);
f7e4dd6c 1158 }
f7e4dd6c
GH
1159}
1160
b33a5bbf
CL
1161FWCfgState *xen_load_linux(const char *kernel_filename,
1162 const char *kernel_cmdline,
1163 const char *initrd_filename,
1164 ram_addr_t below_4g_mem_size,
1165 PcGuestInfo *guest_info)
1166{
1167 int i;
1168 FWCfgState *fw_cfg;
1169
1170 assert(kernel_filename != NULL);
1171
66708822 1172 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
b33a5bbf
CL
1173 rom_set_fw(fw_cfg);
1174
1175 load_linux(fw_cfg, kernel_filename, initrd_filename,
1176 kernel_cmdline, below_4g_mem_size);
1177 for (i = 0; i < nb_option_roms; i++) {
1178 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1179 !strcmp(option_rom[i].name, "multiboot.bin"));
1180 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1181 }
1182 guest_info->fw_cfg = fw_cfg;
1183 return fw_cfg;
1184}
1185
9521d42b
PB
1186FWCfgState *pc_memory_init(MachineState *machine,
1187 MemoryRegion *system_memory,
a88b362c
LE
1188 ram_addr_t below_4g_mem_size,
1189 ram_addr_t above_4g_mem_size,
1190 MemoryRegion *rom_memory,
3459a625
MT
1191 MemoryRegion **ram_memory,
1192 PcGuestInfo *guest_info)
80cabfad 1193{
cbc5b5f3
JJ
1194 int linux_boot, i;
1195 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1196 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1197 FWCfgState *fw_cfg;
619d11e4 1198 PCMachineState *pcms = PC_MACHINE(machine);
d592d303 1199
9521d42b
PB
1200 assert(machine->ram_size == below_4g_mem_size + above_4g_mem_size);
1201
1202 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1203
00cb2a99 1204 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1205 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1206 * with older qemus that used qemu_ram_alloc().
1207 */
7267c094 1208 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1209 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1210 machine->ram_size);
ae0a5466 1211 *ram_memory = ram;
7267c094 1212 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1213 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
00cb2a99
AK
1214 0, below_4g_mem_size);
1215 memory_region_add_subregion(system_memory, 0, ram_below_4g);
7db16f24 1216 e820_add_entry(0, below_4g_mem_size, E820_RAM);
bbe80adf 1217 if (above_4g_mem_size > 0) {
7267c094 1218 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1219 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
00cb2a99
AK
1220 below_4g_mem_size, above_4g_mem_size);
1221 memory_region_add_subregion(system_memory, 0x100000000ULL,
1222 ram_above_4g);
0624c7f9 1223 e820_add_entry(0x100000000ULL, above_4g_mem_size, E820_RAM);
bbe80adf 1224 }
82b36dc3 1225
ca8336f3
IM
1226 if (!guest_info->has_reserved_memory &&
1227 (machine->ram_slots ||
9521d42b 1228 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1229 MachineClass *mc = MACHINE_GET_CLASS(machine);
1230
1231 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1232 mc->name);
1233 exit(EXIT_FAILURE);
1234 }
1235
619d11e4 1236 /* initialize hotplug memory address space */
de268e13 1237 if (guest_info->has_reserved_memory &&
9521d42b 1238 (machine->ram_size < machine->maxram_size)) {
619d11e4 1239 ram_addr_t hotplug_mem_size =
9521d42b 1240 machine->maxram_size - machine->ram_size;
619d11e4 1241
a0cc8856
IM
1242 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1243 error_report("unsupported amount of memory slots: %"PRIu64,
1244 machine->ram_slots);
1245 exit(EXIT_FAILURE);
1246 }
1247
619d11e4
IM
1248 pcms->hotplug_memory_base =
1249 ROUND_UP(0x100000000ULL + above_4g_mem_size, 1ULL << 30);
1250
085f8e88
IM
1251 if (pcms->enforce_aligned_dimm) {
1252 /* size hotplug region assuming 1G page max alignment per slot */
1253 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1254 }
1255
619d11e4
IM
1256 if ((pcms->hotplug_memory_base + hotplug_mem_size) <
1257 hotplug_mem_size) {
1258 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1259 machine->maxram_size);
1260 exit(EXIT_FAILURE);
1261 }
1262
1263 memory_region_init(&pcms->hotplug_memory, OBJECT(pcms),
1264 "hotplug-memory", hotplug_mem_size);
1265 memory_region_add_subregion(system_memory, pcms->hotplug_memory_base,
1266 &pcms->hotplug_memory);
1267 }
cbc5b5f3
JJ
1268
1269 /* Initialize PC system firmware */
6dd2a5c9 1270 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
00cb2a99 1271
7267c094 1272 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538
HT
1273 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
1274 &error_abort);
c5705a77 1275 vmstate_register_ram_global(option_rom_mr);
4463aee6 1276 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1277 PC_ROM_MIN_VGA,
1278 option_rom_mr,
1279 1);
f753ff16 1280
bf483392 1281 fw_cfg = bochs_bios_init();
8832cb80 1282 rom_set_fw(fw_cfg);
1d108d97 1283
de268e13
IM
1284 if (guest_info->has_reserved_memory && pcms->hotplug_memory_base) {
1285 uint64_t *val = g_malloc(sizeof(*val));
1286 *val = cpu_to_le64(ROUND_UP(pcms->hotplug_memory_base, 0x1ULL << 30));
1287 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1288 }
1289
f753ff16 1290 if (linux_boot) {
9521d42b
PB
1291 load_linux(fw_cfg, machine->kernel_filename, machine->initrd_filename,
1292 machine->kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1293 }
1294
1295 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1296 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1297 }
3459a625 1298 guest_info->fw_cfg = fw_cfg;
459ae5ea 1299 return fw_cfg;
3d53f5c3
IY
1300}
1301
845773ab
IY
1302qemu_irq *pc_allocate_cpu_irq(void)
1303{
1304 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1305}
1306
48a18b3c 1307DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1308{
ad6d45fa
AL
1309 DeviceState *dev = NULL;
1310
16094b75
AJ
1311 if (pci_bus) {
1312 PCIDevice *pcidev = pci_vga_init(pci_bus);
1313 dev = pcidev ? &pcidev->qdev : NULL;
1314 } else if (isa_bus) {
1315 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1316 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1317 }
ad6d45fa 1318 return dev;
765d7908
IY
1319}
1320
4556bd8b
BS
1321static void cpu_request_exit(void *opaque, int irq, int level)
1322{
4917cf44 1323 CPUState *cpu = current_cpu;
4556bd8b 1324
4917cf44
AF
1325 if (cpu && level) {
1326 cpu_exit(cpu);
4556bd8b
BS
1327 }
1328}
1329
258711c6
JG
1330static const MemoryRegionOps ioport80_io_ops = {
1331 .write = ioport80_write,
c02e1eac 1332 .read = ioport80_read,
258711c6
JG
1333 .endianness = DEVICE_NATIVE_ENDIAN,
1334 .impl = {
1335 .min_access_size = 1,
1336 .max_access_size = 1,
1337 },
1338};
1339
1340static const MemoryRegionOps ioportF0_io_ops = {
1341 .write = ioportF0_write,
c02e1eac 1342 .read = ioportF0_read,
258711c6
JG
1343 .endianness = DEVICE_NATIVE_ENDIAN,
1344 .impl = {
1345 .min_access_size = 1,
1346 .max_access_size = 1,
1347 },
1348};
1349
48a18b3c 1350void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1351 ISADevice **rtc_state,
34d4260e 1352 ISADevice **floppy,
7a10ef51
LPF
1353 bool no_vmport,
1354 uint32 hpet_irqs)
ffe513da
IY
1355{
1356 int i;
1357 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1358 DeviceState *hpet = NULL;
1359 int pit_isa_irq = 0;
1360 qemu_irq pit_alt_irq = NULL;
7d932dfd 1361 qemu_irq rtc_irq = NULL;
956a3e6b 1362 qemu_irq *a20_line;
c2d8d311 1363 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1364 qemu_irq *cpu_exit_irq;
258711c6
JG
1365 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1366 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1367
2c9b15ca 1368 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1369 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1370
2c9b15ca 1371 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1372 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1373
5d17c0d2
JK
1374 /*
1375 * Check if an HPET shall be created.
1376 *
1377 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1378 * when the HPET wants to take over. Thus we have to disable the latter.
1379 */
1380 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1381 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1382 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1383 if (hpet) {
7a10ef51
LPF
1384 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1385 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1386 * IRQ8 and IRQ2.
1387 */
1388 uint8_t compat = object_property_get_int(OBJECT(hpet),
1389 HPET_INTCAP, NULL);
1390 if (!compat) {
1391 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1392 }
1393 qdev_init_nofail(hpet);
1394 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1395
b881fbe9 1396 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1397 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1398 }
ce967e2f
JK
1399 pit_isa_irq = -1;
1400 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1401 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1402 }
ffe513da 1403 }
48a18b3c 1404 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1405
1406 qemu_register_boot_set(pc_boot_set, *rtc_state);
1407
c2d8d311
SS
1408 if (!xen_enabled()) {
1409 if (kvm_irqchip_in_kernel()) {
1410 pit = kvm_pit_init(isa_bus, 0x40);
1411 } else {
1412 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1413 }
1414 if (hpet) {
1415 /* connect PIT to output control line of the HPET */
4a17cc4f 1416 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1417 }
1418 pcspk_init(isa_bus, pit);
ce967e2f 1419 }
ffe513da
IY
1420
1421 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1422 if (serial_hds[i]) {
48a18b3c 1423 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1424 }
1425 }
1426
1427 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1428 if (parallel_hds[i]) {
48a18b3c 1429 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1430 }
1431 }
1432
182735ef 1433 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1434 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1435 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1436 if (!no_vmport) {
48a18b3c
HP
1437 vmport_init(isa_bus);
1438 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1439 } else {
1440 vmmouse = NULL;
1441 }
86d86414 1442 if (vmmouse) {
4a17cc4f
AF
1443 DeviceState *dev = DEVICE(vmmouse);
1444 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1445 qdev_init_nofail(dev);
86d86414 1446 }
48a18b3c 1447 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1448 port92_init(port92, &a20_line[1]);
956a3e6b 1449
4556bd8b
BS
1450 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1451 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1452
1453 for(i = 0; i < MAX_FD; i++) {
1454 fd[i] = drive_get(IF_FLOPPY, 0, i);
1455 }
48a18b3c 1456 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1457}
1458
9011a1a7
IY
1459void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1460{
1461 int i;
1462
1463 for (i = 0; i < nb_nics; i++) {
1464 NICInfo *nd = &nd_table[i];
1465
1466 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1467 pc_init_ne2k_isa(isa_bus, nd);
1468 } else {
29b358f9 1469 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1470 }
1471 }
1472}
1473
845773ab 1474void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1475{
1476 int max_bus;
1477 int bus;
1478
1479 max_bus = drive_get_max_bus(IF_SCSI);
1480 for (bus = 0; bus <= max_bus; bus++) {
1481 pci_create_simple(pci_bus, -1, "lsi53c895a");
1482 }
1483}
a39e3564
JB
1484
1485void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1486{
1487 DeviceState *dev;
1488 SysBusDevice *d;
1489 unsigned int i;
1490
1491 if (kvm_irqchip_in_kernel()) {
1492 dev = qdev_create(NULL, "kvm-ioapic");
1493 } else {
1494 dev = qdev_create(NULL, "ioapic");
1495 }
1496 if (parent_name) {
1497 object_property_add_child(object_resolve_path(parent_name, NULL),
1498 "ioapic", OBJECT(dev), NULL);
1499 }
1500 qdev_init_nofail(dev);
1356b98d 1501 d = SYS_BUS_DEVICE(dev);
3a4a4697 1502 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1503
1504 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1505 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1506 }
1507}
d5747cac
IM
1508
1509static void pc_generic_machine_class_init(ObjectClass *oc, void *data)
1510{
1511 MachineClass *mc = MACHINE_CLASS(oc);
1512 QEMUMachine *qm = data;
1513
2709f263 1514 mc->family = qm->family;
d5747cac
IM
1515 mc->name = qm->name;
1516 mc->alias = qm->alias;
1517 mc->desc = qm->desc;
1518 mc->init = qm->init;
1519 mc->reset = qm->reset;
1520 mc->hot_add_cpu = qm->hot_add_cpu;
1521 mc->kvm_type = qm->kvm_type;
1522 mc->block_default_type = qm->block_default_type;
16026518 1523 mc->units_per_default_bus = qm->units_per_default_bus;
d5747cac
IM
1524 mc->max_cpus = qm->max_cpus;
1525 mc->no_serial = qm->no_serial;
1526 mc->no_parallel = qm->no_parallel;
1527 mc->use_virtcon = qm->use_virtcon;
1528 mc->use_sclp = qm->use_sclp;
1529 mc->no_floppy = qm->no_floppy;
1530 mc->no_cdrom = qm->no_cdrom;
1531 mc->no_sdcard = qm->no_sdcard;
1532 mc->is_default = qm->is_default;
1533 mc->default_machine_opts = qm->default_machine_opts;
1534 mc->default_boot_order = qm->default_boot_order;
6f00494a 1535 mc->default_display = qm->default_display;
d5747cac
IM
1536 mc->compat_props = qm->compat_props;
1537 mc->hw_version = qm->hw_version;
1538}
1539
1540void qemu_register_pc_machine(QEMUMachine *m)
1541{
1542 char *name = g_strconcat(m->name, TYPE_MACHINE_SUFFIX, NULL);
1543 TypeInfo ti = {
1544 .name = name,
1545 .parent = TYPE_PC_MACHINE,
1546 .class_init = pc_generic_machine_class_init,
1547 .class_data = (void *)m,
1548 };
1549
1550 type_register(&ti);
1551 g_free(name);
1552}
1553
95bee274
IM
1554static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1555 DeviceState *dev, Error **errp)
1556{
0cd03d89 1557 int slot;
3fbcdc27 1558 HotplugHandlerClass *hhc;
95bee274
IM
1559 Error *local_err = NULL;
1560 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
0cd03d89 1561 MachineState *machine = MACHINE(hotplug_dev);
95bee274
IM
1562 PCDIMMDevice *dimm = PC_DIMM(dev);
1563 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1564 MemoryRegion *mr = ddc->get_memory_region(dimm);
b03541fa 1565 uint64_t existing_dimms_capacity = 0;
92a37a04 1566 uint64_t align = TARGET_PAGE_SIZE;
34dde136
IM
1567 uint64_t addr;
1568
1569 addr = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP, &local_err);
95bee274
IM
1570 if (local_err) {
1571 goto out;
1572 }
1573
91aa70ab
IM
1574 if (memory_region_get_alignment(mr) && pcms->enforce_aligned_dimm) {
1575 align = memory_region_get_alignment(mr);
1576 }
1577
0b312571
IM
1578 addr = pc_dimm_get_free_addr(pcms->hotplug_memory_base,
1579 memory_region_size(&pcms->hotplug_memory),
92a37a04 1580 !addr ? NULL : &addr, align,
0b312571
IM
1581 memory_region_size(mr), &local_err);
1582 if (local_err) {
1583 goto out;
1584 }
0cd03d89 1585
37153450
BR
1586 existing_dimms_capacity = pc_existing_dimms_capacity(&local_err);
1587 if (local_err) {
b03541fa
IM
1588 goto out;
1589 }
1590
1591 if (existing_dimms_capacity + memory_region_size(mr) >
1592 machine->maxram_size - machine->ram_size) {
1593 error_setg(&local_err, "not enough space, currently 0x%" PRIx64
759048ac
BR
1594 " in use of total hot pluggable 0x" RAM_ADDR_FMT,
1595 existing_dimms_capacity,
1596 machine->maxram_size - machine->ram_size);
b03541fa
IM
1597 goto out;
1598 }
1599
0b312571 1600 object_property_set_int(OBJECT(dev), addr, PC_DIMM_ADDR_PROP, &local_err);
0cd03d89
IM
1601 if (local_err) {
1602 goto out;
1603 }
2e1ac493 1604 trace_mhp_pc_dimm_assigned_address(addr);
0cd03d89
IM
1605
1606 slot = object_property_get_int(OBJECT(dev), PC_DIMM_SLOT_PROP, &local_err);
1607 if (local_err) {
1608 goto out;
1609 }
1610
1611 slot = pc_dimm_get_free_slot(slot == PC_DIMM_UNASSIGNED_SLOT ? NULL : &slot,
1612 machine->ram_slots, &local_err);
1613 if (local_err) {
1614 goto out;
1615 }
1616 object_property_set_int(OBJECT(dev), slot, PC_DIMM_SLOT_PROP, &local_err);
1617 if (local_err) {
1618 goto out;
1619 }
2e1ac493 1620 trace_mhp_pc_dimm_assigned_slot(slot);
0b312571 1621
3fbcdc27
IM
1622 if (!pcms->acpi_dev) {
1623 error_setg(&local_err,
1624 "memory hotplug is not enabled: missing acpi device");
1625 goto out;
1626 }
1627
b8865591
IM
1628 if (kvm_enabled() && !kvm_has_free_slot(machine)) {
1629 error_setg(&local_err, "hypervisor has no free memory slots left");
1630 goto out;
1631 }
1632
95bee274
IM
1633 memory_region_add_subregion(&pcms->hotplug_memory,
1634 addr - pcms->hotplug_memory_base, mr);
1635 vmstate_register_ram(mr, dev);
3fbcdc27
IM
1636
1637 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1638 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
95bee274
IM
1639out:
1640 error_propagate(errp, local_err);
1641}
1642
5279569e
GZ
1643static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1644 DeviceState *dev, Error **errp)
1645{
1646 HotplugHandlerClass *hhc;
1647 Error *local_err = NULL;
1648 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1649
1650 if (!dev->hotplugged) {
1651 goto out;
1652 }
1653
1654 if (!pcms->acpi_dev) {
1655 error_setg(&local_err,
1656 "cpu hotplug is not enabled: missing acpi device");
1657 goto out;
1658 }
1659
1660 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1661 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
2d996150
GZ
1662 if (local_err) {
1663 goto out;
1664 }
1665
1666 /* increment the number of CPUs */
1667 rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1);
5279569e
GZ
1668out:
1669 error_propagate(errp, local_err);
1670}
1671
95bee274
IM
1672static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1673 DeviceState *dev, Error **errp)
1674{
1675 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1676 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
1677 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1678 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
1679 }
1680}
1681
1682static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1683 DeviceState *dev)
1684{
1685 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1686
5279569e
GZ
1687 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1688 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
1689 return HOTPLUG_HANDLER(machine);
1690 }
1691
1692 return pcmc->get_hotplug_handler ?
1693 pcmc->get_hotplug_handler(machine, dev) : NULL;
1694}
1695
bf1e8939
IM
1696static void
1697pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v, void *opaque,
1698 const char *name, Error **errp)
1699{
1700 PCMachineState *pcms = PC_MACHINE(obj);
1701 int64_t value = memory_region_size(&pcms->hotplug_memory);
1702
1703 visit_type_int(v, &value, name, errp);
1704}
1705
c87b1520
DS
1706static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
1707 void *opaque, const char *name,
1708 Error **errp)
1709{
1710 PCMachineState *pcms = PC_MACHINE(obj);
1711 uint64_t value = pcms->max_ram_below_4g;
1712
1713 visit_type_size(v, &value, name, errp);
1714}
1715
1716static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
1717 void *opaque, const char *name,
1718 Error **errp)
1719{
1720 PCMachineState *pcms = PC_MACHINE(obj);
1721 Error *error = NULL;
1722 uint64_t value;
1723
1724 visit_type_size(v, &value, name, &error);
1725 if (error) {
1726 error_propagate(errp, error);
1727 return;
1728 }
1729 if (value > (1ULL << 32)) {
1730 error_set(&error, ERROR_CLASS_GENERIC_ERROR,
1731 "Machine option 'max-ram-below-4g=%"PRIu64
1732 "' expects size less than or equal to 4G", value);
1733 error_propagate(errp, error);
1734 return;
1735 }
1736
1737 if (value < (1ULL << 20)) {
1738 error_report("Warning: small max_ram_below_4g(%"PRIu64
1739 ") less than 1M. BIOS may not work..",
1740 value);
1741 }
1742
1743 pcms->max_ram_below_4g = value;
1744}
1745
d1048bef
DS
1746static void pc_machine_get_vmport(Object *obj, Visitor *v, void *opaque,
1747 const char *name, Error **errp)
9b23cfb7
DDAG
1748{
1749 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 1750 OnOffAuto vmport = pcms->vmport;
9b23cfb7 1751
d1048bef 1752 visit_type_OnOffAuto(v, &vmport, name, errp);
9b23cfb7
DDAG
1753}
1754
d1048bef
DS
1755static void pc_machine_set_vmport(Object *obj, Visitor *v, void *opaque,
1756 const char *name, Error **errp)
9b23cfb7
DDAG
1757{
1758 PCMachineState *pcms = PC_MACHINE(obj);
1759
d1048bef 1760 visit_type_OnOffAuto(v, &pcms->vmport, name, errp);
9b23cfb7
DDAG
1761}
1762
91aa70ab
IM
1763static bool pc_machine_get_aligned_dimm(Object *obj, Error **errp)
1764{
1765 PCMachineState *pcms = PC_MACHINE(obj);
1766
1767 return pcms->enforce_aligned_dimm;
1768}
1769
bf1e8939
IM
1770static void pc_machine_initfn(Object *obj)
1771{
c87b1520
DS
1772 PCMachineState *pcms = PC_MACHINE(obj);
1773
bf1e8939
IM
1774 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
1775 pc_machine_get_hotplug_memory_region_size,
1776 NULL, NULL, NULL, NULL);
49d2e648 1777
c87b1520
DS
1778 pcms->max_ram_below_4g = 1ULL << 32; /* 4G */
1779 object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
1780 pc_machine_get_max_ram_below_4g,
1781 pc_machine_set_max_ram_below_4g,
1782 NULL, NULL, NULL);
49d2e648
MA
1783 object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G,
1784 "Maximum ram below the 4G boundary (32bit boundary)",
1785 NULL);
91aa70ab 1786
d1048bef
DS
1787 pcms->vmport = ON_OFF_AUTO_AUTO;
1788 object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto",
1789 pc_machine_get_vmport,
1790 pc_machine_set_vmport,
1791 NULL, NULL, NULL);
49d2e648
MA
1792 object_property_set_description(obj, PC_MACHINE_VMPORT,
1793 "Enable vmport (pc & q35)",
1794 NULL);
91aa70ab
IM
1795
1796 pcms->enforce_aligned_dimm = true;
1797 object_property_add_bool(obj, PC_MACHINE_ENFORCE_ALIGNED_DIMM,
1798 pc_machine_get_aligned_dimm,
1799 NULL, NULL);
bf1e8939
IM
1800}
1801
95bee274
IM
1802static void pc_machine_class_init(ObjectClass *oc, void *data)
1803{
1804 MachineClass *mc = MACHINE_CLASS(oc);
1805 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1806 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1807
1808 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
1809 mc->get_hotplug_handler = pc_get_hotpug_handler;
1810 hc->plug = pc_machine_device_plug_cb;
1811}
1812
d5747cac
IM
1813static const TypeInfo pc_machine_info = {
1814 .name = TYPE_PC_MACHINE,
1815 .parent = TYPE_MACHINE,
1816 .abstract = true,
1817 .instance_size = sizeof(PCMachineState),
bf1e8939 1818 .instance_init = pc_machine_initfn,
d5747cac 1819 .class_size = sizeof(PCMachineClass),
95bee274
IM
1820 .class_init = pc_machine_class_init,
1821 .interfaces = (InterfaceInfo[]) {
1822 { TYPE_HOTPLUG_HANDLER },
1823 { }
1824 },
d5747cac
IM
1825};
1826
1827static void pc_machine_register_types(void)
1828{
1829 type_register_static(&pc_machine_info);
1830}
1831
1832type_init(pc_machine_register_types)