]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i8259.c
Rename target_phys_addr_t to hwaddr
[mirror_qemu.git] / hw / i8259.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU 8259 interrupt controller emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
26#include "isa.h"
376253ec 27#include "monitor.h"
0bf9e31a 28#include "qemu-timer.h"
512709f5 29#include "i8259_internal.h"
80cabfad
FB
30
31/* debug PIC */
32//#define DEBUG_PIC
33
8ac02ff8
BS
34#ifdef DEBUG_PIC
35#define DPRINTF(fmt, ...) \
36 do { printf("pic: " fmt , ## __VA_ARGS__); } while (0)
37#else
38#define DPRINTF(fmt, ...)
39#endif
40
b41a2cd1 41//#define DEBUG_IRQ_LATENCY
4a0fb71e 42//#define DEBUG_IRQ_COUNT
b41a2cd1 43
81a02f93 44#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT)
4a0fb71e
FB
45static int irq_level[16];
46#endif
47#ifdef DEBUG_IRQ_COUNT
48static uint64_t irq_count[16];
49#endif
747c70af
JK
50#ifdef DEBUG_IRQ_LATENCY
51static int64_t irq_time[16];
52#endif
9aa78c42 53DeviceState *isa_pic;
512709f5 54static PICCommonState *slave_pic;
4a0fb71e 55
80cabfad
FB
56/* return the highest priority found in mask (highest = smallest
57 number). Return 8 if no irq */
512709f5 58static int get_priority(PICCommonState *s, int mask)
80cabfad
FB
59{
60 int priority;
81a02f93
JK
61
62 if (mask == 0) {
80cabfad 63 return 8;
81a02f93 64 }
80cabfad 65 priority = 0;
81a02f93 66 while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0) {
80cabfad 67 priority++;
81a02f93 68 }
80cabfad
FB
69 return priority;
70}
71
72/* return the pic wanted interrupt. return -1 if none */
512709f5 73static int pic_get_irq(PICCommonState *s)
80cabfad
FB
74{
75 int mask, cur_priority, priority;
76
77 mask = s->irr & ~s->imr;
78 priority = get_priority(s, mask);
81a02f93 79 if (priority == 8) {
80cabfad 80 return -1;
81a02f93 81 }
80cabfad
FB
82 /* compute current priority. If special fully nested mode on the
83 master, the IRQ coming from the slave is not taken into account
84 for the priority computation. */
85 mask = s->isr;
81a02f93 86 if (s->special_mask) {
84678711 87 mask &= ~s->imr;
81a02f93 88 }
25985396 89 if (s->special_fully_nested_mode && s->master) {
80cabfad 90 mask &= ~(1 << 2);
25985396 91 }
80cabfad
FB
92 cur_priority = get_priority(s, mask);
93 if (priority < cur_priority) {
94 /* higher priority found: an irq should be generated */
95 return (priority + s->priority_add) & 7;
96 } else {
97 return -1;
98 }
99}
100
b76750c1 101/* Update INT output. Must be called every time the output may have changed. */
512709f5 102static void pic_update_irq(PICCommonState *s)
80cabfad 103{
b76750c1 104 int irq;
80cabfad 105
b76750c1 106 irq = pic_get_irq(s);
80cabfad 107 if (irq >= 0) {
b76750c1 108 DPRINTF("pic%d: imr=%x irr=%x padd=%d\n",
25985396 109 s->master ? 0 : 1, s->imr, s->irr, s->priority_add);
747c70af 110 qemu_irq_raise(s->int_out[0]);
d96e1737 111 } else {
747c70af 112 qemu_irq_lower(s->int_out[0]);
4de9b249 113 }
80cabfad
FB
114}
115
62026017 116/* set irq level. If an edge is detected, then the IRR is set to 1 */
747c70af 117static void pic_set_irq(void *opaque, int irq, int level)
62026017 118{
512709f5 119 PICCommonState *s = opaque;
747c70af
JK
120 int mask = 1 << irq;
121
122#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) || \
123 defined(DEBUG_IRQ_LATENCY)
124 int irq_index = s->master ? irq : irq + 8;
125#endif
126#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT)
127 if (level != irq_level[irq_index]) {
128 DPRINTF("pic_set_irq: irq=%d level=%d\n", irq_index, level);
129 irq_level[irq_index] = level;
130#ifdef DEBUG_IRQ_COUNT
131 if (level == 1) {
132 irq_count[irq_index]++;
133 }
134#endif
135 }
136#endif
137#ifdef DEBUG_IRQ_LATENCY
138 if (level) {
139 irq_time[irq_index] = qemu_get_clock_ns(vm_clock);
140 }
141#endif
142
62026017
JK
143 if (s->elcr & mask) {
144 /* level triggered */
145 if (level) {
146 s->irr |= mask;
147 s->last_irr |= mask;
148 } else {
149 s->irr &= ~mask;
150 s->last_irr &= ~mask;
151 }
152 } else {
153 /* edge triggered */
154 if (level) {
155 if ((s->last_irr & mask) == 0) {
156 s->irr |= mask;
157 }
158 s->last_irr |= mask;
159 } else {
160 s->last_irr &= ~mask;
161 }
162 }
b76750c1 163 pic_update_irq(s);
62026017
JK
164}
165
80cabfad 166/* acknowledge interrupt 'irq' */
512709f5 167static void pic_intack(PICCommonState *s, int irq)
80cabfad
FB
168{
169 if (s->auto_eoi) {
81a02f93 170 if (s->rotate_on_auto_eoi) {
80cabfad 171 s->priority_add = (irq + 1) & 7;
81a02f93 172 }
80cabfad
FB
173 } else {
174 s->isr |= (1 << irq);
175 }
0ecf89aa 176 /* We don't clear a level sensitive interrupt here */
81a02f93 177 if (!(s->elcr & (1 << irq))) {
0ecf89aa 178 s->irr &= ~(1 << irq);
81a02f93 179 }
b76750c1 180 pic_update_irq(s);
80cabfad
FB
181}
182
9aa78c42 183int pic_read_irq(DeviceState *d)
80cabfad 184{
512709f5 185 PICCommonState *s = DO_UPCAST(PICCommonState, dev.qdev, d);
80cabfad
FB
186 int irq, irq2, intno;
187
c17725f4 188 irq = pic_get_irq(s);
15aeac38 189 if (irq >= 0) {
15aeac38 190 if (irq == 2) {
c17725f4 191 irq2 = pic_get_irq(slave_pic);
15aeac38 192 if (irq2 >= 0) {
c17725f4 193 pic_intack(slave_pic, irq2);
15aeac38
FB
194 } else {
195 /* spurious IRQ on slave controller */
196 irq2 = 7;
197 }
c17725f4 198 intno = slave_pic->irq_base + irq2;
15aeac38 199 } else {
c17725f4 200 intno = s->irq_base + irq;
15aeac38 201 }
c17725f4 202 pic_intack(s, irq);
15aeac38
FB
203 } else {
204 /* spurious IRQ on host controller */
205 irq = 7;
c17725f4 206 intno = s->irq_base + irq;
15aeac38 207 }
3b46e624 208
78ef2b69
JK
209#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_LATENCY)
210 if (irq == 2) {
211 irq = irq2 + 8;
212 }
213#endif
80cabfad 214#ifdef DEBUG_IRQ_LATENCY
5fafdf24
TS
215 printf("IRQ%d latency=%0.3fus\n",
216 irq,
74475455 217 (double)(qemu_get_clock_ns(vm_clock) -
6ee093c9 218 irq_time[irq]) * 1000000.0 / get_ticks_per_sec());
80cabfad 219#endif
8ac02ff8 220 DPRINTF("pic_interrupt: irq=%d\n", irq);
80cabfad
FB
221 return intno;
222}
223
512709f5 224static void pic_init_reset(PICCommonState *s)
d7d02e3c 225{
512709f5 226 pic_reset_common(s);
b76750c1 227 pic_update_irq(s);
d7d02e3c
FB
228}
229
747c70af 230static void pic_reset(DeviceState *dev)
86fbf97c 231{
512709f5 232 PICCommonState *s = DO_UPCAST(PICCommonState, dev.qdev, dev);
86fbf97c 233
86fbf97c 234 s->elcr = 0;
aa24822b 235 pic_init_reset(s);
86fbf97c
JK
236}
237
a8170e5e 238static void pic_ioport_write(void *opaque, hwaddr addr64,
098d314a 239 uint64_t val64, unsigned size)
80cabfad 240{
512709f5 241 PICCommonState *s = opaque;
098d314a
RH
242 uint32_t addr = addr64;
243 uint32_t val = val64;
d7d02e3c 244 int priority, cmd, irq;
80cabfad 245
8ac02ff8 246 DPRINTF("write: addr=0x%02x val=0x%02x\n", addr, val);
80cabfad
FB
247 if (addr == 0) {
248 if (val & 0x10) {
86fbf97c 249 pic_init_reset(s);
80cabfad
FB
250 s->init_state = 1;
251 s->init4 = val & 1;
2053152b 252 s->single_mode = val & 2;
81a02f93 253 if (val & 0x08) {
80cabfad 254 hw_error("level sensitive irq not supported");
81a02f93 255 }
80cabfad 256 } else if (val & 0x08) {
81a02f93 257 if (val & 0x04) {
80cabfad 258 s->poll = 1;
81a02f93
JK
259 }
260 if (val & 0x02) {
80cabfad 261 s->read_reg_select = val & 1;
81a02f93
JK
262 }
263 if (val & 0x40) {
80cabfad 264 s->special_mask = (val >> 5) & 1;
81a02f93 265 }
80cabfad
FB
266 } else {
267 cmd = val >> 5;
81a02f93 268 switch (cmd) {
80cabfad
FB
269 case 0:
270 case 4:
271 s->rotate_on_auto_eoi = cmd >> 2;
272 break;
273 case 1: /* end of interrupt */
274 case 5:
275 priority = get_priority(s, s->isr);
276 if (priority != 8) {
277 irq = (priority + s->priority_add) & 7;
278 s->isr &= ~(1 << irq);
81a02f93 279 if (cmd == 5) {
80cabfad 280 s->priority_add = (irq + 1) & 7;
81a02f93 281 }
b76750c1 282 pic_update_irq(s);
80cabfad
FB
283 }
284 break;
285 case 3:
286 irq = val & 7;
287 s->isr &= ~(1 << irq);
b76750c1 288 pic_update_irq(s);
80cabfad
FB
289 break;
290 case 6:
291 s->priority_add = (val + 1) & 7;
b76750c1 292 pic_update_irq(s);
80cabfad
FB
293 break;
294 case 7:
295 irq = val & 7;
296 s->isr &= ~(1 << irq);
297 s->priority_add = (irq + 1) & 7;
b76750c1 298 pic_update_irq(s);
80cabfad
FB
299 break;
300 default:
301 /* no operation */
302 break;
303 }
304 }
305 } else {
81a02f93 306 switch (s->init_state) {
80cabfad
FB
307 case 0:
308 /* normal mode */
309 s->imr = val;
b76750c1 310 pic_update_irq(s);
80cabfad
FB
311 break;
312 case 1:
313 s->irq_base = val & 0xf8;
2bb081f7 314 s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2;
80cabfad
FB
315 break;
316 case 2:
317 if (s->init4) {
318 s->init_state = 3;
319 } else {
320 s->init_state = 0;
321 }
322 break;
323 case 3:
324 s->special_fully_nested_mode = (val >> 4) & 1;
325 s->auto_eoi = (val >> 1) & 1;
326 s->init_state = 0;
327 break;
328 }
329 }
330}
331
a8170e5e 332static uint64_t pic_ioport_read(void *opaque, hwaddr addr,
098d314a 333 unsigned size)
80cabfad 334{
512709f5 335 PICCommonState *s = opaque;
80cabfad
FB
336 int ret;
337
80cabfad 338 if (s->poll) {
8d484caa
JK
339 ret = pic_get_irq(s);
340 if (ret >= 0) {
341 pic_intack(s, ret);
342 ret |= 0x80;
343 } else {
344 ret = 0;
345 }
80cabfad
FB
346 s->poll = 0;
347 } else {
348 if (addr == 0) {
81a02f93 349 if (s->read_reg_select) {
80cabfad 350 ret = s->isr;
81a02f93 351 } else {
80cabfad 352 ret = s->irr;
81a02f93 353 }
80cabfad
FB
354 } else {
355 ret = s->imr;
356 }
357 }
08406b03 358 DPRINTF("read: addr=0x%02x val=0x%02x\n", addr, ret);
80cabfad
FB
359 return ret;
360}
361
9aa78c42 362int pic_get_output(DeviceState *d)
d96e1737 363{
512709f5 364 PICCommonState *s = DO_UPCAST(PICCommonState, dev.qdev, d);
9aa78c42 365
c17725f4 366 return (pic_get_irq(s) >= 0);
d96e1737
JK
367}
368
a8170e5e 369static void elcr_ioport_write(void *opaque, hwaddr addr,
098d314a 370 uint64_t val, unsigned size)
660de336 371{
512709f5 372 PICCommonState *s = opaque;
660de336
FB
373 s->elcr = val & s->elcr_mask;
374}
375
a8170e5e 376static uint64_t elcr_ioport_read(void *opaque, hwaddr addr,
098d314a 377 unsigned size)
660de336 378{
512709f5 379 PICCommonState *s = opaque;
660de336
FB
380 return s->elcr;
381}
382
098d314a
RH
383static const MemoryRegionOps pic_base_ioport_ops = {
384 .read = pic_ioport_read,
385 .write = pic_ioport_write,
386 .impl = {
387 .min_access_size = 1,
388 .max_access_size = 1,
389 },
390};
391
392static const MemoryRegionOps pic_elcr_ioport_ops = {
393 .read = elcr_ioport_read,
394 .write = elcr_ioport_write,
395 .impl = {
396 .min_access_size = 1,
397 .max_access_size = 1,
398 },
399};
400
512709f5 401static void pic_init(PICCommonState *s)
b0a21b53 402{
098d314a
RH
403 memory_region_init_io(&s->base_io, &pic_base_ioport_ops, s, "pic", 2);
404 memory_region_init_io(&s->elcr_io, &pic_elcr_ioport_ops, s, "elcr", 1);
405
512709f5
JK
406 qdev_init_gpio_out(&s->dev.qdev, s->int_out, ARRAY_SIZE(s->int_out));
407 qdev_init_gpio_in(&s->dev.qdev, pic_set_irq, 8);
b0a21b53
FB
408}
409
376253ec 410void pic_info(Monitor *mon)
ba91cd80
FB
411{
412 int i;
512709f5 413 PICCommonState *s;
3b46e624 414
81a02f93 415 if (!isa_pic) {
3de388f6 416 return;
81a02f93 417 }
c17725f4 418 for (i = 0; i < 2; i++) {
512709f5 419 s = i == 0 ? DO_UPCAST(PICCommonState, dev.qdev, isa_pic) : slave_pic;
376253ec
AL
420 monitor_printf(mon, "pic%d: irr=%02x imr=%02x isr=%02x hprio=%d "
421 "irq_base=%02x rr_sel=%d elcr=%02x fnm=%d\n",
422 i, s->irr, s->imr, s->isr, s->priority_add,
423 s->irq_base, s->read_reg_select, s->elcr,
424 s->special_fully_nested_mode);
ba91cd80
FB
425 }
426}
427
376253ec 428void irq_info(Monitor *mon)
4a0fb71e
FB
429{
430#ifndef DEBUG_IRQ_COUNT
376253ec 431 monitor_printf(mon, "irq statistic code not compiled.\n");
4a0fb71e
FB
432#else
433 int i;
434 int64_t count;
435
376253ec 436 monitor_printf(mon, "IRQ statistics:\n");
4a0fb71e
FB
437 for (i = 0; i < 16; i++) {
438 count = irq_count[i];
81a02f93 439 if (count > 0) {
376253ec 440 monitor_printf(mon, "%2d: %" PRId64 "\n", i, count);
81a02f93 441 }
4a0fb71e
FB
442 }
443#endif
444}
ba91cd80 445
48a18b3c 446qemu_irq *i8259_init(ISABus *bus, qemu_irq parent_irq)
80cabfad 447{
747c70af
JK
448 qemu_irq *irq_set;
449 ISADevice *dev;
450 int i;
c17725f4 451
747c70af 452 irq_set = g_malloc(ISA_NUM_IRQS * sizeof(qemu_irq));
c17725f4 453
512709f5 454 dev = i8259_init_chip("isa-i8259", bus, true);
c17725f4 455
747c70af
JK
456 qdev_connect_gpio_out(&dev->qdev, 0, parent_irq);
457 for (i = 0 ; i < 8; i++) {
458 irq_set[i] = qdev_get_gpio_in(&dev->qdev, i);
459 }
460
9aa78c42 461 isa_pic = &dev->qdev;
747c70af 462
512709f5 463 dev = i8259_init_chip("isa-i8259", bus, false);
747c70af
JK
464
465 qdev_connect_gpio_out(&dev->qdev, 0, irq_set[2]);
466 for (i = 0 ; i < 8; i++) {
467 irq_set[i + 8] = qdev_get_gpio_in(&dev->qdev, i);
468 }
469
512709f5 470 slave_pic = DO_UPCAST(PICCommonState, dev, dev);
c17725f4 471
747c70af
JK
472 return irq_set;
473}
474
8f04ee08
AL
475static void i8259_class_init(ObjectClass *klass, void *data)
476{
477 PICCommonClass *k = PIC_COMMON_CLASS(klass);
39bffca2 478 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
479
480 k->init = pic_init;
39bffca2 481 dc->reset = pic_reset;
8f04ee08
AL
482}
483
39bffca2
AL
484static TypeInfo i8259_info = {
485 .name = "isa-i8259",
486 .instance_size = sizeof(PICCommonState),
487 .parent = TYPE_PIC_COMMON,
8f04ee08 488 .class_init = i8259_class_init,
747c70af
JK
489};
490
83f7d43a 491static void pic_register_types(void)
747c70af 492{
39bffca2 493 type_register_static(&i8259_info);
80cabfad 494}
512709f5 495
83f7d43a 496type_init(pic_register_types)