]> git.proxmox.com Git - mirror_qemu.git/blame - include/exec/cpu-defs.h
Merge remote-tracking branch 'sstabellini/xen_fixes_20130603' into staging
[mirror_qemu.git] / include / exec / cpu-defs.h
CommitLineData
ab93bbe2
FB
1/*
2 * common defines for all CPUs
5fafdf24 3 *
ab93bbe2
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
ab93bbe2
FB
18 */
19#ifndef CPU_DEFS_H
20#define CPU_DEFS_H
21
87ecb68b
PB
22#ifndef NEED_CPU_H
23#error cpu.h included from common code
24#endif
25
ab93bbe2
FB
26#include "config.h"
27#include <setjmp.h>
ed1c0bcb 28#include <inttypes.h>
1de7afc9
PB
29#include "qemu/osdep.h"
30#include "qemu/queue.h"
022c62cb 31#include "exec/hwaddr.h"
ab93bbe2 32
35b66fc4
FB
33#ifndef TARGET_LONG_BITS
34#error TARGET_LONG_BITS must be defined before including this header
35#endif
36
37#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
38
ab6d960f 39/* target_ulong is the type of a virtual address */
35b66fc4 40#if TARGET_LONG_SIZE == 4
6cfd9b52
PB
41typedef int32_t target_long;
42typedef uint32_t target_ulong;
c27004ec 43#define TARGET_FMT_lx "%08x"
b62b461b 44#define TARGET_FMT_ld "%d"
71c8b8fd 45#define TARGET_FMT_lu "%u"
35b66fc4 46#elif TARGET_LONG_SIZE == 8
6cfd9b52
PB
47typedef int64_t target_long;
48typedef uint64_t target_ulong;
26a76461 49#define TARGET_FMT_lx "%016" PRIx64
b62b461b 50#define TARGET_FMT_ld "%" PRId64
71c8b8fd 51#define TARGET_FMT_lu "%" PRIu64
35b66fc4
FB
52#else
53#error TARGET_LONG_SIZE undefined
54#endif
55
2be0071f
FB
56#define EXCP_INTERRUPT 0x10000 /* async interruption */
57#define EXCP_HLT 0x10001 /* hlt instruction reached */
58#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
5a1e3cfc 59#define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
ab93bbe2 60
a316d335
FB
61#define TB_JMP_CACHE_BITS 12
62#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
63
b362e5e0
PB
64/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
65 addresses on the same page. The top bits are the same. This allows
66 TLB invalidation to quickly clear a subset of the hash table. */
67#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
68#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
69#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
70#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
71
20cb400d 72#if !defined(CONFIG_USER_ONLY)
84b7b8e7
FB
73#define CPU_TLB_BITS 8
74#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
ab93bbe2 75
355b1943 76#if HOST_LONG_BITS == 32 && TARGET_LONG_BITS == 32
d656469f
FB
77#define CPU_TLB_ENTRY_BITS 4
78#else
79#define CPU_TLB_ENTRY_BITS 5
80#endif
81
ab93bbe2 82typedef struct CPUTLBEntry {
0f459d16
PB
83 /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
84 bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
85 go directly to ram.
db8d7466
FB
86 bit 3 : indicates that the entry is invalid
87 bit 2..0 : zero
88 */
5fafdf24
TS
89 target_ulong addr_read;
90 target_ulong addr_write;
91 target_ulong addr_code;
355b1943 92 /* Addend to virtual address to get host address. IO accesses
ee50add9 93 use the corresponding iotlb value. */
3b2992e4 94 uintptr_t addend;
d656469f 95 /* padding to get a power of two size */
3b2992e4
SW
96 uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) -
97 (sizeof(target_ulong) * 3 +
98 ((-sizeof(target_ulong) * 3) & (sizeof(uintptr_t) - 1)) +
99 sizeof(uintptr_t))];
ab93bbe2
FB
100} CPUTLBEntry;
101
355b1943
PB
102extern int CPUTLBEntry_wrong_size[sizeof(CPUTLBEntry) == (1 << CPU_TLB_ENTRY_BITS) ? 1 : -1];
103
20cb400d
PB
104#define CPU_COMMON_TLB \
105 /* The meaning of the MMU modes is defined in the target code. */ \
106 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
a8170e5e 107 hwaddr iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
d4c430a8
PB
108 target_ulong tlb_flush_addr; \
109 target_ulong tlb_flush_mask;
20cb400d
PB
110
111#else
112
113#define CPU_COMMON_TLB
114
115#endif
116
117
e2542fe2 118#ifdef HOST_WORDS_BIGENDIAN
2e70f6ef
PB
119typedef struct icount_decr_u16 {
120 uint16_t high;
121 uint16_t low;
122} icount_decr_u16;
123#else
124typedef struct icount_decr_u16 {
125 uint16_t low;
126 uint16_t high;
127} icount_decr_u16;
128#endif
129
a1d1bb31
AL
130typedef struct CPUBreakpoint {
131 target_ulong pc;
132 int flags; /* BP_* */
72cf2d4f 133 QTAILQ_ENTRY(CPUBreakpoint) entry;
a1d1bb31
AL
134} CPUBreakpoint;
135
136typedef struct CPUWatchpoint {
137 target_ulong vaddr;
138 target_ulong len_mask;
139 int flags; /* BP_* */
72cf2d4f 140 QTAILQ_ENTRY(CPUWatchpoint) entry;
a1d1bb31
AL
141} CPUWatchpoint;
142
a20e31dc 143#define CPU_TEMP_BUF_NLONGS 128
a316d335 144#define CPU_COMMON \
a316d335 145 /* soft mmu support */ \
2e70f6ef
PB
146 /* in order to avoid passing too many arguments to the MMIO \
147 helpers, we store some rarely used information in the CPU \
a316d335 148 context) */ \
20503968
BS
149 uintptr_t mem_io_pc; /* host pc at which the memory was \
150 accessed */ \
2e70f6ef
PB
151 target_ulong mem_io_vaddr; /* target virtual addr at which the \
152 memory was accessed */ \
20cb400d 153 CPU_COMMON_TLB \
a316d335 154 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
a20e31dc
BS
155 /* buffer for temporaries in the code generator */ \
156 long temp_buf[CPU_TEMP_BUF_NLONGS]; \
a316d335 157 \
2e70f6ef
PB
158 int64_t icount_extra; /* Instructions until next timer event. */ \
159 /* Number of cycles left, with interrupt flag in high bit. \
160 This allows a single read-compare-cbranch-write sequence to test \
161 for both decrementer underflow and exceptions. */ \
162 union { \
163 uint32_t u32; \
164 icount_decr_u16 u16; \
165 } icount_decr; \
166 uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
167 \
a316d335
FB
168 /* from this point: preserved by CPU reset */ \
169 /* ice debug support */ \
72cf2d4f 170 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
a316d335
FB
171 int singlestep_enabled; \
172 \
72cf2d4f 173 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
a1d1bb31 174 CPUWatchpoint *watchpoint_hit; \
56aebc89
PB
175 \
176 struct GDBRegisterState *gdb_regs; \
6658ffb8 177 \
9133e39b 178 /* Core interrupt code */ \
6ab7e546 179 sigjmp_buf jmp_env; \
acb6685f 180 int exception_index; \
9133e39b 181 \
9349b4f9 182 CPUArchState *next_cpu; /* next CPU sharing TB cache */ \
a316d335 183 /* user data */ \
01ba9816
TS
184 void *opaque; \
185 \
f7575c96 186 const char *cpu_model_str;
a316d335 187
ab93bbe2 188#endif