]> git.proxmox.com Git - mirror_qemu.git/blame - memory.c
Merge branch 'linux-user-for-upstream' of git://git.linaro.org/people/rikuvoipio...
[mirror_qemu.git] / memory.c
CommitLineData
093bc2cd
AK
1/*
2 * Physical memory management
3 *
4 * Copyright 2011 Red Hat, Inc. and/or its affiliates
5 *
6 * Authors:
7 * Avi Kivity <avi@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
6b620ca3
PB
12 * Contributions after 2012-01-13 are licensed under the terms of the
13 * GNU GPL, version 2 or (at your option) any later version.
093bc2cd
AK
14 */
15
16#include "memory.h"
1c0ffa58 17#include "exec-memory.h"
658b2224 18#include "ioport.h"
74901c3b 19#include "bitops.h"
3e9d69e7 20#include "kvm.h"
093bc2cd
AK
21#include <assert.h>
22
67d95c15
AK
23#define WANT_EXEC_OBSOLETE
24#include "exec-obsolete.h"
25
4ef4db86 26unsigned memory_region_transaction_depth = 0;
e87c099f 27static bool memory_region_update_pending = false;
7664e80c
AK
28static bool global_dirty_log = false;
29
30static QLIST_HEAD(, MemoryListener) memory_listeners
31 = QLIST_HEAD_INITIALIZER(memory_listeners);
4ef4db86 32
093bc2cd
AK
33typedef struct AddrRange AddrRange;
34
8417cebf
AK
35/*
36 * Note using signed integers limits us to physical addresses at most
37 * 63 bits wide. They are needed for negative offsetting in aliases
38 * (large MemoryRegion::alias_offset).
39 */
093bc2cd 40struct AddrRange {
08dafab4
AK
41 Int128 start;
42 Int128 size;
093bc2cd
AK
43};
44
08dafab4 45static AddrRange addrrange_make(Int128 start, Int128 size)
093bc2cd
AK
46{
47 return (AddrRange) { start, size };
48}
49
50static bool addrrange_equal(AddrRange r1, AddrRange r2)
51{
08dafab4 52 return int128_eq(r1.start, r2.start) && int128_eq(r1.size, r2.size);
093bc2cd
AK
53}
54
08dafab4 55static Int128 addrrange_end(AddrRange r)
093bc2cd 56{
08dafab4 57 return int128_add(r.start, r.size);
093bc2cd
AK
58}
59
08dafab4 60static AddrRange addrrange_shift(AddrRange range, Int128 delta)
093bc2cd 61{
08dafab4 62 int128_addto(&range.start, delta);
093bc2cd
AK
63 return range;
64}
65
08dafab4
AK
66static bool addrrange_contains(AddrRange range, Int128 addr)
67{
68 return int128_ge(addr, range.start)
69 && int128_lt(addr, addrrange_end(range));
70}
71
093bc2cd
AK
72static bool addrrange_intersects(AddrRange r1, AddrRange r2)
73{
08dafab4
AK
74 return addrrange_contains(r1, r2.start)
75 || addrrange_contains(r2, r1.start);
093bc2cd
AK
76}
77
78static AddrRange addrrange_intersection(AddrRange r1, AddrRange r2)
79{
08dafab4
AK
80 Int128 start = int128_max(r1.start, r2.start);
81 Int128 end = int128_min(addrrange_end(r1), addrrange_end(r2));
82 return addrrange_make(start, int128_sub(end, start));
093bc2cd
AK
83}
84
85struct CoalescedMemoryRange {
86 AddrRange addr;
87 QTAILQ_ENTRY(CoalescedMemoryRange) link;
88};
89
3e9d69e7
AK
90struct MemoryRegionIoeventfd {
91 AddrRange addr;
92 bool match_data;
93 uint64_t data;
94 int fd;
95};
96
97static bool memory_region_ioeventfd_before(MemoryRegionIoeventfd a,
98 MemoryRegionIoeventfd b)
99{
08dafab4 100 if (int128_lt(a.addr.start, b.addr.start)) {
3e9d69e7 101 return true;
08dafab4 102 } else if (int128_gt(a.addr.start, b.addr.start)) {
3e9d69e7 103 return false;
08dafab4 104 } else if (int128_lt(a.addr.size, b.addr.size)) {
3e9d69e7 105 return true;
08dafab4 106 } else if (int128_gt(a.addr.size, b.addr.size)) {
3e9d69e7
AK
107 return false;
108 } else if (a.match_data < b.match_data) {
109 return true;
110 } else if (a.match_data > b.match_data) {
111 return false;
112 } else if (a.match_data) {
113 if (a.data < b.data) {
114 return true;
115 } else if (a.data > b.data) {
116 return false;
117 }
118 }
119 if (a.fd < b.fd) {
120 return true;
121 } else if (a.fd > b.fd) {
122 return false;
123 }
124 return false;
125}
126
127static bool memory_region_ioeventfd_equal(MemoryRegionIoeventfd a,
128 MemoryRegionIoeventfd b)
129{
130 return !memory_region_ioeventfd_before(a, b)
131 && !memory_region_ioeventfd_before(b, a);
132}
133
093bc2cd
AK
134typedef struct FlatRange FlatRange;
135typedef struct FlatView FlatView;
136
137/* Range of memory in the global map. Addresses are absolute. */
138struct FlatRange {
139 MemoryRegion *mr;
140 target_phys_addr_t offset_in_region;
141 AddrRange addr;
5a583347 142 uint8_t dirty_log_mask;
d0a9b5bc 143 bool readable;
fb1cd6f9 144 bool readonly;
093bc2cd
AK
145};
146
147/* Flattened global view of current active memory hierarchy. Kept in sorted
148 * order.
149 */
150struct FlatView {
151 FlatRange *ranges;
152 unsigned nr;
153 unsigned nr_allocated;
154};
155
cc31e6e7
AK
156typedef struct AddressSpace AddressSpace;
157typedef struct AddressSpaceOps AddressSpaceOps;
158
159/* A system address space - I/O, memory, etc. */
160struct AddressSpace {
161 const AddressSpaceOps *ops;
162 MemoryRegion *root;
163 FlatView current_map;
3e9d69e7
AK
164 int ioeventfd_nb;
165 MemoryRegionIoeventfd *ioeventfds;
cc31e6e7
AK
166};
167
168struct AddressSpaceOps {
169 void (*range_add)(AddressSpace *as, FlatRange *fr);
170 void (*range_del)(AddressSpace *as, FlatRange *fr);
171 void (*log_start)(AddressSpace *as, FlatRange *fr);
172 void (*log_stop)(AddressSpace *as, FlatRange *fr);
3e9d69e7
AK
173 void (*ioeventfd_add)(AddressSpace *as, MemoryRegionIoeventfd *fd);
174 void (*ioeventfd_del)(AddressSpace *as, MemoryRegionIoeventfd *fd);
cc31e6e7
AK
175};
176
093bc2cd
AK
177#define FOR_EACH_FLAT_RANGE(var, view) \
178 for (var = (view)->ranges; var < (view)->ranges + (view)->nr; ++var)
179
093bc2cd
AK
180static bool flatrange_equal(FlatRange *a, FlatRange *b)
181{
182 return a->mr == b->mr
183 && addrrange_equal(a->addr, b->addr)
d0a9b5bc 184 && a->offset_in_region == b->offset_in_region
fb1cd6f9
AK
185 && a->readable == b->readable
186 && a->readonly == b->readonly;
093bc2cd
AK
187}
188
189static void flatview_init(FlatView *view)
190{
191 view->ranges = NULL;
192 view->nr = 0;
193 view->nr_allocated = 0;
194}
195
196/* Insert a range into a given position. Caller is responsible for maintaining
197 * sorting order.
198 */
199static void flatview_insert(FlatView *view, unsigned pos, FlatRange *range)
200{
201 if (view->nr == view->nr_allocated) {
202 view->nr_allocated = MAX(2 * view->nr, 10);
7267c094 203 view->ranges = g_realloc(view->ranges,
093bc2cd
AK
204 view->nr_allocated * sizeof(*view->ranges));
205 }
206 memmove(view->ranges + pos + 1, view->ranges + pos,
207 (view->nr - pos) * sizeof(FlatRange));
208 view->ranges[pos] = *range;
209 ++view->nr;
210}
211
212static void flatview_destroy(FlatView *view)
213{
7267c094 214 g_free(view->ranges);
093bc2cd
AK
215}
216
3d8e6bf9
AK
217static bool can_merge(FlatRange *r1, FlatRange *r2)
218{
08dafab4 219 return int128_eq(addrrange_end(r1->addr), r2->addr.start)
3d8e6bf9 220 && r1->mr == r2->mr
08dafab4
AK
221 && int128_eq(int128_add(int128_make64(r1->offset_in_region),
222 r1->addr.size),
223 int128_make64(r2->offset_in_region))
d0a9b5bc 224 && r1->dirty_log_mask == r2->dirty_log_mask
fb1cd6f9
AK
225 && r1->readable == r2->readable
226 && r1->readonly == r2->readonly;
3d8e6bf9
AK
227}
228
229/* Attempt to simplify a view by merging ajacent ranges */
230static void flatview_simplify(FlatView *view)
231{
232 unsigned i, j;
233
234 i = 0;
235 while (i < view->nr) {
236 j = i + 1;
237 while (j < view->nr
238 && can_merge(&view->ranges[j-1], &view->ranges[j])) {
08dafab4 239 int128_addto(&view->ranges[i].addr.size, view->ranges[j].addr.size);
3d8e6bf9
AK
240 ++j;
241 }
242 ++i;
243 memmove(&view->ranges[i], &view->ranges[j],
244 (view->nr - j) * sizeof(view->ranges[j]));
245 view->nr -= j - i;
246 }
247}
248
164a4dcd
AK
249static void memory_region_read_accessor(void *opaque,
250 target_phys_addr_t addr,
251 uint64_t *value,
252 unsigned size,
253 unsigned shift,
254 uint64_t mask)
255{
256 MemoryRegion *mr = opaque;
257 uint64_t tmp;
258
259 tmp = mr->ops->read(mr->opaque, addr, size);
260 *value |= (tmp & mask) << shift;
261}
262
263static void memory_region_write_accessor(void *opaque,
264 target_phys_addr_t addr,
265 uint64_t *value,
266 unsigned size,
267 unsigned shift,
268 uint64_t mask)
269{
270 MemoryRegion *mr = opaque;
271 uint64_t tmp;
272
273 tmp = (*value >> shift) & mask;
274 mr->ops->write(mr->opaque, addr, tmp, size);
275}
276
277static void access_with_adjusted_size(target_phys_addr_t addr,
278 uint64_t *value,
279 unsigned size,
280 unsigned access_size_min,
281 unsigned access_size_max,
282 void (*access)(void *opaque,
283 target_phys_addr_t addr,
284 uint64_t *value,
285 unsigned size,
286 unsigned shift,
287 uint64_t mask),
288 void *opaque)
289{
290 uint64_t access_mask;
291 unsigned access_size;
292 unsigned i;
293
294 if (!access_size_min) {
295 access_size_min = 1;
296 }
297 if (!access_size_max) {
298 access_size_max = 4;
299 }
300 access_size = MAX(MIN(size, access_size_max), access_size_min);
301 access_mask = -1ULL >> (64 - access_size * 8);
302 for (i = 0; i < size; i += access_size) {
303 /* FIXME: big-endian support */
304 access(opaque, addr + i, value, access_size, i * 8, access_mask);
305 }
306}
307
cc31e6e7
AK
308static void as_memory_range_add(AddressSpace *as, FlatRange *fr)
309{
dd81124b
AK
310 MemoryRegionSection section = {
311 .mr = fr->mr,
312 .offset_within_address_space = int128_get64(fr->addr.start),
313 .offset_within_region = fr->offset_in_region,
314 .size = int128_get64(fr->addr.size),
315 };
316
317 cpu_register_physical_memory_log(&section, fr->readable, fr->readonly);
cc31e6e7
AK
318}
319
320static void as_memory_range_del(AddressSpace *as, FlatRange *fr)
321{
dd81124b
AK
322 MemoryRegionSection section = {
323 .mr = &io_mem_unassigned,
324 .offset_within_address_space = int128_get64(fr->addr.start),
325 .offset_within_region = int128_get64(fr->addr.start),
326 .size = int128_get64(fr->addr.size),
327 };
328
329 cpu_register_physical_memory_log(&section, true, false);
cc31e6e7
AK
330}
331
332static void as_memory_log_start(AddressSpace *as, FlatRange *fr)
333{
cc31e6e7
AK
334}
335
336static void as_memory_log_stop(AddressSpace *as, FlatRange *fr)
337{
cc31e6e7
AK
338}
339
3e9d69e7
AK
340static void as_memory_ioeventfd_add(AddressSpace *as, MemoryRegionIoeventfd *fd)
341{
342 int r;
343
08dafab4 344 assert(fd->match_data && int128_get64(fd->addr.size) == 4);
3e9d69e7 345
08dafab4
AK
346 r = kvm_set_ioeventfd_mmio_long(fd->fd, int128_get64(fd->addr.start),
347 fd->data, true);
3e9d69e7
AK
348 if (r < 0) {
349 abort();
350 }
351}
352
353static void as_memory_ioeventfd_del(AddressSpace *as, MemoryRegionIoeventfd *fd)
354{
355 int r;
356
08dafab4
AK
357 r = kvm_set_ioeventfd_mmio_long(fd->fd, int128_get64(fd->addr.start),
358 fd->data, false);
3e9d69e7
AK
359 if (r < 0) {
360 abort();
361 }
362}
363
cc31e6e7
AK
364static const AddressSpaceOps address_space_ops_memory = {
365 .range_add = as_memory_range_add,
366 .range_del = as_memory_range_del,
367 .log_start = as_memory_log_start,
368 .log_stop = as_memory_log_stop,
3e9d69e7
AK
369 .ioeventfd_add = as_memory_ioeventfd_add,
370 .ioeventfd_del = as_memory_ioeventfd_del,
cc31e6e7
AK
371};
372
373static AddressSpace address_space_memory = {
374 .ops = &address_space_ops_memory,
375};
376
627a0e90
AK
377static const MemoryRegionPortio *find_portio(MemoryRegion *mr, uint64_t offset,
378 unsigned width, bool write)
379{
380 const MemoryRegionPortio *mrp;
381
382 for (mrp = mr->ops->old_portio; mrp->size; ++mrp) {
383 if (offset >= mrp->offset && offset < mrp->offset + mrp->len
384 && width == mrp->size
385 && (write ? (bool)mrp->write : (bool)mrp->read)) {
386 return mrp;
387 }
388 }
389 return NULL;
390}
391
658b2224
AK
392static void memory_region_iorange_read(IORange *iorange,
393 uint64_t offset,
394 unsigned width,
395 uint64_t *data)
396{
397 MemoryRegion *mr = container_of(iorange, MemoryRegion, iorange);
398
627a0e90
AK
399 if (mr->ops->old_portio) {
400 const MemoryRegionPortio *mrp = find_portio(mr, offset, width, false);
401
402 *data = ((uint64_t)1 << (width * 8)) - 1;
403 if (mrp) {
6bf9fd43 404 *data = mrp->read(mr->opaque, offset + mr->offset);
03808f58
JK
405 } else if (width == 2) {
406 mrp = find_portio(mr, offset, 1, false);
407 assert(mrp);
408 *data = mrp->read(mr->opaque, offset + mr->offset) |
409 (mrp->read(mr->opaque, offset + mr->offset + 1) << 8);
627a0e90
AK
410 }
411 return;
412 }
3a130f4e 413 *data = 0;
6bf9fd43 414 access_with_adjusted_size(offset + mr->offset, data, width,
3a130f4e
AK
415 mr->ops->impl.min_access_size,
416 mr->ops->impl.max_access_size,
417 memory_region_read_accessor, mr);
658b2224
AK
418}
419
420static void memory_region_iorange_write(IORange *iorange,
421 uint64_t offset,
422 unsigned width,
423 uint64_t data)
424{
425 MemoryRegion *mr = container_of(iorange, MemoryRegion, iorange);
426
627a0e90
AK
427 if (mr->ops->old_portio) {
428 const MemoryRegionPortio *mrp = find_portio(mr, offset, width, true);
429
430 if (mrp) {
6bf9fd43 431 mrp->write(mr->opaque, offset + mr->offset, data);
03808f58
JK
432 } else if (width == 2) {
433 mrp = find_portio(mr, offset, 1, false);
434 assert(mrp);
435 mrp->write(mr->opaque, offset + mr->offset, data & 0xff);
436 mrp->write(mr->opaque, offset + mr->offset + 1, data >> 8);
627a0e90
AK
437 }
438 return;
439 }
6bf9fd43 440 access_with_adjusted_size(offset + mr->offset, &data, width,
3a130f4e
AK
441 mr->ops->impl.min_access_size,
442 mr->ops->impl.max_access_size,
443 memory_region_write_accessor, mr);
658b2224
AK
444}
445
446static const IORangeOps memory_region_iorange_ops = {
447 .read = memory_region_iorange_read,
448 .write = memory_region_iorange_write,
449};
450
451static void as_io_range_add(AddressSpace *as, FlatRange *fr)
452{
453 iorange_init(&fr->mr->iorange, &memory_region_iorange_ops,
08dafab4 454 int128_get64(fr->addr.start), int128_get64(fr->addr.size));
658b2224
AK
455 ioport_register(&fr->mr->iorange);
456}
457
458static void as_io_range_del(AddressSpace *as, FlatRange *fr)
459{
08dafab4
AK
460 isa_unassign_ioport(int128_get64(fr->addr.start),
461 int128_get64(fr->addr.size));
658b2224
AK
462}
463
3e9d69e7
AK
464static void as_io_ioeventfd_add(AddressSpace *as, MemoryRegionIoeventfd *fd)
465{
466 int r;
467
08dafab4 468 assert(fd->match_data && int128_get64(fd->addr.size) == 2);
3e9d69e7 469
08dafab4
AK
470 r = kvm_set_ioeventfd_pio_word(fd->fd, int128_get64(fd->addr.start),
471 fd->data, true);
3e9d69e7
AK
472 if (r < 0) {
473 abort();
474 }
475}
476
477static void as_io_ioeventfd_del(AddressSpace *as, MemoryRegionIoeventfd *fd)
478{
479 int r;
480
08dafab4
AK
481 r = kvm_set_ioeventfd_pio_word(fd->fd, int128_get64(fd->addr.start),
482 fd->data, false);
3e9d69e7
AK
483 if (r < 0) {
484 abort();
485 }
486}
487
658b2224
AK
488static const AddressSpaceOps address_space_ops_io = {
489 .range_add = as_io_range_add,
490 .range_del = as_io_range_del,
3e9d69e7
AK
491 .ioeventfd_add = as_io_ioeventfd_add,
492 .ioeventfd_del = as_io_ioeventfd_del,
658b2224
AK
493};
494
495static AddressSpace address_space_io = {
496 .ops = &address_space_ops_io,
497};
498
e2177955
AK
499static AddressSpace *memory_region_to_address_space(MemoryRegion *mr)
500{
501 while (mr->parent) {
502 mr = mr->parent;
503 }
504 if (mr == address_space_memory.root) {
505 return &address_space_memory;
506 }
507 if (mr == address_space_io.root) {
508 return &address_space_io;
509 }
510 abort();
511}
512
093bc2cd
AK
513/* Render a memory region into the global view. Ranges in @view obscure
514 * ranges in @mr.
515 */
516static void render_memory_region(FlatView *view,
517 MemoryRegion *mr,
08dafab4 518 Int128 base,
fb1cd6f9
AK
519 AddrRange clip,
520 bool readonly)
093bc2cd
AK
521{
522 MemoryRegion *subregion;
523 unsigned i;
524 target_phys_addr_t offset_in_region;
08dafab4
AK
525 Int128 remain;
526 Int128 now;
093bc2cd
AK
527 FlatRange fr;
528 AddrRange tmp;
529
6bba19ba
AK
530 if (!mr->enabled) {
531 return;
532 }
533
08dafab4 534 int128_addto(&base, int128_make64(mr->addr));
fb1cd6f9 535 readonly |= mr->readonly;
093bc2cd
AK
536
537 tmp = addrrange_make(base, mr->size);
538
539 if (!addrrange_intersects(tmp, clip)) {
540 return;
541 }
542
543 clip = addrrange_intersection(tmp, clip);
544
545 if (mr->alias) {
08dafab4
AK
546 int128_subfrom(&base, int128_make64(mr->alias->addr));
547 int128_subfrom(&base, int128_make64(mr->alias_offset));
fb1cd6f9 548 render_memory_region(view, mr->alias, base, clip, readonly);
093bc2cd
AK
549 return;
550 }
551
552 /* Render subregions in priority order. */
553 QTAILQ_FOREACH(subregion, &mr->subregions, subregions_link) {
fb1cd6f9 554 render_memory_region(view, subregion, base, clip, readonly);
093bc2cd
AK
555 }
556
14a3c10a 557 if (!mr->terminates) {
093bc2cd
AK
558 return;
559 }
560
08dafab4 561 offset_in_region = int128_get64(int128_sub(clip.start, base));
093bc2cd
AK
562 base = clip.start;
563 remain = clip.size;
564
565 /* Render the region itself into any gaps left by the current view. */
08dafab4
AK
566 for (i = 0; i < view->nr && int128_nz(remain); ++i) {
567 if (int128_ge(base, addrrange_end(view->ranges[i].addr))) {
093bc2cd
AK
568 continue;
569 }
08dafab4
AK
570 if (int128_lt(base, view->ranges[i].addr.start)) {
571 now = int128_min(remain,
572 int128_sub(view->ranges[i].addr.start, base));
093bc2cd
AK
573 fr.mr = mr;
574 fr.offset_in_region = offset_in_region;
575 fr.addr = addrrange_make(base, now);
5a583347 576 fr.dirty_log_mask = mr->dirty_log_mask;
d0a9b5bc 577 fr.readable = mr->readable;
fb1cd6f9 578 fr.readonly = readonly;
093bc2cd
AK
579 flatview_insert(view, i, &fr);
580 ++i;
08dafab4
AK
581 int128_addto(&base, now);
582 offset_in_region += int128_get64(now);
583 int128_subfrom(&remain, now);
093bc2cd 584 }
08dafab4
AK
585 if (int128_eq(base, view->ranges[i].addr.start)) {
586 now = int128_min(remain, view->ranges[i].addr.size);
587 int128_addto(&base, now);
588 offset_in_region += int128_get64(now);
589 int128_subfrom(&remain, now);
093bc2cd
AK
590 }
591 }
08dafab4 592 if (int128_nz(remain)) {
093bc2cd
AK
593 fr.mr = mr;
594 fr.offset_in_region = offset_in_region;
595 fr.addr = addrrange_make(base, remain);
5a583347 596 fr.dirty_log_mask = mr->dirty_log_mask;
d0a9b5bc 597 fr.readable = mr->readable;
fb1cd6f9 598 fr.readonly = readonly;
093bc2cd
AK
599 flatview_insert(view, i, &fr);
600 }
601}
602
603/* Render a memory topology into a list of disjoint absolute ranges. */
604static FlatView generate_memory_topology(MemoryRegion *mr)
605{
606 FlatView view;
607
608 flatview_init(&view);
609
08dafab4
AK
610 render_memory_region(&view, mr, int128_zero(),
611 addrrange_make(int128_zero(), int128_2_64()), false);
3d8e6bf9 612 flatview_simplify(&view);
093bc2cd
AK
613
614 return view;
615}
616
3e9d69e7
AK
617static void address_space_add_del_ioeventfds(AddressSpace *as,
618 MemoryRegionIoeventfd *fds_new,
619 unsigned fds_new_nb,
620 MemoryRegionIoeventfd *fds_old,
621 unsigned fds_old_nb)
622{
623 unsigned iold, inew;
624
625 /* Generate a symmetric difference of the old and new fd sets, adding
626 * and deleting as necessary.
627 */
628
629 iold = inew = 0;
630 while (iold < fds_old_nb || inew < fds_new_nb) {
631 if (iold < fds_old_nb
632 && (inew == fds_new_nb
633 || memory_region_ioeventfd_before(fds_old[iold],
634 fds_new[inew]))) {
635 as->ops->ioeventfd_del(as, &fds_old[iold]);
636 ++iold;
637 } else if (inew < fds_new_nb
638 && (iold == fds_old_nb
639 || memory_region_ioeventfd_before(fds_new[inew],
640 fds_old[iold]))) {
641 as->ops->ioeventfd_add(as, &fds_new[inew]);
642 ++inew;
643 } else {
644 ++iold;
645 ++inew;
646 }
647 }
648}
649
650static void address_space_update_ioeventfds(AddressSpace *as)
651{
652 FlatRange *fr;
653 unsigned ioeventfd_nb = 0;
654 MemoryRegionIoeventfd *ioeventfds = NULL;
655 AddrRange tmp;
656 unsigned i;
657
658 FOR_EACH_FLAT_RANGE(fr, &as->current_map) {
659 for (i = 0; i < fr->mr->ioeventfd_nb; ++i) {
660 tmp = addrrange_shift(fr->mr->ioeventfds[i].addr,
08dafab4
AK
661 int128_sub(fr->addr.start,
662 int128_make64(fr->offset_in_region)));
3e9d69e7
AK
663 if (addrrange_intersects(fr->addr, tmp)) {
664 ++ioeventfd_nb;
7267c094 665 ioeventfds = g_realloc(ioeventfds,
3e9d69e7
AK
666 ioeventfd_nb * sizeof(*ioeventfds));
667 ioeventfds[ioeventfd_nb-1] = fr->mr->ioeventfds[i];
668 ioeventfds[ioeventfd_nb-1].addr = tmp;
669 }
670 }
671 }
672
673 address_space_add_del_ioeventfds(as, ioeventfds, ioeventfd_nb,
674 as->ioeventfds, as->ioeventfd_nb);
675
7267c094 676 g_free(as->ioeventfds);
3e9d69e7
AK
677 as->ioeventfds = ioeventfds;
678 as->ioeventfd_nb = ioeventfd_nb;
679}
680
7664e80c
AK
681typedef void ListenerCallback(MemoryListener *listener,
682 MemoryRegionSection *mrs);
683
684/* Want "void (&MemoryListener::*callback)(const MemoryRegionSection& s)" */
685static void memory_listener_update_region(FlatRange *fr, AddressSpace *as,
686 size_t callback_offset)
687{
688 MemoryRegionSection section = {
689 .mr = fr->mr,
690 .address_space = as->root,
691 .offset_within_region = fr->offset_in_region,
692 .size = int128_get64(fr->addr.size),
693 .offset_within_address_space = int128_get64(fr->addr.start),
694 };
695 MemoryListener *listener;
696
697 QLIST_FOREACH(listener, &memory_listeners, link) {
698 ListenerCallback *callback
699 = *(ListenerCallback **)((void *)listener + callback_offset);
700 callback(listener, &section);
701 }
702}
703
704#define MEMORY_LISTENER_UPDATE_REGION(fr, as, callback) \
705 memory_listener_update_region(fr, as, offsetof(MemoryListener, callback))
706
b8af1afb
AK
707static void address_space_update_topology_pass(AddressSpace *as,
708 FlatView old_view,
709 FlatView new_view,
710 bool adding)
093bc2cd 711{
093bc2cd
AK
712 unsigned iold, inew;
713 FlatRange *frold, *frnew;
093bc2cd
AK
714
715 /* Generate a symmetric difference of the old and new memory maps.
716 * Kill ranges in the old map, and instantiate ranges in the new map.
717 */
718 iold = inew = 0;
719 while (iold < old_view.nr || inew < new_view.nr) {
720 if (iold < old_view.nr) {
721 frold = &old_view.ranges[iold];
722 } else {
723 frold = NULL;
724 }
725 if (inew < new_view.nr) {
726 frnew = &new_view.ranges[inew];
727 } else {
728 frnew = NULL;
729 }
730
731 if (frold
732 && (!frnew
08dafab4
AK
733 || int128_lt(frold->addr.start, frnew->addr.start)
734 || (int128_eq(frold->addr.start, frnew->addr.start)
093bc2cd
AK
735 && !flatrange_equal(frold, frnew)))) {
736 /* In old, but (not in new, or in new but attributes changed). */
737
b8af1afb 738 if (!adding) {
7664e80c 739 MEMORY_LISTENER_UPDATE_REGION(frold, as, region_del);
b8af1afb
AK
740 as->ops->range_del(as, frold);
741 }
742
093bc2cd
AK
743 ++iold;
744 } else if (frold && frnew && flatrange_equal(frold, frnew)) {
745 /* In both (logging may have changed) */
746
b8af1afb
AK
747 if (adding) {
748 if (frold->dirty_log_mask && !frnew->dirty_log_mask) {
9f213ed9 749 MEMORY_LISTENER_UPDATE_REGION(frnew, as, log_stop);
b8af1afb
AK
750 as->ops->log_stop(as, frnew);
751 } else if (frnew->dirty_log_mask && !frold->dirty_log_mask) {
752 as->ops->log_start(as, frnew);
9f213ed9 753 MEMORY_LISTENER_UPDATE_REGION(frnew, as, log_start);
b8af1afb 754 }
5a583347
AK
755 }
756
093bc2cd
AK
757 ++iold;
758 ++inew;
093bc2cd
AK
759 } else {
760 /* In new */
761
b8af1afb
AK
762 if (adding) {
763 as->ops->range_add(as, frnew);
9f213ed9 764 MEMORY_LISTENER_UPDATE_REGION(frnew, as, region_add);
b8af1afb
AK
765 }
766
093bc2cd
AK
767 ++inew;
768 }
769 }
b8af1afb
AK
770}
771
772
773static void address_space_update_topology(AddressSpace *as)
774{
775 FlatView old_view = as->current_map;
776 FlatView new_view = generate_memory_topology(as->root);
777
778 address_space_update_topology_pass(as, old_view, new_view, false);
779 address_space_update_topology_pass(as, old_view, new_view, true);
780
cc31e6e7 781 as->current_map = new_view;
093bc2cd 782 flatview_destroy(&old_view);
3e9d69e7 783 address_space_update_ioeventfds(as);
093bc2cd
AK
784}
785
6bba19ba 786static void memory_region_update_topology(MemoryRegion *mr)
cc31e6e7 787{
4ef4db86 788 if (memory_region_transaction_depth) {
e87c099f 789 memory_region_update_pending |= !mr || mr->enabled;
4ef4db86
AK
790 return;
791 }
792
6bba19ba
AK
793 if (mr && !mr->enabled) {
794 return;
795 }
796
658b2224
AK
797 if (address_space_memory.root) {
798 address_space_update_topology(&address_space_memory);
799 }
800 if (address_space_io.root) {
801 address_space_update_topology(&address_space_io);
802 }
e87c099f
AK
803
804 memory_region_update_pending = false;
cc31e6e7
AK
805}
806
4ef4db86
AK
807void memory_region_transaction_begin(void)
808{
809 ++memory_region_transaction_depth;
810}
811
812void memory_region_transaction_commit(void)
813{
814 assert(memory_region_transaction_depth);
815 --memory_region_transaction_depth;
e87c099f
AK
816 if (!memory_region_transaction_depth && memory_region_update_pending) {
817 memory_region_update_topology(NULL);
818 }
4ef4db86
AK
819}
820
545e92e0
AK
821static void memory_region_destructor_none(MemoryRegion *mr)
822{
823}
824
825static void memory_region_destructor_ram(MemoryRegion *mr)
826{
827 qemu_ram_free(mr->ram_addr);
828}
829
830static void memory_region_destructor_ram_from_ptr(MemoryRegion *mr)
831{
832 qemu_ram_free_from_ptr(mr->ram_addr);
833}
834
835static void memory_region_destructor_iomem(MemoryRegion *mr)
836{
837 cpu_unregister_io_memory(mr->ram_addr);
838}
839
d0a9b5bc
AK
840static void memory_region_destructor_rom_device(MemoryRegion *mr)
841{
842 qemu_ram_free(mr->ram_addr & TARGET_PAGE_MASK);
75c578dc 843 cpu_unregister_io_memory(mr->ram_addr & ~TARGET_PAGE_MASK);
d0a9b5bc
AK
844}
845
be675c97
AK
846static bool memory_region_wrong_endianness(MemoryRegion *mr)
847{
2c3579ab 848#ifdef TARGET_WORDS_BIGENDIAN
be675c97
AK
849 return mr->ops->endianness == DEVICE_LITTLE_ENDIAN;
850#else
851 return mr->ops->endianness == DEVICE_BIG_ENDIAN;
852#endif
853}
854
093bc2cd
AK
855void memory_region_init(MemoryRegion *mr,
856 const char *name,
857 uint64_t size)
858{
859 mr->ops = NULL;
860 mr->parent = NULL;
08dafab4
AK
861 mr->size = int128_make64(size);
862 if (size == UINT64_MAX) {
863 mr->size = int128_2_64();
864 }
093bc2cd
AK
865 mr->addr = 0;
866 mr->offset = 0;
b3b00c78 867 mr->subpage = false;
6bba19ba 868 mr->enabled = true;
14a3c10a 869 mr->terminates = false;
8ea9252a 870 mr->ram = false;
d0a9b5bc 871 mr->readable = true;
fb1cd6f9 872 mr->readonly = false;
75c578dc 873 mr->rom_device = false;
545e92e0 874 mr->destructor = memory_region_destructor_none;
093bc2cd
AK
875 mr->priority = 0;
876 mr->may_overlap = false;
877 mr->alias = NULL;
878 QTAILQ_INIT(&mr->subregions);
879 memset(&mr->subregions_link, 0, sizeof mr->subregions_link);
880 QTAILQ_INIT(&mr->coalesced);
7267c094 881 mr->name = g_strdup(name);
5a583347 882 mr->dirty_log_mask = 0;
3e9d69e7
AK
883 mr->ioeventfd_nb = 0;
884 mr->ioeventfds = NULL;
093bc2cd
AK
885}
886
887static bool memory_region_access_valid(MemoryRegion *mr,
888 target_phys_addr_t addr,
897fa7cf
AK
889 unsigned size,
890 bool is_write)
093bc2cd 891{
897fa7cf
AK
892 if (mr->ops->valid.accepts
893 && !mr->ops->valid.accepts(mr->opaque, addr, size, is_write)) {
894 return false;
895 }
896
093bc2cd
AK
897 if (!mr->ops->valid.unaligned && (addr & (size - 1))) {
898 return false;
899 }
900
901 /* Treat zero as compatibility all valid */
902 if (!mr->ops->valid.max_access_size) {
903 return true;
904 }
905
906 if (size > mr->ops->valid.max_access_size
907 || size < mr->ops->valid.min_access_size) {
908 return false;
909 }
910 return true;
911}
912
a621f38d
AK
913static uint64_t memory_region_dispatch_read1(MemoryRegion *mr,
914 target_phys_addr_t addr,
915 unsigned size)
093bc2cd 916{
164a4dcd 917 uint64_t data = 0;
093bc2cd 918
897fa7cf 919 if (!memory_region_access_valid(mr, addr, size, false)) {
093bc2cd
AK
920 return -1U; /* FIXME: better signalling */
921 }
922
74901c3b
AK
923 if (!mr->ops->read) {
924 return mr->ops->old_mmio.read[bitops_ffsl(size)](mr->opaque, addr);
925 }
926
093bc2cd 927 /* FIXME: support unaligned access */
164a4dcd
AK
928 access_with_adjusted_size(addr + mr->offset, &data, size,
929 mr->ops->impl.min_access_size,
930 mr->ops->impl.max_access_size,
931 memory_region_read_accessor, mr);
093bc2cd
AK
932
933 return data;
934}
935
a621f38d 936static void adjust_endianness(MemoryRegion *mr, uint64_t *data, unsigned size)
093bc2cd 937{
a621f38d
AK
938 if (memory_region_wrong_endianness(mr)) {
939 switch (size) {
940 case 1:
941 break;
942 case 2:
943 *data = bswap16(*data);
944 break;
945 case 4:
946 *data = bswap32(*data);
1470a0cd 947 break;
a621f38d
AK
948 default:
949 abort();
950 }
951 }
952}
953
954static uint64_t memory_region_dispatch_read(MemoryRegion *mr,
955 target_phys_addr_t addr,
956 unsigned size)
957{
958 uint64_t ret;
959
960 ret = memory_region_dispatch_read1(mr, addr, size);
961 adjust_endianness(mr, &ret, size);
962 return ret;
963}
093bc2cd 964
a621f38d
AK
965static void memory_region_dispatch_write(MemoryRegion *mr,
966 target_phys_addr_t addr,
967 uint64_t data,
968 unsigned size)
969{
897fa7cf 970 if (!memory_region_access_valid(mr, addr, size, true)) {
093bc2cd
AK
971 return; /* FIXME: better signalling */
972 }
973
a621f38d
AK
974 adjust_endianness(mr, &data, size);
975
74901c3b
AK
976 if (!mr->ops->write) {
977 mr->ops->old_mmio.write[bitops_ffsl(size)](mr->opaque, addr, data);
978 return;
979 }
980
093bc2cd 981 /* FIXME: support unaligned access */
164a4dcd
AK
982 access_with_adjusted_size(addr + mr->offset, &data, size,
983 mr->ops->impl.min_access_size,
984 mr->ops->impl.max_access_size,
985 memory_region_write_accessor, mr);
093bc2cd
AK
986}
987
093bc2cd
AK
988void memory_region_init_io(MemoryRegion *mr,
989 const MemoryRegionOps *ops,
990 void *opaque,
991 const char *name,
992 uint64_t size)
993{
994 memory_region_init(mr, name, size);
995 mr->ops = ops;
996 mr->opaque = opaque;
14a3c10a 997 mr->terminates = true;
26a83ad0 998 mr->destructor = memory_region_destructor_iomem;
a621f38d 999 mr->ram_addr = cpu_register_io_memory(mr);
093bc2cd
AK
1000}
1001
1002void memory_region_init_ram(MemoryRegion *mr,
093bc2cd
AK
1003 const char *name,
1004 uint64_t size)
1005{
1006 memory_region_init(mr, name, size);
8ea9252a 1007 mr->ram = true;
14a3c10a 1008 mr->terminates = true;
545e92e0 1009 mr->destructor = memory_region_destructor_ram;
c5705a77 1010 mr->ram_addr = qemu_ram_alloc(size, mr);
093bc2cd
AK
1011}
1012
1013void memory_region_init_ram_ptr(MemoryRegion *mr,
093bc2cd
AK
1014 const char *name,
1015 uint64_t size,
1016 void *ptr)
1017{
1018 memory_region_init(mr, name, size);
8ea9252a 1019 mr->ram = true;
14a3c10a 1020 mr->terminates = true;
545e92e0 1021 mr->destructor = memory_region_destructor_ram_from_ptr;
c5705a77 1022 mr->ram_addr = qemu_ram_alloc_from_ptr(size, ptr, mr);
093bc2cd
AK
1023}
1024
1025void memory_region_init_alias(MemoryRegion *mr,
1026 const char *name,
1027 MemoryRegion *orig,
1028 target_phys_addr_t offset,
1029 uint64_t size)
1030{
1031 memory_region_init(mr, name, size);
1032 mr->alias = orig;
1033 mr->alias_offset = offset;
1034}
1035
d0a9b5bc
AK
1036void memory_region_init_rom_device(MemoryRegion *mr,
1037 const MemoryRegionOps *ops,
75f5941c 1038 void *opaque,
d0a9b5bc
AK
1039 const char *name,
1040 uint64_t size)
1041{
1042 memory_region_init(mr, name, size);
7bc2b9cd 1043 mr->ops = ops;
75f5941c 1044 mr->opaque = opaque;
d0a9b5bc 1045 mr->terminates = true;
75c578dc 1046 mr->rom_device = true;
d0a9b5bc 1047 mr->destructor = memory_region_destructor_rom_device;
c5705a77 1048 mr->ram_addr = qemu_ram_alloc(size, mr);
a621f38d 1049 mr->ram_addr |= cpu_register_io_memory(mr);
d0a9b5bc
AK
1050}
1051
1660e72d
JK
1052static uint64_t invalid_read(void *opaque, target_phys_addr_t addr,
1053 unsigned size)
1054{
1055 MemoryRegion *mr = opaque;
1056
1057 if (!mr->warning_printed) {
1058 fprintf(stderr, "Invalid read from memory region %s\n", mr->name);
1059 mr->warning_printed = true;
1060 }
1061 return -1U;
1062}
1063
1064static void invalid_write(void *opaque, target_phys_addr_t addr, uint64_t data,
1065 unsigned size)
1066{
1067 MemoryRegion *mr = opaque;
1068
1069 if (!mr->warning_printed) {
1070 fprintf(stderr, "Invalid write to memory region %s\n", mr->name);
1071 mr->warning_printed = true;
1072 }
1073}
1074
1075static const MemoryRegionOps reservation_ops = {
1076 .read = invalid_read,
1077 .write = invalid_write,
1078 .endianness = DEVICE_NATIVE_ENDIAN,
1079};
1080
1081void memory_region_init_reservation(MemoryRegion *mr,
1082 const char *name,
1083 uint64_t size)
1084{
1085 memory_region_init_io(mr, &reservation_ops, mr, name, size);
1086}
1087
093bc2cd
AK
1088void memory_region_destroy(MemoryRegion *mr)
1089{
1090 assert(QTAILQ_EMPTY(&mr->subregions));
545e92e0 1091 mr->destructor(mr);
093bc2cd 1092 memory_region_clear_coalescing(mr);
7267c094
AL
1093 g_free((char *)mr->name);
1094 g_free(mr->ioeventfds);
093bc2cd
AK
1095}
1096
1097uint64_t memory_region_size(MemoryRegion *mr)
1098{
08dafab4
AK
1099 if (int128_eq(mr->size, int128_2_64())) {
1100 return UINT64_MAX;
1101 }
1102 return int128_get64(mr->size);
093bc2cd
AK
1103}
1104
8991c79b
AK
1105const char *memory_region_name(MemoryRegion *mr)
1106{
1107 return mr->name;
1108}
1109
8ea9252a
AK
1110bool memory_region_is_ram(MemoryRegion *mr)
1111{
1112 return mr->ram;
1113}
1114
55043ba3
AK
1115bool memory_region_is_logging(MemoryRegion *mr)
1116{
1117 return mr->dirty_log_mask;
1118}
1119
ce7923da
AK
1120bool memory_region_is_rom(MemoryRegion *mr)
1121{
1122 return mr->ram && mr->readonly;
1123}
1124
093bc2cd
AK
1125void memory_region_set_offset(MemoryRegion *mr, target_phys_addr_t offset)
1126{
1127 mr->offset = offset;
1128}
1129
1130void memory_region_set_log(MemoryRegion *mr, bool log, unsigned client)
1131{
5a583347
AK
1132 uint8_t mask = 1 << client;
1133
1134 mr->dirty_log_mask = (mr->dirty_log_mask & ~mask) | (log * mask);
6bba19ba 1135 memory_region_update_topology(mr);
093bc2cd
AK
1136}
1137
1138bool memory_region_get_dirty(MemoryRegion *mr, target_phys_addr_t addr,
1139 unsigned client)
1140{
14a3c10a 1141 assert(mr->terminates);
5a583347 1142 return cpu_physical_memory_get_dirty(mr->ram_addr + addr, 1 << client);
093bc2cd
AK
1143}
1144
fd4aa979
BS
1145void memory_region_set_dirty(MemoryRegion *mr, target_phys_addr_t addr,
1146 target_phys_addr_t size)
093bc2cd 1147{
14a3c10a 1148 assert(mr->terminates);
fd4aa979 1149 return cpu_physical_memory_set_dirty_range(mr->ram_addr + addr, size, -1);
093bc2cd
AK
1150}
1151
1152void memory_region_sync_dirty_bitmap(MemoryRegion *mr)
1153{
5a583347
AK
1154 FlatRange *fr;
1155
cc31e6e7 1156 FOR_EACH_FLAT_RANGE(fr, &address_space_memory.current_map) {
5a583347 1157 if (fr->mr == mr) {
7664e80c 1158 MEMORY_LISTENER_UPDATE_REGION(fr, &address_space_memory, log_sync);
5a583347
AK
1159 }
1160 }
093bc2cd
AK
1161}
1162
1163void memory_region_set_readonly(MemoryRegion *mr, bool readonly)
1164{
fb1cd6f9
AK
1165 if (mr->readonly != readonly) {
1166 mr->readonly = readonly;
6bba19ba 1167 memory_region_update_topology(mr);
fb1cd6f9 1168 }
093bc2cd
AK
1169}
1170
d0a9b5bc
AK
1171void memory_region_rom_device_set_readable(MemoryRegion *mr, bool readable)
1172{
1173 if (mr->readable != readable) {
1174 mr->readable = readable;
6bba19ba 1175 memory_region_update_topology(mr);
d0a9b5bc
AK
1176 }
1177}
1178
093bc2cd
AK
1179void memory_region_reset_dirty(MemoryRegion *mr, target_phys_addr_t addr,
1180 target_phys_addr_t size, unsigned client)
1181{
14a3c10a 1182 assert(mr->terminates);
5a583347
AK
1183 cpu_physical_memory_reset_dirty(mr->ram_addr + addr,
1184 mr->ram_addr + addr + size,
1185 1 << client);
093bc2cd
AK
1186}
1187
1188void *memory_region_get_ram_ptr(MemoryRegion *mr)
1189{
1190 if (mr->alias) {
1191 return memory_region_get_ram_ptr(mr->alias) + mr->alias_offset;
1192 }
1193
14a3c10a 1194 assert(mr->terminates);
093bc2cd 1195
021d26d1 1196 return qemu_get_ram_ptr(mr->ram_addr & TARGET_PAGE_MASK);
093bc2cd
AK
1197}
1198
1199static void memory_region_update_coalesced_range(MemoryRegion *mr)
1200{
1201 FlatRange *fr;
1202 CoalescedMemoryRange *cmr;
1203 AddrRange tmp;
1204
cc31e6e7 1205 FOR_EACH_FLAT_RANGE(fr, &address_space_memory.current_map) {
093bc2cd 1206 if (fr->mr == mr) {
08dafab4
AK
1207 qemu_unregister_coalesced_mmio(int128_get64(fr->addr.start),
1208 int128_get64(fr->addr.size));
093bc2cd
AK
1209 QTAILQ_FOREACH(cmr, &mr->coalesced, link) {
1210 tmp = addrrange_shift(cmr->addr,
08dafab4
AK
1211 int128_sub(fr->addr.start,
1212 int128_make64(fr->offset_in_region)));
093bc2cd
AK
1213 if (!addrrange_intersects(tmp, fr->addr)) {
1214 continue;
1215 }
1216 tmp = addrrange_intersection(tmp, fr->addr);
08dafab4
AK
1217 qemu_register_coalesced_mmio(int128_get64(tmp.start),
1218 int128_get64(tmp.size));
093bc2cd
AK
1219 }
1220 }
1221 }
1222}
1223
1224void memory_region_set_coalescing(MemoryRegion *mr)
1225{
1226 memory_region_clear_coalescing(mr);
08dafab4 1227 memory_region_add_coalescing(mr, 0, int128_get64(mr->size));
093bc2cd
AK
1228}
1229
1230void memory_region_add_coalescing(MemoryRegion *mr,
1231 target_phys_addr_t offset,
1232 uint64_t size)
1233{
7267c094 1234 CoalescedMemoryRange *cmr = g_malloc(sizeof(*cmr));
093bc2cd 1235
08dafab4 1236 cmr->addr = addrrange_make(int128_make64(offset), int128_make64(size));
093bc2cd
AK
1237 QTAILQ_INSERT_TAIL(&mr->coalesced, cmr, link);
1238 memory_region_update_coalesced_range(mr);
1239}
1240
1241void memory_region_clear_coalescing(MemoryRegion *mr)
1242{
1243 CoalescedMemoryRange *cmr;
1244
1245 while (!QTAILQ_EMPTY(&mr->coalesced)) {
1246 cmr = QTAILQ_FIRST(&mr->coalesced);
1247 QTAILQ_REMOVE(&mr->coalesced, cmr, link);
7267c094 1248 g_free(cmr);
093bc2cd
AK
1249 }
1250 memory_region_update_coalesced_range(mr);
1251}
1252
3e9d69e7
AK
1253void memory_region_add_eventfd(MemoryRegion *mr,
1254 target_phys_addr_t addr,
1255 unsigned size,
1256 bool match_data,
1257 uint64_t data,
1258 int fd)
1259{
1260 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
1261 .addr.start = int128_make64(addr),
1262 .addr.size = int128_make64(size),
3e9d69e7
AK
1263 .match_data = match_data,
1264 .data = data,
1265 .fd = fd,
1266 };
1267 unsigned i;
1268
1269 for (i = 0; i < mr->ioeventfd_nb; ++i) {
1270 if (memory_region_ioeventfd_before(mrfd, mr->ioeventfds[i])) {
1271 break;
1272 }
1273 }
1274 ++mr->ioeventfd_nb;
7267c094 1275 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7
AK
1276 sizeof(*mr->ioeventfds) * mr->ioeventfd_nb);
1277 memmove(&mr->ioeventfds[i+1], &mr->ioeventfds[i],
1278 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb-1 - i));
1279 mr->ioeventfds[i] = mrfd;
6bba19ba 1280 memory_region_update_topology(mr);
3e9d69e7
AK
1281}
1282
1283void memory_region_del_eventfd(MemoryRegion *mr,
1284 target_phys_addr_t addr,
1285 unsigned size,
1286 bool match_data,
1287 uint64_t data,
1288 int fd)
1289{
1290 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
1291 .addr.start = int128_make64(addr),
1292 .addr.size = int128_make64(size),
3e9d69e7
AK
1293 .match_data = match_data,
1294 .data = data,
1295 .fd = fd,
1296 };
1297 unsigned i;
1298
1299 for (i = 0; i < mr->ioeventfd_nb; ++i) {
1300 if (memory_region_ioeventfd_equal(mrfd, mr->ioeventfds[i])) {
1301 break;
1302 }
1303 }
1304 assert(i != mr->ioeventfd_nb);
1305 memmove(&mr->ioeventfds[i], &mr->ioeventfds[i+1],
1306 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb - (i+1)));
1307 --mr->ioeventfd_nb;
7267c094 1308 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7 1309 sizeof(*mr->ioeventfds)*mr->ioeventfd_nb + 1);
6bba19ba 1310 memory_region_update_topology(mr);
3e9d69e7
AK
1311}
1312
093bc2cd
AK
1313static void memory_region_add_subregion_common(MemoryRegion *mr,
1314 target_phys_addr_t offset,
1315 MemoryRegion *subregion)
1316{
1317 MemoryRegion *other;
1318
1319 assert(!subregion->parent);
1320 subregion->parent = mr;
1321 subregion->addr = offset;
1322 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
1323 if (subregion->may_overlap || other->may_overlap) {
1324 continue;
1325 }
08dafab4
AK
1326 if (int128_gt(int128_make64(offset),
1327 int128_add(int128_make64(other->addr), other->size))
1328 || int128_le(int128_add(int128_make64(offset), subregion->size),
1329 int128_make64(other->addr))) {
093bc2cd
AK
1330 continue;
1331 }
a5e1cbc8 1332#if 0
860329b2
MW
1333 printf("warning: subregion collision %llx/%llx (%s) "
1334 "vs %llx/%llx (%s)\n",
093bc2cd 1335 (unsigned long long)offset,
08dafab4 1336 (unsigned long long)int128_get64(subregion->size),
860329b2
MW
1337 subregion->name,
1338 (unsigned long long)other->addr,
08dafab4 1339 (unsigned long long)int128_get64(other->size),
860329b2 1340 other->name);
a5e1cbc8 1341#endif
093bc2cd
AK
1342 }
1343 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
1344 if (subregion->priority >= other->priority) {
1345 QTAILQ_INSERT_BEFORE(other, subregion, subregions_link);
1346 goto done;
1347 }
1348 }
1349 QTAILQ_INSERT_TAIL(&mr->subregions, subregion, subregions_link);
1350done:
6bba19ba 1351 memory_region_update_topology(mr);
093bc2cd
AK
1352}
1353
1354
1355void memory_region_add_subregion(MemoryRegion *mr,
1356 target_phys_addr_t offset,
1357 MemoryRegion *subregion)
1358{
1359 subregion->may_overlap = false;
1360 subregion->priority = 0;
1361 memory_region_add_subregion_common(mr, offset, subregion);
1362}
1363
1364void memory_region_add_subregion_overlap(MemoryRegion *mr,
1365 target_phys_addr_t offset,
1366 MemoryRegion *subregion,
1367 unsigned priority)
1368{
1369 subregion->may_overlap = true;
1370 subregion->priority = priority;
1371 memory_region_add_subregion_common(mr, offset, subregion);
1372}
1373
1374void memory_region_del_subregion(MemoryRegion *mr,
1375 MemoryRegion *subregion)
1376{
1377 assert(subregion->parent == mr);
1378 subregion->parent = NULL;
1379 QTAILQ_REMOVE(&mr->subregions, subregion, subregions_link);
6bba19ba
AK
1380 memory_region_update_topology(mr);
1381}
1382
1383void memory_region_set_enabled(MemoryRegion *mr, bool enabled)
1384{
1385 if (enabled == mr->enabled) {
1386 return;
1387 }
1388 mr->enabled = enabled;
1389 memory_region_update_topology(NULL);
093bc2cd 1390}
1c0ffa58 1391
2282e1af
AK
1392void memory_region_set_address(MemoryRegion *mr, target_phys_addr_t addr)
1393{
1394 MemoryRegion *parent = mr->parent;
1395 unsigned priority = mr->priority;
1396 bool may_overlap = mr->may_overlap;
1397
1398 if (addr == mr->addr || !parent) {
1399 mr->addr = addr;
1400 return;
1401 }
1402
1403 memory_region_transaction_begin();
1404 memory_region_del_subregion(parent, mr);
1405 if (may_overlap) {
1406 memory_region_add_subregion_overlap(parent, addr, mr, priority);
1407 } else {
1408 memory_region_add_subregion(parent, addr, mr);
1409 }
1410 memory_region_transaction_commit();
1411}
1412
4703359e
AK
1413void memory_region_set_alias_offset(MemoryRegion *mr, target_phys_addr_t offset)
1414{
1415 target_phys_addr_t old_offset = mr->alias_offset;
1416
1417 assert(mr->alias);
1418 mr->alias_offset = offset;
1419
1420 if (offset == old_offset || !mr->parent) {
1421 return;
1422 }
1423
1424 memory_region_update_topology(mr);
1425}
1426
e34911c4
AK
1427ram_addr_t memory_region_get_ram_addr(MemoryRegion *mr)
1428{
e34911c4
AK
1429 return mr->ram_addr;
1430}
1431
e2177955
AK
1432static int cmp_flatrange_addr(const void *addr_, const void *fr_)
1433{
1434 const AddrRange *addr = addr_;
1435 const FlatRange *fr = fr_;
1436
1437 if (int128_le(addrrange_end(*addr), fr->addr.start)) {
1438 return -1;
1439 } else if (int128_ge(addr->start, addrrange_end(fr->addr))) {
1440 return 1;
1441 }
1442 return 0;
1443}
1444
1445static FlatRange *address_space_lookup(AddressSpace *as, AddrRange addr)
1446{
1447 return bsearch(&addr, as->current_map.ranges, as->current_map.nr,
1448 sizeof(FlatRange), cmp_flatrange_addr);
1449}
1450
1451MemoryRegionSection memory_region_find(MemoryRegion *address_space,
1452 target_phys_addr_t addr, uint64_t size)
1453{
1454 AddressSpace *as = memory_region_to_address_space(address_space);
1455 AddrRange range = addrrange_make(int128_make64(addr),
1456 int128_make64(size));
1457 FlatRange *fr = address_space_lookup(as, range);
1458 MemoryRegionSection ret = { .mr = NULL, .size = 0 };
1459
1460 if (!fr) {
1461 return ret;
1462 }
1463
1464 while (fr > as->current_map.ranges
1465 && addrrange_intersects(fr[-1].addr, range)) {
1466 --fr;
1467 }
1468
1469 ret.mr = fr->mr;
1470 range = addrrange_intersection(range, fr->addr);
1471 ret.offset_within_region = fr->offset_in_region;
1472 ret.offset_within_region += int128_get64(int128_sub(range.start,
1473 fr->addr.start));
1474 ret.size = int128_get64(range.size);
1475 ret.offset_within_address_space = int128_get64(range.start);
1476 return ret;
1477}
1478
86e775c6
AK
1479void memory_global_sync_dirty_bitmap(MemoryRegion *address_space)
1480{
7664e80c
AK
1481 AddressSpace *as = memory_region_to_address_space(address_space);
1482 FlatRange *fr;
1483
7664e80c
AK
1484 FOR_EACH_FLAT_RANGE(fr, &as->current_map) {
1485 MEMORY_LISTENER_UPDATE_REGION(fr, as, log_sync);
1486 }
1487}
1488
1489void memory_global_dirty_log_start(void)
1490{
1491 MemoryListener *listener;
1492
8f77558f 1493 cpu_physical_memory_set_dirty_tracking(1);
7664e80c
AK
1494 global_dirty_log = true;
1495 QLIST_FOREACH(listener, &memory_listeners, link) {
1496 listener->log_global_start(listener);
1497 }
1498}
1499
1500void memory_global_dirty_log_stop(void)
1501{
1502 MemoryListener *listener;
1503
1504 global_dirty_log = false;
1505 QLIST_FOREACH(listener, &memory_listeners, link) {
1506 listener->log_global_stop(listener);
1507 }
8f77558f 1508 cpu_physical_memory_set_dirty_tracking(0);
7664e80c
AK
1509}
1510
1511static void listener_add_address_space(MemoryListener *listener,
1512 AddressSpace *as)
1513{
1514 FlatRange *fr;
1515
1516 if (global_dirty_log) {
1517 listener->log_global_start(listener);
1518 }
1519 FOR_EACH_FLAT_RANGE(fr, &as->current_map) {
1520 MemoryRegionSection section = {
1521 .mr = fr->mr,
1522 .address_space = as->root,
1523 .offset_within_region = fr->offset_in_region,
1524 .size = int128_get64(fr->addr.size),
1525 .offset_within_address_space = int128_get64(fr->addr.start),
1526 };
1527 listener->region_add(listener, &section);
1528 }
1529}
1530
1531void memory_listener_register(MemoryListener *listener)
1532{
1533 QLIST_INSERT_HEAD(&memory_listeners, listener, link);
1534 listener_add_address_space(listener, &address_space_memory);
1535 listener_add_address_space(listener, &address_space_io);
1536}
1537
1538void memory_listener_unregister(MemoryListener *listener)
1539{
1540 QLIST_REMOVE(listener, link);
86e775c6 1541}
e2177955 1542
1c0ffa58
AK
1543void set_system_memory_map(MemoryRegion *mr)
1544{
cc31e6e7 1545 address_space_memory.root = mr;
6bba19ba 1546 memory_region_update_topology(NULL);
1c0ffa58 1547}
658b2224
AK
1548
1549void set_system_io_map(MemoryRegion *mr)
1550{
1551 address_space_io.root = mr;
6bba19ba 1552 memory_region_update_topology(NULL);
658b2224 1553}
314e2987 1554
acbbec5d
AK
1555uint64_t io_mem_read(int io_index, target_phys_addr_t addr, unsigned size)
1556{
a621f38d 1557 return memory_region_dispatch_read(io_mem_region[io_index], addr, size);
acbbec5d
AK
1558}
1559
1560void io_mem_write(int io_index, target_phys_addr_t addr,
1561 uint64_t val, unsigned size)
1562{
a621f38d 1563 memory_region_dispatch_write(io_mem_region[io_index], addr, val, size);
acbbec5d
AK
1564}
1565
314e2987
BS
1566typedef struct MemoryRegionList MemoryRegionList;
1567
1568struct MemoryRegionList {
1569 const MemoryRegion *mr;
1570 bool printed;
1571 QTAILQ_ENTRY(MemoryRegionList) queue;
1572};
1573
1574typedef QTAILQ_HEAD(queue, MemoryRegionList) MemoryRegionListHead;
1575
1576static void mtree_print_mr(fprintf_function mon_printf, void *f,
1577 const MemoryRegion *mr, unsigned int level,
1578 target_phys_addr_t base,
9479c57a 1579 MemoryRegionListHead *alias_print_queue)
314e2987 1580{
9479c57a
JK
1581 MemoryRegionList *new_ml, *ml, *next_ml;
1582 MemoryRegionListHead submr_print_queue;
314e2987
BS
1583 const MemoryRegion *submr;
1584 unsigned int i;
1585
314e2987
BS
1586 if (!mr) {
1587 return;
1588 }
1589
1590 for (i = 0; i < level; i++) {
1591 mon_printf(f, " ");
1592 }
1593
1594 if (mr->alias) {
1595 MemoryRegionList *ml;
1596 bool found = false;
1597
1598 /* check if the alias is already in the queue */
9479c57a 1599 QTAILQ_FOREACH(ml, alias_print_queue, queue) {
314e2987
BS
1600 if (ml->mr == mr->alias && !ml->printed) {
1601 found = true;
1602 }
1603 }
1604
1605 if (!found) {
1606 ml = g_new(MemoryRegionList, 1);
1607 ml->mr = mr->alias;
1608 ml->printed = false;
9479c57a 1609 QTAILQ_INSERT_TAIL(alias_print_queue, ml, queue);
314e2987 1610 }
4b474ba7 1611 mon_printf(f, TARGET_FMT_plx "-" TARGET_FMT_plx " (prio %d): alias %s @%s "
314e2987
BS
1612 TARGET_FMT_plx "-" TARGET_FMT_plx "\n",
1613 base + mr->addr,
08dafab4
AK
1614 base + mr->addr
1615 + (target_phys_addr_t)int128_get64(mr->size) - 1,
4b474ba7 1616 mr->priority,
314e2987
BS
1617 mr->name,
1618 mr->alias->name,
1619 mr->alias_offset,
08dafab4
AK
1620 mr->alias_offset
1621 + (target_phys_addr_t)int128_get64(mr->size) - 1);
314e2987 1622 } else {
4b474ba7 1623 mon_printf(f, TARGET_FMT_plx "-" TARGET_FMT_plx " (prio %d): %s\n",
314e2987 1624 base + mr->addr,
08dafab4
AK
1625 base + mr->addr
1626 + (target_phys_addr_t)int128_get64(mr->size) - 1,
4b474ba7 1627 mr->priority,
314e2987
BS
1628 mr->name);
1629 }
9479c57a
JK
1630
1631 QTAILQ_INIT(&submr_print_queue);
1632
314e2987 1633 QTAILQ_FOREACH(submr, &mr->subregions, subregions_link) {
9479c57a
JK
1634 new_ml = g_new(MemoryRegionList, 1);
1635 new_ml->mr = submr;
1636 QTAILQ_FOREACH(ml, &submr_print_queue, queue) {
1637 if (new_ml->mr->addr < ml->mr->addr ||
1638 (new_ml->mr->addr == ml->mr->addr &&
1639 new_ml->mr->priority > ml->mr->priority)) {
1640 QTAILQ_INSERT_BEFORE(ml, new_ml, queue);
1641 new_ml = NULL;
1642 break;
1643 }
1644 }
1645 if (new_ml) {
1646 QTAILQ_INSERT_TAIL(&submr_print_queue, new_ml, queue);
1647 }
1648 }
1649
1650 QTAILQ_FOREACH(ml, &submr_print_queue, queue) {
1651 mtree_print_mr(mon_printf, f, ml->mr, level + 1, base + mr->addr,
1652 alias_print_queue);
1653 }
1654
88365e47 1655 QTAILQ_FOREACH_SAFE(ml, &submr_print_queue, queue, next_ml) {
9479c57a 1656 g_free(ml);
314e2987
BS
1657 }
1658}
1659
1660void mtree_info(fprintf_function mon_printf, void *f)
1661{
1662 MemoryRegionListHead ml_head;
1663 MemoryRegionList *ml, *ml2;
1664
1665 QTAILQ_INIT(&ml_head);
1666
1667 mon_printf(f, "memory\n");
1668 mtree_print_mr(mon_printf, f, address_space_memory.root, 0, 0, &ml_head);
1669
1670 /* print aliased regions */
1671 QTAILQ_FOREACH(ml, &ml_head, queue) {
1672 if (!ml->printed) {
1673 mon_printf(f, "%s\n", ml->mr->name);
1674 mtree_print_mr(mon_printf, f, ml->mr, 0, 0, &ml_head);
1675 }
1676 }
1677
1678 QTAILQ_FOREACH_SAFE(ml, &ml_head, queue, ml2) {
88365e47 1679 g_free(ml);
314e2987
BS
1680 }
1681
06631810
JK
1682 if (address_space_io.root &&
1683 !QTAILQ_EMPTY(&address_space_io.root->subregions)) {
1684 QTAILQ_INIT(&ml_head);
1685 mon_printf(f, "I/O\n");
1686 mtree_print_mr(mon_printf, f, address_space_io.root, 0, 0, &ml_head);
1687 }
314e2987 1688}