]> git.proxmox.com Git - mirror_qemu.git/blame - target-openrisc/cpu.c
cpu: Turn cpu_get_phys_page_debug() into a CPUClass hook
[mirror_qemu.git] / target-openrisc / cpu.c
CommitLineData
e67db06e
JL
1/*
2 * QEMU OpenRISC CPU
3 *
4 * Copyright (c) 2012 Jia Liu <proljc@gmail.com>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include "cpu.h"
21#include "qemu-common.h"
22
f45748f1
AF
23static void openrisc_cpu_set_pc(CPUState *cs, vaddr value)
24{
25 OpenRISCCPU *cpu = OPENRISC_CPU(cs);
26
27 cpu->env.pc = value;
28}
29
e67db06e
JL
30/* CPUClass::reset() */
31static void openrisc_cpu_reset(CPUState *s)
32{
33 OpenRISCCPU *cpu = OPENRISC_CPU(s);
34 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(cpu);
35
e67db06e
JL
36 occ->parent_reset(s);
37
38 memset(&cpu->env, 0, offsetof(CPUOpenRISCState, breakpoints));
39
40 tlb_flush(&cpu->env, 1);
41 /*tb_flush(&cpu->env); FIXME: Do we need it? */
42
43 cpu->env.pc = 0x100;
44 cpu->env.sr = SR_FO | SR_SM;
45 cpu->env.exception_index = -1;
46
47 cpu->env.upr = UPR_UP | UPR_DMP | UPR_IMP | UPR_PICP | UPR_TTP;
48 cpu->env.cpucfgr = CPUCFGR_OB32S | CPUCFGR_OF32S;
49 cpu->env.dmmucfgr = (DMMUCFGR_NTW & (0 << 2)) | (DMMUCFGR_NTS & (6 << 2));
50 cpu->env.immucfgr = (IMMUCFGR_NTW & (0 << 2)) | (IMMUCFGR_NTS & (6 << 2));
51
52#ifndef CONFIG_USER_ONLY
53 cpu->env.picmr = 0x00000000;
54 cpu->env.picsr = 0x00000000;
55
56 cpu->env.ttmr = 0x00000000;
57 cpu->env.ttcr = 0x00000000;
58#endif
59}
60
61static inline void set_feature(OpenRISCCPU *cpu, int feature)
62{
63 cpu->feature |= feature;
64 cpu->env.cpucfgr = cpu->feature;
65}
66
c296262b 67static void openrisc_cpu_realizefn(DeviceState *dev, Error **errp)
e67db06e 68{
c296262b
AF
69 OpenRISCCPU *cpu = OPENRISC_CPU(dev);
70 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(dev);
e67db06e 71
e67db06e 72 cpu_reset(CPU(cpu));
c296262b
AF
73
74 occ->parent_realize(dev, errp);
e67db06e
JL
75}
76
77static void openrisc_cpu_initfn(Object *obj)
78{
c05efcb1 79 CPUState *cs = CPU(obj);
e67db06e
JL
80 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
81 static int inited;
82
c05efcb1 83 cs->env_ptr = &cpu->env;
e67db06e
JL
84 cpu_exec_init(&cpu->env);
85
86#ifndef CONFIG_USER_ONLY
87 cpu_openrisc_mmu_init(cpu);
88#endif
89
90 if (tcg_enabled() && !inited) {
91 inited = 1;
92 openrisc_translate_init();
93 }
94}
95
96/* CPU models */
bd039ce0
AF
97
98static ObjectClass *openrisc_cpu_class_by_name(const char *cpu_model)
99{
100 ObjectClass *oc;
071b3364 101 char *typename;
bd039ce0
AF
102
103 if (cpu_model == NULL) {
104 return NULL;
105 }
106
071b3364
DZ
107 typename = g_strdup_printf("%s-" TYPE_OPENRISC_CPU, cpu_model);
108 oc = object_class_by_name(typename);
c432b784
AF
109 if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_OPENRISC_CPU) ||
110 object_class_is_abstract(oc))) {
bd039ce0
AF
111 return NULL;
112 }
113 return oc;
114}
115
e67db06e
JL
116static void or1200_initfn(Object *obj)
117{
118 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
119
120 set_feature(cpu, OPENRISC_FEATURE_OB32S);
121 set_feature(cpu, OPENRISC_FEATURE_OF32S);
122}
123
124static void openrisc_any_initfn(Object *obj)
125{
126 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
127
128 set_feature(cpu, OPENRISC_FEATURE_OB32S);
129}
130
131typedef struct OpenRISCCPUInfo {
132 const char *name;
133 void (*initfn)(Object *obj);
134} OpenRISCCPUInfo;
135
136static const OpenRISCCPUInfo openrisc_cpus[] = {
137 { .name = "or1200", .initfn = or1200_initfn },
138 { .name = "any", .initfn = openrisc_any_initfn },
139};
140
141static void openrisc_cpu_class_init(ObjectClass *oc, void *data)
142{
143 OpenRISCCPUClass *occ = OPENRISC_CPU_CLASS(oc);
144 CPUClass *cc = CPU_CLASS(occ);
c296262b
AF
145 DeviceClass *dc = DEVICE_CLASS(oc);
146
147 occ->parent_realize = dc->realize;
148 dc->realize = openrisc_cpu_realizefn;
e67db06e
JL
149
150 occ->parent_reset = cc->reset;
151 cc->reset = openrisc_cpu_reset;
bd039ce0
AF
152
153 cc->class_by_name = openrisc_cpu_class_by_name;
97a8ea5a 154 cc->do_interrupt = openrisc_cpu_do_interrupt;
878096ee 155 cc->dump_state = openrisc_cpu_dump_state;
f45748f1 156 cc->set_pc = openrisc_cpu_set_pc;
00b941e5
AF
157#ifndef CONFIG_USER_ONLY
158 cc->get_phys_page_debug = openrisc_cpu_get_phys_page_debug;
159 dc->vmsd = &vmstate_openrisc_cpu;
160#endif
e67db06e
JL
161}
162
163static void cpu_register(const OpenRISCCPUInfo *info)
164{
165 TypeInfo type_info = {
e67db06e
JL
166 .parent = TYPE_OPENRISC_CPU,
167 .instance_size = sizeof(OpenRISCCPU),
168 .instance_init = info->initfn,
169 .class_size = sizeof(OpenRISCCPUClass),
170 };
171
478032a9 172 type_info.name = g_strdup_printf("%s-" TYPE_OPENRISC_CPU, info->name);
a1ebd6ce 173 type_register(&type_info);
478032a9 174 g_free((void *)type_info.name);
e67db06e
JL
175}
176
177static const TypeInfo openrisc_cpu_type_info = {
178 .name = TYPE_OPENRISC_CPU,
179 .parent = TYPE_CPU,
180 .instance_size = sizeof(OpenRISCCPU),
181 .instance_init = openrisc_cpu_initfn,
bc755a00 182 .abstract = true,
e67db06e
JL
183 .class_size = sizeof(OpenRISCCPUClass),
184 .class_init = openrisc_cpu_class_init,
185};
186
187static void openrisc_cpu_register_types(void)
188{
189 int i;
190
191 type_register_static(&openrisc_cpu_type_info);
192 for (i = 0; i < ARRAY_SIZE(openrisc_cpus); i++) {
193 cpu_register(&openrisc_cpus[i]);
194 }
195}
196
197OpenRISCCPU *cpu_openrisc_init(const char *cpu_model)
198{
199 OpenRISCCPU *cpu;
bd039ce0 200 ObjectClass *oc;
e67db06e 201
bd039ce0
AF
202 oc = openrisc_cpu_class_by_name(cpu_model);
203 if (oc == NULL) {
e67db06e
JL
204 return NULL;
205 }
bd039ce0 206 cpu = OPENRISC_CPU(object_new(object_class_get_name(oc)));
e67db06e
JL
207 cpu->env.cpu_model_str = cpu_model;
208
c296262b 209 object_property_set_bool(OBJECT(cpu), true, "realized", NULL);
e67db06e
JL
210
211 return cpu;
212}
213
e67db06e
JL
214/* Sort alphabetically by type name, except for "any". */
215static gint openrisc_cpu_list_compare(gconstpointer a, gconstpointer b)
216{
217 ObjectClass *class_a = (ObjectClass *)a;
218 ObjectClass *class_b = (ObjectClass *)b;
219 const char *name_a, *name_b;
220
221 name_a = object_class_get_name(class_a);
222 name_b = object_class_get_name(class_b);
478032a9 223 if (strcmp(name_a, "any-" TYPE_OPENRISC_CPU) == 0) {
e67db06e 224 return 1;
478032a9 225 } else if (strcmp(name_b, "any-" TYPE_OPENRISC_CPU) == 0) {
e67db06e
JL
226 return -1;
227 } else {
228 return strcmp(name_a, name_b);
229 }
230}
231
232static void openrisc_cpu_list_entry(gpointer data, gpointer user_data)
233{
234 ObjectClass *oc = data;
8486af93 235 CPUListState *s = user_data;
478032a9
AF
236 const char *typename;
237 char *name;
e67db06e 238
478032a9
AF
239 typename = object_class_get_name(oc);
240 name = g_strndup(typename,
241 strlen(typename) - strlen("-" TYPE_OPENRISC_CPU));
e67db06e 242 (*s->cpu_fprintf)(s->file, " %s\n",
478032a9
AF
243 name);
244 g_free(name);
e67db06e
JL
245}
246
247void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf)
248{
8486af93 249 CPUListState s = {
e67db06e
JL
250 .file = f,
251 .cpu_fprintf = cpu_fprintf,
252 };
253 GSList *list;
254
255 list = object_class_get_list(TYPE_OPENRISC_CPU, false);
256 list = g_slist_sort(list, openrisc_cpu_list_compare);
257 (*cpu_fprintf)(f, "Available CPUs:\n");
258 g_slist_foreach(list, openrisc_cpu_list_entry, &s);
259 g_slist_free(list);
260}
261
262type_init(openrisc_cpu_register_types)