]> git.proxmox.com Git - mirror_qemu.git/blame - target/sparc/cpu.h
target/sparc: Use env_cpu, env_archcpu
[mirror_qemu.git] / target / sparc / cpu.h
CommitLineData
07f5a258
MA
1#ifndef SPARC_CPU_H
2#define SPARC_CPU_H
7a3f1944 3
047b39e4 4#include "qemu-common.h"
1de7afc9 5#include "qemu/bswap.h"
d61d1b20 6#include "cpu-qom.h"
74433bf0 7#include "exec/cpu-defs.h"
af7bf89b 8
d94f0a8e
PB
9#define ALIGNED_ONLY
10
af7bf89b 11#if !defined(TARGET_SPARC64)
30038fd8 12#define TARGET_DPREGS 16
058ed88c 13#else
30038fd8 14#define TARGET_DPREGS 32
af7bf89b 15#endif
3cf1e035 16
7a3f1944
FB
17/*#define EXCP_INTERRUPT 0x100*/
18
cf495bcf 19/* trap definitions */
3475187d 20#ifndef TARGET_SPARC64
878d3096 21#define TT_TFAULT 0x01
cf495bcf 22#define TT_ILL_INSN 0x02
e8af50a3 23#define TT_PRIV_INSN 0x03
e80cfcfc 24#define TT_NFPU_INSN 0x04
cf495bcf 25#define TT_WIN_OVF 0x05
5fafdf24 26#define TT_WIN_UNF 0x06
d2889a3e 27#define TT_UNALIGNED 0x07
e8af50a3 28#define TT_FP_EXCP 0x08
878d3096 29#define TT_DFAULT 0x09
e32f879d 30#define TT_TOVF 0x0a
878d3096 31#define TT_EXTINT 0x10
1b2e93c1 32#define TT_CODE_ACCESS 0x21
64a88d5d 33#define TT_UNIMP_FLUSH 0x25
b4f0a316 34#define TT_DATA_ACCESS 0x29
cf495bcf 35#define TT_DIV_ZERO 0x2a
fcc72045 36#define TT_NCP_INSN 0x24
cf495bcf 37#define TT_TRAP 0x80
3475187d 38#else
8194f35a 39#define TT_POWER_ON_RESET 0x01
3475187d 40#define TT_TFAULT 0x08
1b2e93c1 41#define TT_CODE_ACCESS 0x0a
3475187d 42#define TT_ILL_INSN 0x10
64a88d5d 43#define TT_UNIMP_FLUSH TT_ILL_INSN
3475187d
FB
44#define TT_PRIV_INSN 0x11
45#define TT_NFPU_INSN 0x20
46#define TT_FP_EXCP 0x21
e32f879d 47#define TT_TOVF 0x23
3475187d
FB
48#define TT_CLRWIN 0x24
49#define TT_DIV_ZERO 0x28
50#define TT_DFAULT 0x30
b4f0a316 51#define TT_DATA_ACCESS 0x32
d2889a3e 52#define TT_UNALIGNED 0x34
83469015 53#define TT_PRIV_ACT 0x37
1ceca928
AT
54#define TT_INSN_REAL_TRANSLATION_MISS 0x3e
55#define TT_DATA_REAL_TRANSLATION_MISS 0x3f
3475187d 56#define TT_EXTINT 0x40
74b9decc 57#define TT_IVEC 0x60
e19e4efe
BS
58#define TT_TMISS 0x64
59#define TT_DMISS 0x68
74b9decc 60#define TT_DPROT 0x6c
3475187d
FB
61#define TT_SPILL 0x80
62#define TT_FILL 0xc0
88c8e03f 63#define TT_WOTHER (1 << 5)
3475187d 64#define TT_TRAP 0x100
6e040755 65#define TT_HTRAP 0x180
3475187d 66#endif
7a3f1944 67
4b8b8b76
BS
68#define PSR_NEG_SHIFT 23
69#define PSR_NEG (1 << PSR_NEG_SHIFT)
70#define PSR_ZERO_SHIFT 22
71#define PSR_ZERO (1 << PSR_ZERO_SHIFT)
72#define PSR_OVF_SHIFT 21
73#define PSR_OVF (1 << PSR_OVF_SHIFT)
74#define PSR_CARRY_SHIFT 20
75#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
e8af50a3 76#define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
2aae2b8e 77#if !defined(TARGET_SPARC64)
e80cfcfc
FB
78#define PSR_EF (1<<12)
79#define PSR_PIL 0xf00
e8af50a3
FB
80#define PSR_S (1<<7)
81#define PSR_PS (1<<6)
82#define PSR_ET (1<<5)
83#define PSR_CWP 0x1f
2aae2b8e 84#endif
e8af50a3 85
8393617c
BS
86#define CC_SRC (env->cc_src)
87#define CC_SRC2 (env->cc_src2)
88#define CC_DST (env->cc_dst)
89#define CC_OP (env->cc_op)
90
c3ce5a23
PB
91/* Even though lazy evaluation of CPU condition codes tends to be less
92 * important on RISC systems where condition codes are only updated
93 * when explicitly requested, SPARC uses it to update 32-bit and 64-bit
94 * condition codes.
95 */
8393617c
BS
96enum {
97 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
98 CC_OP_FLAGS, /* all cc are back in status register */
99 CC_OP_DIV, /* modify N, Z and V, C = 0*/
100 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
101 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
102 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
103 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
104 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
105 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
106 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
107 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
108 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
109 CC_OP_NB,
110};
111
e8af50a3
FB
112/* Trap base register */
113#define TBR_BASE_MASK 0xfffff000
114
3475187d 115#if defined(TARGET_SPARC64)
5210977a
IK
116#define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
117#define PS_IG (1<<11) /* v9, zero on UA2007 */
118#define PS_MG (1<<10) /* v9, zero on UA2007 */
119#define PS_CLE (1<<9) /* UA2007 */
120#define PS_TLE (1<<8) /* UA2007 */
6ef905f6 121#define PS_RMO (1<<7)
5210977a
IK
122#define PS_RED (1<<5) /* v9, zero on UA2007 */
123#define PS_PEF (1<<4) /* enable fpu */
124#define PS_AM (1<<3) /* address mask */
3475187d
FB
125#define PS_PRIV (1<<2)
126#define PS_IE (1<<1)
5210977a 127#define PS_AG (1<<0) /* v9, zero on UA2007 */
a80dde08
FB
128
129#define FPRS_FEF (1<<2)
6f27aba6
BS
130
131#define HS_PRIV (1<<2)
3475187d
FB
132#endif
133
e8af50a3 134/* Fcc */
ba6a9d8c
BS
135#define FSR_RD1 (1ULL << 31)
136#define FSR_RD0 (1ULL << 30)
e8af50a3
FB
137#define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
138#define FSR_RD_NEAREST 0
139#define FSR_RD_ZERO FSR_RD0
140#define FSR_RD_POS FSR_RD1
141#define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
142
ba6a9d8c
BS
143#define FSR_NVM (1ULL << 27)
144#define FSR_OFM (1ULL << 26)
145#define FSR_UFM (1ULL << 25)
146#define FSR_DZM (1ULL << 24)
147#define FSR_NXM (1ULL << 23)
e8af50a3
FB
148#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
149
ba6a9d8c
BS
150#define FSR_NVA (1ULL << 9)
151#define FSR_OFA (1ULL << 8)
152#define FSR_UFA (1ULL << 7)
153#define FSR_DZA (1ULL << 6)
154#define FSR_NXA (1ULL << 5)
e8af50a3
FB
155#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
156
ba6a9d8c
BS
157#define FSR_NVC (1ULL << 4)
158#define FSR_OFC (1ULL << 3)
159#define FSR_UFC (1ULL << 2)
160#define FSR_DZC (1ULL << 1)
161#define FSR_NXC (1ULL << 0)
e8af50a3
FB
162#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
163
ba6a9d8c
BS
164#define FSR_FTT2 (1ULL << 16)
165#define FSR_FTT1 (1ULL << 15)
166#define FSR_FTT0 (1ULL << 14)
47ad35f1
BS
167//gcc warns about constant overflow for ~FSR_FTT_MASK
168//#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
169#ifdef TARGET_SPARC64
170#define FSR_FTT_NMASK 0xfffffffffffe3fffULL
171#define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
3a3b925d
BS
172#define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
173#define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
174#define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
47ad35f1
BS
175#else
176#define FSR_FTT_NMASK 0xfffe3fffULL
177#define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
3a3b925d 178#define FSR_LDFSR_OLDMASK 0x000fc000ULL
47ad35f1 179#endif
3a3b925d 180#define FSR_LDFSR_MASK 0xcfc00fffULL
ba6a9d8c
BS
181#define FSR_FTT_IEEE_EXCP (1ULL << 14)
182#define FSR_FTT_UNIMPFPOP (3ULL << 14)
183#define FSR_FTT_SEQ_ERROR (4ULL << 14)
184#define FSR_FTT_INVAL_FPR (6ULL << 14)
e8af50a3 185
4b8b8b76 186#define FSR_FCC1_SHIFT 11
ba6a9d8c 187#define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
4b8b8b76 188#define FSR_FCC0_SHIFT 10
ba6a9d8c 189#define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
e8af50a3
FB
190
191/* MMU */
0f8a249a
BS
192#define MMU_E (1<<0)
193#define MMU_NF (1<<1)
e8af50a3
FB
194
195#define PTE_ENTRYTYPE_MASK 3
196#define PTE_ACCESS_MASK 0x1c
197#define PTE_ACCESS_SHIFT 2
8d5f07fa 198#define PTE_PPN_SHIFT 7
e8af50a3
FB
199#define PTE_ADDR_MASK 0xffffff00
200
0f8a249a
BS
201#define PG_ACCESSED_BIT 5
202#define PG_MODIFIED_BIT 6
e8af50a3
FB
203#define PG_CACHE_BIT 7
204
205#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
206#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
207#define PG_CACHE_MASK (1 << PG_CACHE_BIT)
208
1a14026e
BS
209/* 3 <= NWINDOWS <= 32. */
210#define MIN_NWINDOWS 3
211#define MAX_NWINDOWS 32
cf495bcf 212
74433bf0 213#ifdef TARGET_SPARC64
375ee38b
BS
214typedef struct trap_state {
215 uint64_t tpc;
216 uint64_t tnpc;
217 uint64_t tstate;
218 uint32_t tt;
219} trap_state;
6f27aba6 220#endif
a3d5ad76 221#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 222
9d81b2d2 223struct sparc_def_t {
5578ceab
BS
224 const char *name;
225 target_ulong iu_version;
226 uint32_t fpu_version;
227 uint32_t mmu_version;
228 uint32_t mmu_bm;
229 uint32_t mmu_ctpr_mask;
230 uint32_t mmu_cxr_mask;
231 uint32_t mmu_sfsr_mask;
232 uint32_t mmu_trcr_mask;
963262de 233 uint32_t mxcc_version;
5578ceab
BS
234 uint32_t features;
235 uint32_t nwindows;
236 uint32_t maxtl;
9d81b2d2 237};
5578ceab 238
b04d9890
FC
239#define CPU_FEATURE_FLOAT (1 << 0)
240#define CPU_FEATURE_FLOAT128 (1 << 1)
241#define CPU_FEATURE_SWAP (1 << 2)
242#define CPU_FEATURE_MUL (1 << 3)
243#define CPU_FEATURE_DIV (1 << 4)
244#define CPU_FEATURE_FLUSH (1 << 5)
245#define CPU_FEATURE_FSQRT (1 << 6)
246#define CPU_FEATURE_FMUL (1 << 7)
247#define CPU_FEATURE_VIS1 (1 << 8)
248#define CPU_FEATURE_VIS2 (1 << 9)
249#define CPU_FEATURE_FSMULD (1 << 10)
250#define CPU_FEATURE_HYPV (1 << 11)
251#define CPU_FEATURE_CMT (1 << 12)
252#define CPU_FEATURE_GL (1 << 13)
253#define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
4a2ba232 254#define CPU_FEATURE_ASR17 (1 << 15)
60f356e8 255#define CPU_FEATURE_CACHE_CTRL (1 << 16)
d1c36ba7 256#define CPU_FEATURE_POWERDOWN (1 << 17)
16c358e9 257#define CPU_FEATURE_CASA (1 << 18)
60f356e8 258
5578ceab
BS
259#ifndef TARGET_SPARC64
260#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
261 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
262 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
263 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
264#else
265#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
266 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
267 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
268 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
16c358e9
SH
269 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD | \
270 CPU_FEATURE_CASA)
5578ceab
BS
271enum {
272 mmu_us_12, // Ultrasparc < III (64 entry TLB)
273 mmu_us_3, // Ultrasparc III (512 entry TLB)
274 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
275 mmu_sun4v, // T1, T2
276};
277#endif
278
f707726e 279#define TTE_VALID_BIT (1ULL << 63)
d1afc48b 280#define TTE_NFO_BIT (1ULL << 60)
f707726e
IK
281#define TTE_USED_BIT (1ULL << 41)
282#define TTE_LOCKED_BIT (1ULL << 6)
d1afc48b 283#define TTE_SIDEEFFECT_BIT (1ULL << 3)
06e12b65
TS
284#define TTE_PRIV_BIT (1ULL << 2)
285#define TTE_W_OK_BIT (1ULL << 1)
2a90358f 286#define TTE_GLOBAL_BIT (1ULL << 0)
f707726e 287
c2c7f864
AT
288#define TTE_NFO_BIT_UA2005 (1ULL << 62)
289#define TTE_USED_BIT_UA2005 (1ULL << 47)
290#define TTE_LOCKED_BIT_UA2005 (1ULL << 61)
291#define TTE_SIDEEFFECT_BIT_UA2005 (1ULL << 11)
292#define TTE_PRIV_BIT_UA2005 (1ULL << 8)
293#define TTE_W_OK_BIT_UA2005 (1ULL << 6)
294
f707726e 295#define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
d1afc48b 296#define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
f707726e
IK
297#define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
298#define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
d1afc48b 299#define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
c2c7f864 300#define TTE_IS_SIDEEFFECT_UA2005(tte) ((tte) & TTE_SIDEEFFECT_BIT_UA2005)
06e12b65
TS
301#define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
302#define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
c2c7f864
AT
303
304#define TTE_IS_NFO_UA2005(tte) ((tte) & TTE_NFO_BIT_UA2005)
305#define TTE_IS_USED_UA2005(tte) ((tte) & TTE_USED_BIT_UA2005)
306#define TTE_IS_LOCKED_UA2005(tte) ((tte) & TTE_LOCKED_BIT_UA2005)
307#define TTE_IS_SIDEEFFECT_UA2005(tte) ((tte) & TTE_SIDEEFFECT_BIT_UA2005)
308#define TTE_IS_PRIV_UA2005(tte) ((tte) & TTE_PRIV_BIT_UA2005)
309#define TTE_IS_W_OK_UA2005(tte) ((tte) & TTE_W_OK_BIT_UA2005)
310
2a90358f 311#define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
f707726e
IK
312
313#define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
314#define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
315
06e12b65 316#define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
c2c7f864 317#define TTE_PGSIZE_UA2005(tte) ((tte) & 7ULL)
06e12b65
TS
318#define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
319
5b5352b2
AT
320/* UltraSPARC T1 specific */
321#define TLB_UST1_IS_REAL_BIT (1ULL << 9) /* Real translation entry */
322#define TLB_UST1_IS_SUN4V_BIT (1ULL << 10) /* sun4u/sun4v TTE format switch */
323
ccc76c24
TS
324#define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
325#define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
326#define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
327#define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
328#define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
329#define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
330#define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
331#define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
332#define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
333#define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
334#define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
335#define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
336#define SFSR_VALID_BIT (1ULL << 0) /* status valid */
337
338#define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
339#define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
340#define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
341#define SFSR_CT_SECONDARY (1ULL << 4)
342#define SFSR_CT_NUCLEUS (2ULL << 4)
343#define SFSR_CT_NOTRANS (3ULL << 4)
344#define SFSR_CT_MASK (3ULL << 4)
345
79227036
BS
346/* Leon3 cache control */
347
348/* Cache control: emulate the behavior of cache control registers but without
349 any effect on the emulated */
350
351#define CACHE_STATE_MASK 0x3
352#define CACHE_DISABLED 0x0
353#define CACHE_FROZEN 0x1
354#define CACHE_ENABLED 0x3
355
356/* Cache Control register fields */
357
358#define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
359#define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
360#define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
361#define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
362#define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
363#define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
364#define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
365#define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
366
7285fba0
AT
367#define CONVERT_BIT(X, SRC, DST) \
368 (SRC > DST ? (X) / (SRC / DST) & (DST) : ((X) & SRC) * (DST / SRC))
369
6e8e7d4c
IK
370typedef struct SparcTLBEntry {
371 uint64_t tag;
372 uint64_t tte;
373} SparcTLBEntry;
374
8f4efc55
IK
375struct CPUTimer
376{
377 const char *name;
378 uint32_t frequency;
379 uint32_t disabled;
380 uint64_t disabled_mask;
e913cac7
MCA
381 uint32_t npt;
382 uint64_t npt_mask;
8f4efc55 383 int64_t clock_offset;
1246b259 384 QEMUTimer *qtimer;
8f4efc55
IK
385};
386
387typedef struct CPUTimer CPUTimer;
388
cb159821 389typedef struct CPUSPARCState CPUSPARCState;
96df2bc9
AT
390#if defined(TARGET_SPARC64)
391typedef union {
392 uint64_t mmuregs[16];
393 struct {
394 uint64_t tsb_tag_target;
395 uint64_t mmu_primary_context;
396 uint64_t mmu_secondary_context;
397 uint64_t sfsr;
398 uint64_t sfar;
399 uint64_t tsb;
400 uint64_t tag_access;
401 uint64_t virtual_watchpoint;
402 uint64_t physical_watchpoint;
15f746ce
AT
403 uint64_t sun4v_ctx_config[2];
404 uint64_t sun4v_tsb_pointers[4];
96df2bc9
AT
405 };
406} SparcV9MMU;
407#endif
cb159821 408struct CPUSPARCState {
af7bf89b
FB
409 target_ulong gregs[8]; /* general registers */
410 target_ulong *regwptr; /* pointer to current register window */
af7bf89b
FB
411 target_ulong pc; /* program counter */
412 target_ulong npc; /* next program counter */
413 target_ulong y; /* multiply/divide register */
dc99a3f2
BS
414
415 /* emulator internal flags handling */
d9bdab86 416 target_ulong cc_src, cc_src2;
dc99a3f2 417 target_ulong cc_dst;
8393617c 418 uint32_t cc_op;
dc99a3f2 419
7c60cc4b
FB
420 target_ulong cond; /* conditional branch result (XXX: save it in a
421 temporary register when possible) */
422
cf495bcf 423 uint32_t psr; /* processor state register */
3475187d 424 target_ulong fsr; /* FPU state register */
30038fd8 425 CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
cf495bcf
FB
426 uint32_t cwp; /* index of current register window (extracted
427 from PSR) */
5210977a 428#if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
cf495bcf 429 uint32_t wim; /* window invalid mask */
5210977a 430#endif
3475187d 431 target_ulong tbr; /* trap base register */
2aae2b8e 432#if !defined(TARGET_SPARC64)
e8af50a3
FB
433 int psrs; /* supervisor mode (extracted from PSR) */
434 int psrps; /* previous supervisor mode */
435 int psret; /* enable traps */
5210977a 436#endif
327ac2e7
BS
437 uint32_t psrpil; /* interrupt blocking level */
438 uint32_t pil_in; /* incoming interrupt level bitmap */
2aae2b8e 439#if !defined(TARGET_SPARC64)
e80cfcfc 440 int psref; /* enable fpu */
2aae2b8e 441#endif
cf495bcf 442 int interrupt_index;
cf495bcf 443 /* NOTE: we allow 8 more registers to handle wrapping */
1a14026e 444 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
d720b93d 445
1f5c00cf
AB
446 /* Fields up to this point are cleared by a CPU reset */
447 struct {} end_reset_fields;
448
a316d335
FB
449 CPU_COMMON
450
f0c3c505 451 /* Fields from here on are preserved across CPU reset. */
89aaf60d
BS
452 target_ulong version;
453 uint32_t nwindows;
454
e8af50a3 455 /* MMU regs */
3475187d
FB
456#if defined(TARGET_SPARC64)
457 uint64_t lsu;
458#define DMMU_E 0x8
459#define IMMU_E 0x4
96df2bc9
AT
460 SparcV9MMU immu;
461 SparcV9MMU dmmu;
6e8e7d4c
IK
462 SparcTLBEntry itlb[64];
463 SparcTLBEntry dtlb[64];
fb79ceb9 464 uint32_t mmu_version;
3475187d 465#else
3dd9a152 466 uint32_t mmuregs[32];
952a328f
BS
467 uint64_t mxccdata[4];
468 uint64_t mxccregs[8];
4d2c2b77
BS
469 uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
470 uint64_t mmubpaction;
4017190e 471 uint64_t mmubpregs[4];
3ebf5aaf 472 uint64_t prom_addr;
3475187d 473#endif
e8af50a3 474 /* temporary float registers */
1f587329 475 float128 qt0, qt1;
7a0e1f41 476 float_status fp_status;
af7bf89b 477#if defined(TARGET_SPARC64)
c19148bd
BS
478#define MAXTL_MAX 8
479#define MAXTL_MASK (MAXTL_MAX - 1)
c19148bd 480 trap_state ts[MAXTL_MAX];
0f8a249a 481 uint32_t xcc; /* Extended integer condition codes */
3475187d
FB
482 uint32_t asi;
483 uint32_t pstate;
484 uint32_t tl;
c19148bd 485 uint32_t maxtl;
3475187d 486 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
83469015
FB
487 uint64_t agregs[8]; /* alternate general registers */
488 uint64_t bgregs[8]; /* backup for normal global registers */
489 uint64_t igregs[8]; /* interrupt general registers */
490 uint64_t mgregs[8]; /* mmu general registers */
cbc3a6a4 491 uint64_t glregs[8 * MAXTL_MAX];
3475187d 492 uint64_t fprs;
83469015 493 uint64_t tick_cmpr, stick_cmpr;
8f4efc55 494 CPUTimer *tick, *stick;
709f2c1b
IK
495#define TICK_NPT_MASK 0x8000000000000000ULL
496#define TICK_INT_DIS 0x8000000000000000ULL
725cb90b 497 uint64_t gsr;
e9ebed4d
BS
498 uint32_t gl; // UA2005
499 /* UA 2005 hyperprivileged registers */
c19148bd 500 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
4ec3e346 501 uint64_t scratch[8];
8f4efc55 502 CPUTimer *hstick; // UA 2005
361dea40
BS
503 /* Interrupt vector registers */
504 uint64_t ivec_status;
505 uint64_t ivec_data[3];
9d926598 506 uint32_t softint;
8fa211e8
BS
507#define SOFTINT_TIMER 1
508#define SOFTINT_STIMER (1 << 16)
709f2c1b
IK
509#define SOFTINT_INTRMASK (0xFFFE)
510#define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
3475187d 511#endif
576e1c4c 512 sparc_def_t def;
b04d9890
FC
513
514 void *irq_manager;
c5f9864e 515 void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890
FC
516
517 /* Leon3 cache control */
518 uint32_t cache_control;
cb159821 519};
64a88d5d 520
d61d1b20
PB
521/**
522 * SPARCCPU:
523 * @env: #CPUSPARCState
524 *
525 * A SPARC CPU.
526 */
527struct SPARCCPU {
528 /*< private >*/
529 CPUState parent_obj;
530 /*< public >*/
531
532 CPUSPARCState env;
533};
534
d61d1b20
PB
535#define ENV_OFFSET offsetof(SPARCCPU, env)
536
537#ifndef CONFIG_USER_ONLY
538extern const struct VMStateDescription vmstate_sparc_cpu;
539#endif
540
541void sparc_cpu_do_interrupt(CPUState *cpu);
90c84c56 542void sparc_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
d61d1b20
PB
543hwaddr sparc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
544int sparc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
545int sparc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
b35399bb
SS
546void QEMU_NORETURN sparc_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
547 MMUAccessType access_type,
548 int mmu_idx,
549 uintptr_t retaddr);
2f9d35fc 550void cpu_raise_exception_ra(CPUSPARCState *, int, uintptr_t) QEMU_NORETURN;
e59be77a 551
5a834bb4 552#ifndef NO_CPU_IO_DEFS
ab3b491f 553/* cpu_init.c */
91736d37 554void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
0442428a 555void sparc_cpu_list(void);
163fa5ca 556/* mmu_helper.c */
e84942f2
RH
557bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
558 MMUAccessType access_type, int mmu_idx,
559 bool probe, uintptr_t retaddr);
48585ec5 560target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
fad866da 561void dump_mmu(CPUSPARCState *env);
91736d37 562
44520db1 563#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
f3659eee
AF
564int sparc_cpu_memory_rw_debug(CPUState *cpu, vaddr addr,
565 uint8_t *buf, int len, bool is_write);
44520db1
FC
566#endif
567
568
91736d37 569/* translate.c */
55c3ceef 570void sparc_tcg_init(void);
91736d37
BS
571
572/* cpu-exec.c */
7a3f1944 573
070af384 574/* win_helper.c */
c5f9864e
AF
575target_ulong cpu_get_psr(CPUSPARCState *env1);
576void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
4552a09d 577void cpu_put_psr_raw(CPUSPARCState *env1, target_ulong val);
5a834bb4 578#ifdef TARGET_SPARC64
c5f9864e
AF
579target_ulong cpu_get_ccr(CPUSPARCState *env1);
580void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
581target_ulong cpu_get_cwp64(CPUSPARCState *env1);
582void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
583void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
cbc3a6a4 584void cpu_gl_switch_gregs(CPUSPARCState *env, uint32_t new_gl);
4c6aa085 585#endif
c5f9864e
AF
586int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
587int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
588void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
070af384 589
79227036 590/* int_helper.c */
c5f9864e 591void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890 592
4c6aa085
BS
593/* sun4m.c, sun4u.c */
594void cpu_check_irqs(CPUSPARCState *env);
1a14026e 595
60f356e8
FC
596/* leon3.c */
597void leon3_irq_ack(void *irq_manager, int intno);
598
299b520c
IK
599#if defined (TARGET_SPARC64)
600
601static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
602{
603 return (x & mask) == (y & mask);
604}
605
606#define MMU_CONTEXT_BITS 13
607#define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
608
609static inline int tlb_compare_context(const SparcTLBEntry *tlb,
610 uint64_t context)
611{
612 return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
613}
614
0bbd4a0d 615#endif
3475187d
FB
616#endif
617
91736d37 618/* cpu-exec.c */
3c7b48b7 619#if !defined(CONFIG_USER_ONLY)
c658b94f
AF
620void sparc_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
621 bool is_write, bool is_exec, int is_asi,
622 unsigned size);
b64b6436 623#if defined(TARGET_SPARC64)
a8170e5e 624hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
2065061e 625 int mmu_idx);
fe8d8f0f 626#endif
3c7b48b7 627#endif
f0d5e471 628int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
7a3f1944 629
1d4bfc54
IM
630#define SPARC_CPU_TYPE_SUFFIX "-" TYPE_SPARC_CPU
631#define SPARC_CPU_TYPE_NAME(model) model SPARC_CPU_TYPE_SUFFIX
0dacec87 632#define CPU_RESOLVING_TYPE TYPE_SPARC_CPU
1d4bfc54 633
9467d44c 634#define cpu_signal_handler cpu_sparc_signal_handler
c732abe2 635#define cpu_list sparc_cpu_list
9467d44c 636
6ebbf390 637/* MMU modes definitions */
2aae2b8e
IK
638#if defined (TARGET_SPARC64)
639#define MMU_USER_IDX 0
2aae2b8e 640#define MMU_USER_SECONDARY_IDX 1
2aae2b8e 641#define MMU_KERNEL_IDX 2
2aae2b8e 642#define MMU_KERNEL_SECONDARY_IDX 3
2aae2b8e 643#define MMU_NUCLEUS_IDX 4
84f8f587 644#define MMU_PHYS_IDX 5
2aae2b8e 645#else
9e31b9e2
BS
646#define MMU_USER_IDX 0
647#define MMU_KERNEL_IDX 1
af7a06ba 648#define MMU_PHYS_IDX 2
2aae2b8e
IK
649#endif
650
651#if defined (TARGET_SPARC64)
c5f9864e 652static inline int cpu_has_hypervisor(CPUSPARCState *env1)
2aae2b8e 653{
576e1c4c 654 return env1->def.features & CPU_FEATURE_HYPV;
2aae2b8e
IK
655}
656
c5f9864e 657static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
658{
659 return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
660}
661
c5f9864e 662static inline int cpu_supervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
663{
664 return env1->pstate & PS_PRIV;
665}
c9b459aa
AT
666#else
667static inline int cpu_supervisor_mode(CPUSPARCState *env1)
668{
669 return env1->psrs;
670}
2065061e 671#endif
9e31b9e2 672
af7a06ba 673static inline int cpu_mmu_index(CPUSPARCState *env, bool ifetch)
6ebbf390 674{
6f27aba6 675#if defined(CONFIG_USER_ONLY)
9e31b9e2 676 return MMU_USER_IDX;
6f27aba6 677#elif !defined(TARGET_SPARC64)
af7a06ba
RH
678 if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
679 return MMU_PHYS_IDX;
680 } else {
681 return env->psrs;
682 }
6f27aba6 683#else
af7a06ba
RH
684 /* IMMU or DMMU disabled. */
685 if (ifetch
686 ? (env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0
687 : (env->lsu & DMMU_E) == 0) {
688 return MMU_PHYS_IDX;
af7a06ba 689 } else if (cpu_hypervisor_mode(env)) {
84f8f587 690 return MMU_PHYS_IDX;
9a10756d
AT
691 } else if (env->tl > 0) {
692 return MMU_NUCLEUS_IDX;
af7a06ba 693 } else if (cpu_supervisor_mode(env)) {
2aae2b8e
IK
694 return MMU_KERNEL_IDX;
695 } else {
696 return MMU_USER_IDX;
697 }
6f27aba6
BS
698#endif
699}
700
c5f9864e 701static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
2df6c2d0
IK
702{
703#if !defined (TARGET_SPARC64)
704 if (env1->psret != 0)
705 return 1;
706#else
1a2aefae 707 if ((env1->pstate & PS_IE) && !cpu_hypervisor_mode(env1)) {
2df6c2d0 708 return 1;
1a2aefae 709 }
2df6c2d0
IK
710#endif
711
712 return 0;
713}
714
c5f9864e 715static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
d532b26c
IK
716{
717#if !defined(TARGET_SPARC64)
718 /* level 15 is non-maskable on sparc v8 */
719 return pil == 15 || pil > env1->psrpil;
720#else
721 return pil > env1->psrpil;
722#endif
723}
724
4f7c64b3 725typedef CPUSPARCState CPUArchState;
2161a612 726typedef SPARCCPU ArchCPU;
4f7c64b3 727
022c62cb 728#include "exec/cpu-all.h"
7a3f1944 729
f4b1a842
BS
730#ifdef TARGET_SPARC64
731/* sun4u.c */
8f4efc55
IK
732void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
733uint64_t cpu_tick_get_count(CPUTimer *timer);
734void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
c5f9864e 735trap_state* cpu_tsptr(CPUSPARCState* env);
f4b1a842
BS
736#endif
737
99a23063
RH
738#define TB_FLAG_MMU_MASK 7
739#define TB_FLAG_FPU_ENABLED (1 << 4)
740#define TB_FLAG_AM_ENABLED (1 << 5)
c9b459aa
AT
741#define TB_FLAG_SUPER (1 << 6)
742#define TB_FLAG_HYPER (1 << 7)
a6d567e5 743#define TB_FLAG_ASI_SHIFT 24
f838e2c5 744
c5f9864e 745static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
99a23063 746 target_ulong *cs_base, uint32_t *pflags)
6b917547 747{
99a23063 748 uint32_t flags;
6b917547
AL
749 *pc = env->pc;
750 *cs_base = env->npc;
99a23063 751 flags = cpu_mmu_index(env, false);
c9b459aa
AT
752#ifndef CONFIG_USER_ONLY
753 if (cpu_supervisor_mode(env)) {
754 flags |= TB_FLAG_SUPER;
755 }
756#endif
6b917547 757#ifdef TARGET_SPARC64
c9b459aa
AT
758#ifndef CONFIG_USER_ONLY
759 if (cpu_hypervisor_mode(env)) {
760 flags |= TB_FLAG_HYPER;
761 }
762#endif
f838e2c5 763 if (env->pstate & PS_AM) {
99a23063 764 flags |= TB_FLAG_AM_ENABLED;
f838e2c5 765 }
576e1c4c 766 if ((env->def.features & CPU_FEATURE_FLOAT)
99a23063 767 && (env->pstate & PS_PEF)
f838e2c5 768 && (env->fprs & FPRS_FEF)) {
99a23063 769 flags |= TB_FLAG_FPU_ENABLED;
f838e2c5 770 }
a6d567e5 771 flags |= env->asi << TB_FLAG_ASI_SHIFT;
6b917547 772#else
576e1c4c 773 if ((env->def.features & CPU_FEATURE_FLOAT) && env->psref) {
99a23063 774 flags |= TB_FLAG_FPU_ENABLED;
f838e2c5
BS
775 }
776#endif
99a23063 777 *pflags = flags;
f838e2c5
BS
778}
779
780static inline bool tb_fpu_enabled(int tb_flags)
781{
782#if defined(CONFIG_USER_ONLY)
783 return true;
784#else
785 return tb_flags & TB_FLAG_FPU_ENABLED;
786#endif
787}
788
789static inline bool tb_am_enabled(int tb_flags)
790{
791#ifndef TARGET_SPARC64
792 return false;
793#else
794 return tb_flags & TB_FLAG_AM_ENABLED;
6b917547
AL
795#endif
796}
797
7a3f1944 798#endif