]> git.proxmox.com Git - mirror_qemu.git/blame - tcg/tcg.h
Merge remote-tracking branch 'remotes/kraxel/tags/vga-20190705-pull-request' into...
[mirror_qemu.git] / tcg / tcg.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
e58eb534
RH
24
25#ifndef TCG_H
26#define TCG_H
27
33c11879 28#include "cpu.h"
00f6da6a 29#include "exec/tb-context.h"
0ec9eabc 30#include "qemu/bitops.h"
15fa08f8 31#include "qemu/queue.h"
20937143 32#include "tcg-mo.h"
78cd7b83 33#include "tcg-target.h"
e6cd4bb5 34#include "qemu/int128.h"
78cd7b83 35
00f6da6a
PB
36/* XXX: make safe guess about sizes */
37#define MAX_OP_PER_INSTR 266
38
39#if HOST_LONG_BITS == 32
40#define MAX_OPC_PARAM_PER_ARG 2
41#else
42#define MAX_OPC_PARAM_PER_ARG 1
43#endif
1df3caa9 44#define MAX_OPC_PARAM_IARGS 6
00f6da6a
PB
45#define MAX_OPC_PARAM_OARGS 1
46#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
47
48/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
49 * and up to 4 + N parameters on 64-bit archs
50 * (N = number of input arguments + output arguments). */
51#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
00f6da6a 52
6e0b0730
PC
53#define CPU_TEMP_BUF_NLONGS 128
54
78cd7b83
RH
55/* Default target word size to pointer size. */
56#ifndef TCG_TARGET_REG_BITS
57# if UINTPTR_MAX == UINT32_MAX
58# define TCG_TARGET_REG_BITS 32
59# elif UINTPTR_MAX == UINT64_MAX
60# define TCG_TARGET_REG_BITS 64
61# else
62# error Unknown pointer size for tcg target
63# endif
817b838e
SW
64#endif
65
c896fe29
FB
66#if TCG_TARGET_REG_BITS == 32
67typedef int32_t tcg_target_long;
68typedef uint32_t tcg_target_ulong;
69#define TCG_PRIlx PRIx32
70#define TCG_PRIld PRId32
71#elif TCG_TARGET_REG_BITS == 64
72typedef int64_t tcg_target_long;
73typedef uint64_t tcg_target_ulong;
74#define TCG_PRIlx PRIx64
75#define TCG_PRIld PRId64
76#else
77#error unsupported
78#endif
79
8d4e9146
FK
80/* Oversized TCG guests make things like MTTCG hard
81 * as we can't use atomics for cputlb updates.
82 */
83#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
84#define TCG_OVERSIZED_GUEST 1
85#else
86#define TCG_OVERSIZED_GUEST 0
87#endif
88
c896fe29
FB
89#if TCG_TARGET_NB_REGS <= 32
90typedef uint32_t TCGRegSet;
91#elif TCG_TARGET_NB_REGS <= 64
92typedef uint64_t TCGRegSet;
93#else
94#error unsupported
95#endif
96
25c4d9cc 97#if TCG_TARGET_REG_BITS == 32
e6a72734 98/* Turn some undef macros into false macros. */
609ad705
RH
99#define TCG_TARGET_HAS_extrl_i64_i32 0
100#define TCG_TARGET_HAS_extrh_i64_i32 0
25c4d9cc 101#define TCG_TARGET_HAS_div_i64 0
ca675f46 102#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
103#define TCG_TARGET_HAS_div2_i64 0
104#define TCG_TARGET_HAS_rot_i64 0
105#define TCG_TARGET_HAS_ext8s_i64 0
106#define TCG_TARGET_HAS_ext16s_i64 0
107#define TCG_TARGET_HAS_ext32s_i64 0
108#define TCG_TARGET_HAS_ext8u_i64 0
109#define TCG_TARGET_HAS_ext16u_i64 0
110#define TCG_TARGET_HAS_ext32u_i64 0
111#define TCG_TARGET_HAS_bswap16_i64 0
112#define TCG_TARGET_HAS_bswap32_i64 0
113#define TCG_TARGET_HAS_bswap64_i64 0
114#define TCG_TARGET_HAS_neg_i64 0
115#define TCG_TARGET_HAS_not_i64 0
116#define TCG_TARGET_HAS_andc_i64 0
117#define TCG_TARGET_HAS_orc_i64 0
118#define TCG_TARGET_HAS_eqv_i64 0
119#define TCG_TARGET_HAS_nand_i64 0
120#define TCG_TARGET_HAS_nor_i64 0
0e28d006
RH
121#define TCG_TARGET_HAS_clz_i64 0
122#define TCG_TARGET_HAS_ctz_i64 0
a768e4e9 123#define TCG_TARGET_HAS_ctpop_i64 0
25c4d9cc 124#define TCG_TARGET_HAS_deposit_i64 0
7ec8bab3
RH
125#define TCG_TARGET_HAS_extract_i64 0
126#define TCG_TARGET_HAS_sextract_i64 0
fce1296f 127#define TCG_TARGET_HAS_extract2_i64 0
ffc5ea09 128#define TCG_TARGET_HAS_movcond_i64 0
d7156f7c
RH
129#define TCG_TARGET_HAS_add2_i64 0
130#define TCG_TARGET_HAS_sub2_i64 0
131#define TCG_TARGET_HAS_mulu2_i64 0
4d3203fd 132#define TCG_TARGET_HAS_muls2_i64 0
03271524
RH
133#define TCG_TARGET_HAS_muluh_i64 0
134#define TCG_TARGET_HAS_mulsh_i64 0
e6a72734
RH
135/* Turn some undef macros into true macros. */
136#define TCG_TARGET_HAS_add2_i32 1
137#define TCG_TARGET_HAS_sub2_i32 1
25c4d9cc
RH
138#endif
139
a4773324
JK
140#ifndef TCG_TARGET_deposit_i32_valid
141#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
142#endif
143#ifndef TCG_TARGET_deposit_i64_valid
144#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
145#endif
7ec8bab3
RH
146#ifndef TCG_TARGET_extract_i32_valid
147#define TCG_TARGET_extract_i32_valid(ofs, len) 1
148#endif
149#ifndef TCG_TARGET_extract_i64_valid
150#define TCG_TARGET_extract_i64_valid(ofs, len) 1
151#endif
a4773324 152
25c4d9cc
RH
153/* Only one of DIV or DIV2 should be defined. */
154#if defined(TCG_TARGET_HAS_div_i32)
155#define TCG_TARGET_HAS_div2_i32 0
156#elif defined(TCG_TARGET_HAS_div2_i32)
157#define TCG_TARGET_HAS_div_i32 0
ca675f46 158#define TCG_TARGET_HAS_rem_i32 0
25c4d9cc
RH
159#endif
160#if defined(TCG_TARGET_HAS_div_i64)
161#define TCG_TARGET_HAS_div2_i64 0
162#elif defined(TCG_TARGET_HAS_div2_i64)
163#define TCG_TARGET_HAS_div_i64 0
ca675f46 164#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
165#endif
166
df9ebea5
RH
167/* For 32-bit targets, some sort of unsigned widening multiply is required. */
168#if TCG_TARGET_REG_BITS == 32 \
169 && !(defined(TCG_TARGET_HAS_mulu2_i32) \
170 || defined(TCG_TARGET_HAS_muluh_i32))
171# error "Missing unsigned widening multiply"
172#endif
173
d2fd745f
RH
174#if !defined(TCG_TARGET_HAS_v64) \
175 && !defined(TCG_TARGET_HAS_v128) \
176 && !defined(TCG_TARGET_HAS_v256)
177#define TCG_TARGET_MAYBE_vec 0
bcefc902 178#define TCG_TARGET_HAS_abs_vec 0
d2fd745f
RH
179#define TCG_TARGET_HAS_neg_vec 0
180#define TCG_TARGET_HAS_not_vec 0
181#define TCG_TARGET_HAS_andc_vec 0
182#define TCG_TARGET_HAS_orc_vec 0
d0ec9796
RH
183#define TCG_TARGET_HAS_shi_vec 0
184#define TCG_TARGET_HAS_shs_vec 0
185#define TCG_TARGET_HAS_shv_vec 0
3774030a 186#define TCG_TARGET_HAS_mul_vec 0
8afaf050 187#define TCG_TARGET_HAS_sat_vec 0
dd0a0fcd 188#define TCG_TARGET_HAS_minmax_vec 0
38dc1294 189#define TCG_TARGET_HAS_bitsel_vec 0
f75da298 190#define TCG_TARGET_HAS_cmpsel_vec 0
d2fd745f
RH
191#else
192#define TCG_TARGET_MAYBE_vec 1
193#endif
194#ifndef TCG_TARGET_HAS_v64
195#define TCG_TARGET_HAS_v64 0
196#endif
197#ifndef TCG_TARGET_HAS_v128
198#define TCG_TARGET_HAS_v128 0
199#endif
200#ifndef TCG_TARGET_HAS_v256
201#define TCG_TARGET_HAS_v256 0
202#endif
203
9aef40ed
RH
204#ifndef TARGET_INSN_START_EXTRA_WORDS
205# define TARGET_INSN_START_WORDS 1
206#else
207# define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
208#endif
209
a9751609 210typedef enum TCGOpcode {
c61aaf7a 211#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
c896fe29
FB
212#include "tcg-opc.h"
213#undef DEF
214 NB_OPS,
a9751609 215} TCGOpcode;
c896fe29 216
80a8b9a9
RH
217#define tcg_regset_set_reg(d, r) ((d) |= (TCGRegSet)1 << (r))
218#define tcg_regset_reset_reg(d, r) ((d) &= ~((TCGRegSet)1 << (r)))
219#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
c896fe29 220
1813e175 221#ifndef TCG_TARGET_INSN_UNIT_SIZE
5053361b
RH
222# error "Missing TCG_TARGET_INSN_UNIT_SIZE"
223#elif TCG_TARGET_INSN_UNIT_SIZE == 1
1813e175
RH
224typedef uint8_t tcg_insn_unit;
225#elif TCG_TARGET_INSN_UNIT_SIZE == 2
226typedef uint16_t tcg_insn_unit;
227#elif TCG_TARGET_INSN_UNIT_SIZE == 4
228typedef uint32_t tcg_insn_unit;
229#elif TCG_TARGET_INSN_UNIT_SIZE == 8
230typedef uint64_t tcg_insn_unit;
231#else
232/* The port better have done this. */
233#endif
234
235
8bff06a0 236#if defined CONFIG_DEBUG_TCG || defined QEMU_STATIC_ANALYSIS
1f00b27f 237# define tcg_debug_assert(X) do { assert(X); } while (0)
6fa2cef2 238#else
1f00b27f
SS
239# define tcg_debug_assert(X) \
240 do { if (!(X)) { __builtin_unreachable(); } } while (0)
1f00b27f
SS
241#endif
242
7ecd02a0
RH
243typedef struct TCGRelocation TCGRelocation;
244struct TCGRelocation {
245 QSIMPLEQ_ENTRY(TCGRelocation) next;
1813e175 246 tcg_insn_unit *ptr;
2ba7fae2 247 intptr_t addend;
7ecd02a0
RH
248 int type;
249};
c896fe29 250
bef16ab4
RH
251typedef struct TCGLabel TCGLabel;
252struct TCGLabel {
253 unsigned present : 1;
51e3972c 254 unsigned has_value : 1;
bef16ab4 255 unsigned id : 14;
d88a117e 256 unsigned refs : 16;
c896fe29 257 union {
2ba7fae2 258 uintptr_t value;
1813e175 259 tcg_insn_unit *value_ptr;
c896fe29 260 } u;
7ecd02a0 261 QSIMPLEQ_HEAD(, TCGRelocation) relocs;
bef16ab4 262 QSIMPLEQ_ENTRY(TCGLabel) next;
bef16ab4 263};
c896fe29
FB
264
265typedef struct TCGPool {
266 struct TCGPool *next;
c44f945a
BS
267 int size;
268 uint8_t data[0] __attribute__ ((aligned));
c896fe29
FB
269} TCGPool;
270
271#define TCG_POOL_CHUNK_SIZE 32768
272
c4071c90 273#define TCG_MAX_TEMPS 512
190ce7fb 274#define TCG_MAX_INSNS 512
c896fe29 275
b03cce8e
FB
276/* when the size of the arguments of a called function is smaller than
277 this value, they are statically allocated in the TB stack frame */
278#define TCG_STATIC_CALL_ARGS_SIZE 128
279
c02244a5
RH
280typedef enum TCGType {
281 TCG_TYPE_I32,
282 TCG_TYPE_I64,
d2fd745f
RH
283
284 TCG_TYPE_V64,
285 TCG_TYPE_V128,
286 TCG_TYPE_V256,
287
c02244a5 288 TCG_TYPE_COUNT, /* number of different types */
c896fe29 289
3b6dac34 290 /* An alias for the size of the host register. */
c896fe29 291#if TCG_TARGET_REG_BITS == 32
3b6dac34 292 TCG_TYPE_REG = TCG_TYPE_I32,
c02244a5 293#else
3b6dac34 294 TCG_TYPE_REG = TCG_TYPE_I64,
c02244a5 295#endif
3b6dac34 296
d289837e
RH
297 /* An alias for the size of the native pointer. */
298#if UINTPTR_MAX == UINT32_MAX
299 TCG_TYPE_PTR = TCG_TYPE_I32,
300#else
301 TCG_TYPE_PTR = TCG_TYPE_I64,
302#endif
3b6dac34
RH
303
304 /* An alias for the size of the target "long", aka register. */
c02244a5
RH
305#if TARGET_LONG_BITS == 64
306 TCG_TYPE_TL = TCG_TYPE_I64,
c896fe29 307#else
c02244a5 308 TCG_TYPE_TL = TCG_TYPE_I32,
c896fe29 309#endif
c02244a5 310} TCGType;
c896fe29 311
6c5f4ead
RH
312/* Constants for qemu_ld and qemu_st for the Memory Operation field. */
313typedef enum TCGMemOp {
314 MO_8 = 0,
315 MO_16 = 1,
316 MO_32 = 2,
317 MO_64 = 3,
318 MO_SIZE = 3, /* Mask for the above. */
319
320 MO_SIGN = 4, /* Sign-extended, otherwise zero-extended. */
321
322 MO_BSWAP = 8, /* Host reverse endian. */
323#ifdef HOST_WORDS_BIGENDIAN
324 MO_LE = MO_BSWAP,
325 MO_BE = 0,
326#else
327 MO_LE = 0,
328 MO_BE = MO_BSWAP,
329#endif
330#ifdef TARGET_WORDS_BIGENDIAN
331 MO_TE = MO_BE,
332#else
333 MO_TE = MO_LE,
334#endif
335
dfb36305 336 /* MO_UNALN accesses are never checked for alignment.
1f00b27f
SS
337 * MO_ALIGN accesses will result in a call to the CPU's
338 * do_unaligned_access hook if the guest address is not aligned.
339 * The default depends on whether the target CPU defines ALIGNED_ONLY.
85aa8081 340 *
1f00b27f
SS
341 * Some architectures (e.g. ARMv8) need the address which is aligned
342 * to a size more than the size of the memory access.
85aa8081
RH
343 * Some architectures (e.g. SPARCv9) need an address which is aligned,
344 * but less strictly than the natural alignment.
345 *
346 * MO_ALIGN supposes the alignment size is the size of a memory access.
347 *
1f00b27f 348 * There are three options:
1f00b27f 349 * - unaligned access permitted (MO_UNALN).
85aa8081
RH
350 * - an alignment to the size of an access (MO_ALIGN);
351 * - an alignment to a specified size, which may be more or less than
352 * the access size (MO_ALIGN_x where 'x' is a size in bytes);
1f00b27f
SS
353 */
354 MO_ASHIFT = 4,
355 MO_AMASK = 7 << MO_ASHIFT,
dfb36305
RH
356#ifdef ALIGNED_ONLY
357 MO_ALIGN = 0,
358 MO_UNALN = MO_AMASK,
359#else
360 MO_ALIGN = MO_AMASK,
361 MO_UNALN = 0,
362#endif
1f00b27f
SS
363 MO_ALIGN_2 = 1 << MO_ASHIFT,
364 MO_ALIGN_4 = 2 << MO_ASHIFT,
365 MO_ALIGN_8 = 3 << MO_ASHIFT,
366 MO_ALIGN_16 = 4 << MO_ASHIFT,
367 MO_ALIGN_32 = 5 << MO_ASHIFT,
368 MO_ALIGN_64 = 6 << MO_ASHIFT,
dfb36305 369
6c5f4ead
RH
370 /* Combinations of the above, for ease of use. */
371 MO_UB = MO_8,
372 MO_UW = MO_16,
373 MO_UL = MO_32,
374 MO_SB = MO_SIGN | MO_8,
375 MO_SW = MO_SIGN | MO_16,
376 MO_SL = MO_SIGN | MO_32,
377 MO_Q = MO_64,
378
379 MO_LEUW = MO_LE | MO_UW,
380 MO_LEUL = MO_LE | MO_UL,
381 MO_LESW = MO_LE | MO_SW,
382 MO_LESL = MO_LE | MO_SL,
383 MO_LEQ = MO_LE | MO_Q,
384
385 MO_BEUW = MO_BE | MO_UW,
386 MO_BEUL = MO_BE | MO_UL,
387 MO_BESW = MO_BE | MO_SW,
388 MO_BESL = MO_BE | MO_SL,
389 MO_BEQ = MO_BE | MO_Q,
390
391 MO_TEUW = MO_TE | MO_UW,
392 MO_TEUL = MO_TE | MO_UL,
393 MO_TESW = MO_TE | MO_SW,
394 MO_TESL = MO_TE | MO_SL,
395 MO_TEQ = MO_TE | MO_Q,
396
397 MO_SSIZE = MO_SIZE | MO_SIGN,
398} TCGMemOp;
399
1f00b27f
SS
400/**
401 * get_alignment_bits
402 * @memop: TCGMemOp value
403 *
404 * Extract the alignment size from the memop.
1f00b27f 405 */
85aa8081 406static inline unsigned get_alignment_bits(TCGMemOp memop)
1f00b27f 407{
85aa8081 408 unsigned a = memop & MO_AMASK;
1f00b27f
SS
409
410 if (a == MO_UNALN) {
85aa8081
RH
411 /* No alignment required. */
412 a = 0;
1f00b27f 413 } else if (a == MO_ALIGN) {
85aa8081
RH
414 /* A natural alignment requirement. */
415 a = memop & MO_SIZE;
1f00b27f 416 } else {
85aa8081
RH
417 /* A specific alignment requirement. */
418 a = a >> MO_ASHIFT;
1f00b27f
SS
419 }
420#if defined(CONFIG_SOFTMMU)
421 /* The requested alignment cannot overlap the TLB flags. */
85aa8081 422 tcg_debug_assert((TLB_FLAGS_MASK & ((1 << a) - 1)) == 0);
1f00b27f 423#endif
85aa8081 424 return a;
1f00b27f
SS
425}
426
c896fe29
FB
427typedef tcg_target_ulong TCGArg;
428
a40d4701
PM
429/* Define type and accessor macros for TCG variables.
430
431 TCG variables are the inputs and outputs of TCG ops, as described
432 in tcg/README. Target CPU front-end code uses these types to deal
433 with TCG variables as it emits TCG code via the tcg_gen_* functions.
434 They come in several flavours:
435 * TCGv_i32 : 32 bit integer type
436 * TCGv_i64 : 64 bit integer type
437 * TCGv_ptr : a host pointer type
d2fd745f
RH
438 * TCGv_vec : a host vector type; the exact size is not exposed
439 to the CPU front-end code.
a40d4701
PM
440 * TCGv : an integer type the same size as target_ulong
441 (an alias for either TCGv_i32 or TCGv_i64)
442 The compiler's type checking will complain if you mix them
443 up and pass the wrong sized TCGv to a function.
444
445 Users of tcg_gen_* don't need to know about any of the internal
446 details of these, and should treat them as opaque types.
447 You won't be able to look inside them in a debugger either.
448
449 Internal implementation details follow:
450
451 Note that there is no definition of the structs TCGv_i32_d etc anywhere.
452 This is deliberate, because the values we store in variables of type
453 TCGv_i32 are not really pointers-to-structures. They're just small
454 integers, but keeping them in pointer types like this means that the
455 compiler will complain if you accidentally pass a TCGv_i32 to a
456 function which takes a TCGv_i64, and so on. Only the internals of
dc41aa7d 457 TCG need to care about the actual contents of the types. */
ac56dd48 458
b6c73a6d
RH
459typedef struct TCGv_i32_d *TCGv_i32;
460typedef struct TCGv_i64_d *TCGv_i64;
461typedef struct TCGv_ptr_d *TCGv_ptr;
d2fd745f 462typedef struct TCGv_vec_d *TCGv_vec;
1bcea73e 463typedef TCGv_ptr TCGv_env;
5d4e1a10
LV
464#if TARGET_LONG_BITS == 32
465#define TCGv TCGv_i32
466#elif TARGET_LONG_BITS == 64
467#define TCGv TCGv_i64
468#else
469#error Unhandled TARGET_LONG_BITS value
470#endif
ac56dd48 471
c896fe29 472/* call flags */
78505279
AJ
473/* Helper does not read globals (either directly or through an exception). It
474 implies TCG_CALL_NO_WRITE_GLOBALS. */
3b50352b 475#define TCG_CALL_NO_READ_GLOBALS 0x0001
78505279 476/* Helper does not write globals */
3b50352b 477#define TCG_CALL_NO_WRITE_GLOBALS 0x0002
78505279 478/* Helper can be safely suppressed if the return value is not used. */
3b50352b 479#define TCG_CALL_NO_SIDE_EFFECTS 0x0004
15d74092
RH
480/* Helper is QEMU_NORETURN. */
481#define TCG_CALL_NO_RETURN 0x0008
78505279
AJ
482
483/* convenience version of most used call flags */
484#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
485#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
486#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
487#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
488#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
489
e89b28a6
RH
490/* Used to align parameters. See the comment before tcgv_i32_temp. */
491#define TCG_CALL_DUMMY_ARG ((TCGArg)0)
39cf05d3 492
a93cf9df
SW
493/* Conditions. Note that these are laid out for easy manipulation by
494 the functions below:
0aed257f
RH
495 bit 0 is used for inverting;
496 bit 1 is signed,
497 bit 2 is unsigned,
498 bit 3 is used with bit 0 for swapping signed/unsigned. */
c896fe29 499typedef enum {
0aed257f
RH
500 /* non-signed */
501 TCG_COND_NEVER = 0 | 0 | 0 | 0,
502 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
503 TCG_COND_EQ = 8 | 0 | 0 | 0,
504 TCG_COND_NE = 8 | 0 | 0 | 1,
505 /* signed */
506 TCG_COND_LT = 0 | 0 | 2 | 0,
507 TCG_COND_GE = 0 | 0 | 2 | 1,
508 TCG_COND_LE = 8 | 0 | 2 | 0,
509 TCG_COND_GT = 8 | 0 | 2 | 1,
c896fe29 510 /* unsigned */
0aed257f
RH
511 TCG_COND_LTU = 0 | 4 | 0 | 0,
512 TCG_COND_GEU = 0 | 4 | 0 | 1,
513 TCG_COND_LEU = 8 | 4 | 0 | 0,
514 TCG_COND_GTU = 8 | 4 | 0 | 1,
c896fe29
FB
515} TCGCond;
516
1c086220 517/* Invert the sense of the comparison. */
401d466d
RH
518static inline TCGCond tcg_invert_cond(TCGCond c)
519{
520 return (TCGCond)(c ^ 1);
521}
522
1c086220
RH
523/* Swap the operands in a comparison. */
524static inline TCGCond tcg_swap_cond(TCGCond c)
525{
0aed257f 526 return c & 6 ? (TCGCond)(c ^ 9) : c;
1c086220
RH
527}
528
d1e321b8 529/* Create an "unsigned" version of a "signed" comparison. */
ff44c2f3
RH
530static inline TCGCond tcg_unsigned_cond(TCGCond c)
531{
0aed257f 532 return c & 2 ? (TCGCond)(c ^ 6) : c;
ff44c2f3
RH
533}
534
923ed175
RH
535/* Create a "signed" version of an "unsigned" comparison. */
536static inline TCGCond tcg_signed_cond(TCGCond c)
537{
538 return c & 4 ? (TCGCond)(c ^ 6) : c;
539}
540
d1e321b8 541/* Must a comparison be considered unsigned? */
bcc66562
RH
542static inline bool is_unsigned_cond(TCGCond c)
543{
0aed257f 544 return (c & 4) != 0;
bcc66562
RH
545}
546
d1e321b8
RH
547/* Create a "high" version of a double-word comparison.
548 This removes equality from a LTE or GTE comparison. */
549static inline TCGCond tcg_high_cond(TCGCond c)
550{
551 switch (c) {
552 case TCG_COND_GE:
553 case TCG_COND_LE:
554 case TCG_COND_GEU:
555 case TCG_COND_LEU:
556 return (TCGCond)(c ^ 8);
557 default:
558 return c;
559 }
560}
561
00c8fa9f
EC
562typedef enum TCGTempVal {
563 TEMP_VAL_DEAD,
564 TEMP_VAL_REG,
565 TEMP_VAL_MEM,
566 TEMP_VAL_CONST,
567} TCGTempVal;
c896fe29 568
c896fe29 569typedef struct TCGTemp {
b6638662 570 TCGReg reg:8;
00c8fa9f
EC
571 TCGTempVal val_type:8;
572 TCGType base_type:8;
573 TCGType type:8;
c896fe29 574 unsigned int fixed_reg:1;
b3915dbb
RH
575 unsigned int indirect_reg:1;
576 unsigned int indirect_base:1;
c896fe29
FB
577 unsigned int mem_coherent:1;
578 unsigned int mem_allocated:1;
fa477d25
RH
579 /* If true, the temp is saved across both basic blocks and
580 translation blocks. */
581 unsigned int temp_global:1;
582 /* If true, the temp is saved across basic blocks but dead
583 at the end of translation blocks. If false, the temp is
584 dead at the end of basic blocks. */
585 unsigned int temp_local:1;
586 unsigned int temp_allocated:1;
00c8fa9f
EC
587
588 tcg_target_long val;
b3a62939 589 struct TCGTemp *mem_base;
00c8fa9f 590 intptr_t mem_offset;
c896fe29 591 const char *name;
b83eabea
RH
592
593 /* Pass-specific information that can be stored for a temporary.
594 One word worth of integer data, and one pointer to data
595 allocated separately. */
596 uintptr_t state;
597 void *state_ptr;
c896fe29
FB
598} TCGTemp;
599
c896fe29
FB
600typedef struct TCGContext TCGContext;
601
0ec9eabc
RH
602typedef struct TCGTempSet {
603 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
604} TCGTempSet;
605
a1b3c48d
RH
606/* While we limit helpers to 6 arguments, for 32-bit hosts, with padding,
607 this imples a max of 6*2 (64-bit in) + 2 (64-bit out) = 14 operands.
608 There are never more than 2 outputs, which means that we can store all
609 dead + sync data within 16 bits. */
610#define DEAD_ARG 4
611#define SYNC_ARG 1
612typedef uint16_t TCGLifeData;
613
75e8b9b7
RH
614/* The layout here is designed to avoid a bitfield crossing of
615 a 32-bit boundary, which would cause GCC to add extra padding. */
c45cb8bb 616typedef struct TCGOp {
bee158cb
RH
617 TCGOpcode opc : 8; /* 8 */
618
cd9090aa
RH
619 /* Parameters for this opcode. See below. */
620 unsigned param1 : 4; /* 12 */
621 unsigned param2 : 4; /* 16 */
c45cb8bb 622
bee158cb 623 /* Lifetime data of the operands. */
15fa08f8
RH
624 unsigned life : 16; /* 32 */
625
626 /* Next and previous opcodes. */
627 QTAILQ_ENTRY(TCGOp) link;
75e8b9b7
RH
628
629 /* Arguments for the opcode. */
630 TCGArg args[MAX_OPC_PARAM];
69e3706d
RH
631
632 /* Register preferences for the output(s). */
633 TCGRegSet output_pref[2];
c45cb8bb
RH
634} TCGOp;
635
cd9090aa
RH
636#define TCGOP_CALLI(X) (X)->param1
637#define TCGOP_CALLO(X) (X)->param2
638
d2fd745f
RH
639#define TCGOP_VECL(X) (X)->param1
640#define TCGOP_VECE(X) (X)->param2
641
dcb8e758
RH
642/* Make sure operands fit in the bitfields above. */
643QEMU_BUILD_BUG_ON(NB_OPS > (1 << 8));
c45cb8bb 644
c3fac113 645typedef struct TCGProfile {
72fd2efb 646 int64_t cpu_exec_time;
c3fac113
EC
647 int64_t tb_count1;
648 int64_t tb_count;
649 int64_t op_count; /* total insn count */
650 int op_count_max; /* max insn per TB */
c3fac113 651 int temp_count_max;
dd1d7da2 652 int64_t temp_count;
c3fac113
EC
653 int64_t del_op_count;
654 int64_t code_in_len;
655 int64_t code_out_len;
656 int64_t search_out_len;
657 int64_t interm_time;
658 int64_t code_time;
659 int64_t la_time;
660 int64_t opt_time;
661 int64_t restore_count;
662 int64_t restore_time;
663 int64_t table_op_count[NB_OPS];
664} TCGProfile;
665
c896fe29
FB
666struct TCGContext {
667 uint8_t *pool_cur, *pool_end;
4055299e 668 TCGPool *pool_first, *pool_current, *pool_first_large;
c896fe29 669 int nb_labels;
c896fe29
FB
670 int nb_globals;
671 int nb_temps;
5a18407f 672 int nb_indirects;
abebf925 673 int nb_ops;
c896fe29
FB
674
675 /* goto_tb support */
1813e175 676 tcg_insn_unit *code_buf;
f309101c 677 uint16_t *tb_jmp_reset_offset; /* tb->jmp_reset_offset */
a8583393
RH
678 uintptr_t *tb_jmp_insn_offset; /* tb->jmp_target_arg if direct_jump */
679 uintptr_t *tb_jmp_target_addr; /* tb->jmp_target_arg if !direct_jump */
c896fe29 680
c896fe29 681 TCGRegSet reserved_regs;
e82d5a24 682 uint32_t tb_cflags; /* cflags of the current TB */
e2c6d1b4
RH
683 intptr_t current_frame_offset;
684 intptr_t frame_start;
685 intptr_t frame_end;
b3a62939 686 TCGTemp *frame_temp;
c896fe29 687
1813e175 688 tcg_insn_unit *code_ptr;
c896fe29 689
a23a9ec6 690#ifdef CONFIG_PROFILER
c3fac113 691 TCGProfile prof;
a23a9ec6 692#endif
27bfd83c
PM
693
694#ifdef CONFIG_DEBUG_TCG
695 int temps_in_use;
0a209d4b 696 int goto_tb_issue_mask;
53229a77 697 const TCGOpcode *vecop_list;
27bfd83c 698#endif
b76f0d8c 699
1813e175
RH
700 /* Code generation. Note that we specifically do not use tcg_insn_unit
701 here, because there's too much arithmetic throughout that relies
702 on addition and subtraction working on bytes. Rely on the GCC
703 extension that allows arithmetic on void*. */
1813e175 704 void *code_gen_prologue;
cedbcb01 705 void *code_gen_epilogue;
1813e175 706 void *code_gen_buffer;
0b0d3320 707 size_t code_gen_buffer_size;
1813e175 708 void *code_gen_ptr;
57a26946 709 void *data_gen_ptr;
0b0d3320 710
b125f9dc
RH
711 /* Threshold to flush the translated code buffer. */
712 void *code_gen_highwater;
713
128ed227
EC
714 size_t tb_phys_invalidate_count;
715
7c255043
LV
716 /* Track which vCPU triggers events */
717 CPUState *cpu; /* *_trans */
7c255043 718
659ef5cb
RH
719 /* These structures are private to tcg-target.inc.c. */
720#ifdef TCG_TARGET_NEED_LDST_LABELS
b58deb34 721 QSIMPLEQ_HEAD(, TCGLabelQemuLdst) ldst_labels;
659ef5cb 722#endif
57a26946
RH
723#ifdef TCG_TARGET_NEED_POOL_LABELS
724 struct TCGLabelPoolData *pool_labels;
725#endif
c45cb8bb 726
26689780
EC
727 TCGLabel *exitreq_label;
728
c45cb8bb
RH
729 TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
730 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
731
eae3eb3e 732 QTAILQ_HEAD(, TCGOp) ops, free_ops;
7ecd02a0 733 QSIMPLEQ_HEAD(, TCGLabel) labels;
15fa08f8 734
f8b2f202
RH
735 /* Tells which temporary holds a given register.
736 It does not take into account fixed registers */
737 TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS];
c45cb8bb 738
fca8a500
RH
739 uint16_t gen_insn_end_off[TCG_MAX_INSNS];
740 target_ulong gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS];
c896fe29
FB
741};
742
b1311c4a 743extern TCGContext tcg_init_ctx;
3468b59e 744extern __thread TCGContext *tcg_ctx;
1c2adb95 745extern TCGv_env cpu_env;
c896fe29 746
1807f4c4
RH
747static inline size_t temp_idx(TCGTemp *ts)
748{
b1311c4a
EC
749 ptrdiff_t n = ts - tcg_ctx->temps;
750 tcg_debug_assert(n >= 0 && n < tcg_ctx->nb_temps);
1807f4c4
RH
751 return n;
752}
753
754static inline TCGArg temp_arg(TCGTemp *ts)
755{
e89b28a6 756 return (uintptr_t)ts;
1807f4c4
RH
757}
758
43439139
RH
759static inline TCGTemp *arg_temp(TCGArg a)
760{
e89b28a6 761 return (TCGTemp *)(uintptr_t)a;
43439139
RH
762}
763
e89b28a6
RH
764/* Using the offset of a temporary, relative to TCGContext, rather than
765 its index means that we don't use 0. That leaves offset 0 free for
766 a NULL representation without having to leave index 0 unused. */
767static inline TCGTemp *tcgv_i32_temp(TCGv_i32 v)
6349039d 768{
e89b28a6 769 uintptr_t o = (uintptr_t)v;
b1311c4a 770 TCGTemp *t = (void *)tcg_ctx + o;
e89b28a6
RH
771 tcg_debug_assert(offsetof(TCGContext, temps[temp_idx(t)]) == o);
772 return t;
ae8b75dc
RH
773}
774
e89b28a6 775static inline TCGTemp *tcgv_i64_temp(TCGv_i64 v)
ae8b75dc 776{
e89b28a6 777 return tcgv_i32_temp((TCGv_i32)v);
ae8b75dc
RH
778}
779
e89b28a6 780static inline TCGTemp *tcgv_ptr_temp(TCGv_ptr v)
ae8b75dc 781{
e89b28a6 782 return tcgv_i32_temp((TCGv_i32)v);
ae8b75dc
RH
783}
784
d2fd745f
RH
785static inline TCGTemp *tcgv_vec_temp(TCGv_vec v)
786{
787 return tcgv_i32_temp((TCGv_i32)v);
788}
789
e89b28a6 790static inline TCGArg tcgv_i32_arg(TCGv_i32 v)
ae8b75dc 791{
e89b28a6 792 return temp_arg(tcgv_i32_temp(v));
ae8b75dc
RH
793}
794
e89b28a6 795static inline TCGArg tcgv_i64_arg(TCGv_i64 v)
ae8b75dc 796{
e89b28a6 797 return temp_arg(tcgv_i64_temp(v));
ae8b75dc
RH
798}
799
e89b28a6 800static inline TCGArg tcgv_ptr_arg(TCGv_ptr v)
ae8b75dc 801{
e89b28a6 802 return temp_arg(tcgv_ptr_temp(v));
ae8b75dc
RH
803}
804
d2fd745f
RH
805static inline TCGArg tcgv_vec_arg(TCGv_vec v)
806{
807 return temp_arg(tcgv_vec_temp(v));
808}
809
085272b3
RH
810static inline TCGv_i32 temp_tcgv_i32(TCGTemp *t)
811{
e89b28a6 812 (void)temp_idx(t); /* trigger embedded assert */
b1311c4a 813 return (TCGv_i32)((void *)t - (void *)tcg_ctx);
085272b3
RH
814}
815
816static inline TCGv_i64 temp_tcgv_i64(TCGTemp *t)
817{
e89b28a6 818 return (TCGv_i64)temp_tcgv_i32(t);
085272b3
RH
819}
820
821static inline TCGv_ptr temp_tcgv_ptr(TCGTemp *t)
822{
e89b28a6 823 return (TCGv_ptr)temp_tcgv_i32(t);
085272b3
RH
824}
825
d2fd745f
RH
826static inline TCGv_vec temp_tcgv_vec(TCGTemp *t)
827{
828 return (TCGv_vec)temp_tcgv_i32(t);
829}
830
dc41aa7d
RH
831#if TCG_TARGET_REG_BITS == 32
832static inline TCGv_i32 TCGV_LOW(TCGv_i64 t)
833{
834 return temp_tcgv_i32(tcgv_i64_temp(t));
835}
836
837static inline TCGv_i32 TCGV_HIGH(TCGv_i64 t)
838{
839 return temp_tcgv_i32(tcgv_i64_temp(t) + 1);
840}
841#endif
842
15fa08f8 843static inline void tcg_set_insn_param(TCGOp *op, int arg, TCGArg v)
1d41478f 844{
15fa08f8 845 op->args[arg] = v;
1d41478f
EI
846}
847
9743cd57
RH
848static inline void tcg_set_insn_start_param(TCGOp *op, int arg, target_ulong v)
849{
850#if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
851 tcg_set_insn_param(op, arg, v);
852#else
853 tcg_set_insn_param(op, arg * 2, v);
854 tcg_set_insn_param(op, arg * 2 + 1, v >> 32);
855#endif
856}
857
15fa08f8
RH
858/* The last op that was emitted. */
859static inline TCGOp *tcg_last_op(void)
fe700adb 860{
eae3eb3e 861 return QTAILQ_LAST(&tcg_ctx->ops);
fe700adb
RH
862}
863
864/* Test for whether to terminate the TB for using too many opcodes. */
865static inline bool tcg_op_buf_full(void)
866{
abebf925
RH
867 /* This is not a hard limit, it merely stops translation when
868 * we have produced "enough" opcodes. We want to limit TB size
869 * such that a RISC host can reasonably use a 16-bit signed
9f754620
RH
870 * branch within the TB. We also need to be mindful of the
871 * 16-bit unsigned offsets, TranslationBlock.jmp_reset_offset[]
872 * and TCGContext.gen_insn_end_off[].
abebf925 873 */
9f754620 874 return tcg_ctx->nb_ops >= 4000;
fe700adb
RH
875}
876
c896fe29
FB
877/* pool based memory allocation */
878
0ac20318 879/* user-mode: mmap_lock must be held for tcg_malloc_internal. */
c896fe29
FB
880void *tcg_malloc_internal(TCGContext *s, int size);
881void tcg_pool_reset(TCGContext *s);
6e3b2bfd 882TranslationBlock *tcg_tb_alloc(TCGContext *s);
c896fe29 883
e8feb96f
EC
884void tcg_region_init(void);
885void tcg_region_reset_all(void);
886
887size_t tcg_code_size(void);
888size_t tcg_code_capacity(void);
889
be2cdc5e
EC
890void tcg_tb_insert(TranslationBlock *tb);
891void tcg_tb_remove(TranslationBlock *tb);
128ed227 892size_t tcg_tb_phys_invalidate_count(void);
be2cdc5e
EC
893TranslationBlock *tcg_tb_lookup(uintptr_t tc_ptr);
894void tcg_tb_foreach(GTraverseFunc func, gpointer user_data);
895size_t tcg_nb_tbs(void);
896
0ac20318 897/* user-mode: Called with mmap_lock held. */
c896fe29
FB
898static inline void *tcg_malloc(int size)
899{
b1311c4a 900 TCGContext *s = tcg_ctx;
c896fe29 901 uint8_t *ptr, *ptr_end;
13aaef67
RH
902
903 /* ??? This is a weak placeholder for minimum malloc alignment. */
904 size = QEMU_ALIGN_UP(size, 8);
905
c896fe29
FB
906 ptr = s->pool_cur;
907 ptr_end = ptr + size;
908 if (unlikely(ptr_end > s->pool_end)) {
b1311c4a 909 return tcg_malloc_internal(tcg_ctx, size);
c896fe29
FB
910 } else {
911 s->pool_cur = ptr_end;
912 return ptr;
913 }
914}
915
916void tcg_context_init(TCGContext *s);
3468b59e 917void tcg_register_thread(void);
9002ec79 918void tcg_prologue_init(TCGContext *s);
c896fe29
FB
919void tcg_func_start(TCGContext *s);
920
5bd2ec3d 921int tcg_gen_code(TCGContext *s, TranslationBlock *tb);
c896fe29 922
b6638662 923void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size);
a7812ae4 924
085272b3
RH
925TCGTemp *tcg_global_mem_new_internal(TCGType, TCGv_ptr,
926 intptr_t, const char *);
5bfa8034
RH
927TCGTemp *tcg_temp_new_internal(TCGType, bool);
928void tcg_temp_free_internal(TCGTemp *);
d2fd745f
RH
929TCGv_vec tcg_temp_new_vec(TCGType type);
930TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match);
e1ccc054 931
5bfa8034
RH
932static inline void tcg_temp_free_i32(TCGv_i32 arg)
933{
934 tcg_temp_free_internal(tcgv_i32_temp(arg));
935}
936
937static inline void tcg_temp_free_i64(TCGv_i64 arg)
938{
939 tcg_temp_free_internal(tcgv_i64_temp(arg));
940}
941
942static inline void tcg_temp_free_ptr(TCGv_ptr arg)
943{
944 tcg_temp_free_internal(tcgv_ptr_temp(arg));
945}
946
947static inline void tcg_temp_free_vec(TCGv_vec arg)
948{
949 tcg_temp_free_internal(tcgv_vec_temp(arg));
950}
e1ccc054 951
e1ccc054
RH
952static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset,
953 const char *name)
954{
085272b3
RH
955 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name);
956 return temp_tcgv_i32(t);
e1ccc054
RH
957}
958
a7812ae4
PB
959static inline TCGv_i32 tcg_temp_new_i32(void)
960{
5bfa8034
RH
961 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, false);
962 return temp_tcgv_i32(t);
a7812ae4 963}
e1ccc054 964
a7812ae4
PB
965static inline TCGv_i32 tcg_temp_local_new_i32(void)
966{
5bfa8034
RH
967 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, true);
968 return temp_tcgv_i32(t);
a7812ae4 969}
a7812ae4 970
e1ccc054
RH
971static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset,
972 const char *name)
973{
085272b3
RH
974 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name);
975 return temp_tcgv_i64(t);
e1ccc054
RH
976}
977
a7812ae4 978static inline TCGv_i64 tcg_temp_new_i64(void)
641d5fbe 979{
5bfa8034
RH
980 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, false);
981 return temp_tcgv_i64(t);
641d5fbe 982}
e1ccc054 983
a7812ae4 984static inline TCGv_i64 tcg_temp_local_new_i64(void)
641d5fbe 985{
5bfa8034
RH
986 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, true);
987 return temp_tcgv_i64(t);
988}
989
990static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset,
991 const char *name)
992{
993 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_PTR, reg, offset, name);
994 return temp_tcgv_ptr(t);
995}
996
997static inline TCGv_ptr tcg_temp_new_ptr(void)
998{
999 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, false);
1000 return temp_tcgv_ptr(t);
1001}
1002
1003static inline TCGv_ptr tcg_temp_local_new_ptr(void)
1004{
1005 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, true);
1006 return temp_tcgv_ptr(t);
641d5fbe 1007}
a7812ae4 1008
27bfd83c
PM
1009#if defined(CONFIG_DEBUG_TCG)
1010/* If you call tcg_clear_temp_count() at the start of a section of
1011 * code which is not supposed to leak any TCG temporaries, then
1012 * calling tcg_check_temp_count() at the end of the section will
1013 * return 1 if the section did in fact leak a temporary.
1014 */
1015void tcg_clear_temp_count(void);
1016int tcg_check_temp_count(void);
1017#else
1018#define tcg_clear_temp_count() do { } while (0)
1019#define tcg_check_temp_count() 0
1020#endif
1021
72fd2efb 1022int64_t tcg_cpu_exec_time(void);
3de2faa9 1023void tcg_dump_info(void);
d4c51a0a 1024void tcg_dump_op_count(void);
c896fe29
FB
1025
1026#define TCG_CT_ALIAS 0x80
1027#define TCG_CT_IALIAS 0x40
82790a87 1028#define TCG_CT_NEWREG 0x20 /* output requires a new register */
c896fe29
FB
1029#define TCG_CT_REG 0x01
1030#define TCG_CT_CONST 0x02 /* any constant of register size */
1031
1032typedef struct TCGArgConstraint {
5ff9d6a4
FB
1033 uint16_t ct;
1034 uint8_t alias_index;
c896fe29
FB
1035 union {
1036 TCGRegSet regs;
1037 } u;
1038} TCGArgConstraint;
1039
1040#define TCG_MAX_OP_ARGS 16
1041
8399ad59
RH
1042/* Bits for TCGOpDef->flags, 8 bits available. */
1043enum {
ae36a246
RH
1044 /* Instruction exits the translation block. */
1045 TCG_OPF_BB_EXIT = 0x01,
8399ad59 1046 /* Instruction defines the end of a basic block. */
ae36a246 1047 TCG_OPF_BB_END = 0x02,
8399ad59 1048 /* Instruction clobbers call registers and potentially update globals. */
ae36a246 1049 TCG_OPF_CALL_CLOBBER = 0x04,
3d5c5f87
AJ
1050 /* Instruction has side effects: it cannot be removed if its outputs
1051 are not used, and might trigger exceptions. */
ae36a246 1052 TCG_OPF_SIDE_EFFECTS = 0x08,
8399ad59 1053 /* Instruction operands are 64-bits (otherwise 32-bits). */
ae36a246 1054 TCG_OPF_64BIT = 0x10,
c1a61f6c
RH
1055 /* Instruction is optional and not implemented by the host, or insn
1056 is generic and should not be implemened by the host. */
ae36a246 1057 TCG_OPF_NOT_PRESENT = 0x20,
d2fd745f 1058 /* Instruction operands are vectors. */
ae36a246 1059 TCG_OPF_VECTOR = 0x40,
8399ad59 1060};
c896fe29
FB
1061
1062typedef struct TCGOpDef {
1063 const char *name;
1064 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
1065 uint8_t flags;
c896fe29
FB
1066 TCGArgConstraint *args_ct;
1067 int *sorted_args;
c68aaa18
SW
1068#if defined(CONFIG_DEBUG_TCG)
1069 int used;
1070#endif
c896fe29 1071} TCGOpDef;
8399ad59
RH
1072
1073extern TCGOpDef tcg_op_defs[];
2a24374a
SW
1074extern const size_t tcg_op_defs_max;
1075
c896fe29 1076typedef struct TCGTargetOpDef {
a9751609 1077 TCGOpcode op;
c896fe29
FB
1078 const char *args_ct_str[TCG_MAX_OP_ARGS];
1079} TCGTargetOpDef;
1080
c896fe29
FB
1081#define tcg_abort() \
1082do {\
1083 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
1084 abort();\
1085} while (0)
1086
be0f34b5
RH
1087bool tcg_op_supported(TCGOpcode op);
1088
ae8b75dc 1089void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args);
a7812ae4 1090
15fa08f8 1091TCGOp *tcg_emit_op(TCGOpcode opc);
0c627cdc 1092void tcg_op_remove(TCGContext *s, TCGOp *op);
ac1043f6
EC
1093TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *op, TCGOpcode opc);
1094TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *op, TCGOpcode opc);
5a18407f 1095
c45cb8bb 1096void tcg_optimize(TCGContext *s);
a7812ae4 1097
a7812ae4
PB
1098TCGv_i32 tcg_const_i32(int32_t val);
1099TCGv_i64 tcg_const_i64(int64_t val);
1100TCGv_i32 tcg_const_local_i32(int32_t val);
1101TCGv_i64 tcg_const_local_i64(int64_t val);
d2fd745f
RH
1102TCGv_vec tcg_const_zeros_vec(TCGType);
1103TCGv_vec tcg_const_ones_vec(TCGType);
1104TCGv_vec tcg_const_zeros_vec_matching(TCGv_vec);
1105TCGv_vec tcg_const_ones_vec_matching(TCGv_vec);
a7812ae4 1106
5bfa8034
RH
1107#if UINTPTR_MAX == UINT32_MAX
1108# define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i32((intptr_t)(x)))
1109# define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i32((intptr_t)(x)))
1110#else
1111# define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i64((intptr_t)(x)))
1112# define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i64((intptr_t)(x)))
1113#endif
1114
42a268c2
RH
1115TCGLabel *gen_new_label(void);
1116
1117/**
1118 * label_arg
1119 * @l: label
1120 *
1121 * Encode a label for storage in the TCG opcode stream.
1122 */
1123
1124static inline TCGArg label_arg(TCGLabel *l)
1125{
51e3972c 1126 return (uintptr_t)l;
42a268c2
RH
1127}
1128
1129/**
1130 * arg_label
1131 * @i: value
1132 *
1133 * The opposite of label_arg. Retrieve a label from the
1134 * encoding of the TCG opcode stream.
1135 */
1136
51e3972c 1137static inline TCGLabel *arg_label(TCGArg i)
42a268c2 1138{
51e3972c 1139 return (TCGLabel *)(uintptr_t)i;
42a268c2
RH
1140}
1141
52a1f64e
RH
1142/**
1143 * tcg_ptr_byte_diff
1144 * @a, @b: addresses to be differenced
1145 *
1146 * There are many places within the TCG backends where we need a byte
1147 * difference between two pointers. While this can be accomplished
1148 * with local casting, it's easy to get wrong -- especially if one is
1149 * concerned with the signedness of the result.
1150 *
1151 * This version relies on GCC's void pointer arithmetic to get the
1152 * correct result.
1153 */
1154
1155static inline ptrdiff_t tcg_ptr_byte_diff(void *a, void *b)
1156{
1157 return a - b;
1158}
1159
1160/**
1161 * tcg_pcrel_diff
1162 * @s: the tcg context
1163 * @target: address of the target
1164 *
1165 * Produce a pc-relative difference, from the current code_ptr
1166 * to the destination address.
1167 */
1168
1169static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, void *target)
1170{
1171 return tcg_ptr_byte_diff(target, s->code_ptr);
1172}
1173
1174/**
1175 * tcg_current_code_size
1176 * @s: the tcg context
1177 *
1178 * Compute the current code size within the translation block.
1179 * This is used to fill in qemu's data structures for goto_tb.
1180 */
1181
1182static inline size_t tcg_current_code_size(TCGContext *s)
1183{
1184 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
1185}
1186
59227d5d
RH
1187/* Combine the TCGMemOp and mmu_idx parameters into a single value. */
1188typedef uint32_t TCGMemOpIdx;
1189
1190/**
1191 * make_memop_idx
1192 * @op: memory operation
1193 * @idx: mmu index
1194 *
1195 * Encode these values into a single parameter.
1196 */
1197static inline TCGMemOpIdx make_memop_idx(TCGMemOp op, unsigned idx)
1198{
1199 tcg_debug_assert(idx <= 15);
1200 return (op << 4) | idx;
1201}
1202
1203/**
1204 * get_memop
1205 * @oi: combined op/idx parameter
1206 *
1207 * Extract the memory operation from the combined value.
1208 */
1209static inline TCGMemOp get_memop(TCGMemOpIdx oi)
1210{
1211 return oi >> 4;
1212}
1213
1214/**
1215 * get_mmuidx
1216 * @oi: combined op/idx parameter
1217 *
1218 * Extract the mmu index from the combined value.
1219 */
1220static inline unsigned get_mmuidx(TCGMemOpIdx oi)
1221{
1222 return oi & 15;
1223}
1224
0980011b
PM
1225/**
1226 * tcg_qemu_tb_exec:
819af24b 1227 * @env: pointer to CPUArchState for the CPU
0980011b
PM
1228 * @tb_ptr: address of generated code for the TB to execute
1229 *
1230 * Start executing code from a given translation block.
1231 * Where translation blocks have been linked, execution
1232 * may proceed from the given TB into successive ones.
1233 * Control eventually returns only when some action is needed
1234 * from the top-level loop: either control must pass to a TB
1235 * which has not yet been directly linked, or an asynchronous
1236 * event such as an interrupt needs handling.
1237 *
819af24b
SF
1238 * Return: The return value is the value passed to the corresponding
1239 * tcg_gen_exit_tb() at translation time of the last TB attempted to execute.
1240 * The value is either zero or a 4-byte aligned pointer to that TB combined
1241 * with additional information in its two least significant bits. The
1242 * additional information is encoded as follows:
0980011b
PM
1243 * 0, 1: the link between this TB and the next is via the specified
1244 * TB index (0 or 1). That is, we left the TB via (the equivalent
1245 * of) "goto_tb <index>". The main loop uses this to determine
1246 * how to link the TB just executed to the next.
1247 * 2: we are using instruction counting code generation, and we
1248 * did not start executing this TB because the instruction counter
819af24b 1249 * would hit zero midway through it. In this case the pointer
0980011b
PM
1250 * returned is the TB we were about to execute, and the caller must
1251 * arrange to execute the remaining count of instructions.
378df4b2
PM
1252 * 3: we stopped because the CPU's exit_request flag was set
1253 * (usually meaning that there is an interrupt that needs to be
819af24b
SF
1254 * handled). The pointer returned is the TB we were about to execute
1255 * when we noticed the pending exit request.
0980011b
PM
1256 *
1257 * If the bottom two bits indicate an exit-via-index then the CPU
1258 * state is correctly synchronised and ready for execution of the next
1259 * TB (and in particular the guest PC is the address to execute next).
1260 * Otherwise, we gave up on execution of this TB before it started, and
fee068e4 1261 * the caller must fix up the CPU state by calling the CPU's
819af24b 1262 * synchronize_from_tb() method with the TB pointer we return (falling
fee068e4
PC
1263 * back to calling the CPU's set_pc method with tb->pb if no
1264 * synchronize_from_tb() method exists).
0980011b
PM
1265 *
1266 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
1267 * to this default (which just calls the prologue.code emitted by
1268 * tcg_target_qemu_prologue()).
1269 */
07ea28b4
RH
1270#define TB_EXIT_MASK 3
1271#define TB_EXIT_IDX0 0
1272#define TB_EXIT_IDX1 1
1273#define TB_EXIT_IDXMAX 1
378df4b2 1274#define TB_EXIT_REQUESTED 3
0980011b 1275
5a58e884
PB
1276#ifdef HAVE_TCG_QEMU_TB_EXEC
1277uintptr_t tcg_qemu_tb_exec(CPUArchState *env, uint8_t *tb_ptr);
1278#else
ce285b17 1279# define tcg_qemu_tb_exec(env, tb_ptr) \
b1311c4a 1280 ((uintptr_t (*)(void *, void *))tcg_ctx->code_gen_prologue)(env, tb_ptr)
932a6909 1281#endif
813da627
RH
1282
1283void tcg_register_jit(void *buf, size_t buf_size);
b76f0d8c 1284
db432672
RH
1285#if TCG_TARGET_MAYBE_vec
1286/* Return zero if the tuple (opc, type, vece) is unsupportable;
1287 return > 0 if it is directly supportable;
1288 return < 0 if we must call tcg_expand_vec_op. */
1289int tcg_can_emit_vec_op(TCGOpcode, TCGType, unsigned);
1290#else
1291static inline int tcg_can_emit_vec_op(TCGOpcode o, TCGType t, unsigned ve)
1292{
1293 return 0;
1294}
1295#endif
1296
1297/* Expand the tuple (opc, type, vece) on the given arguments. */
1298void tcg_expand_vec_op(TCGOpcode, TCGType, unsigned, TCGArg, ...);
1299
1300/* Replicate a constant C accoring to the log2 of the element size. */
1301uint64_t dup_const(unsigned vece, uint64_t c);
1302
1303#define dup_const(VECE, C) \
1304 (__builtin_constant_p(VECE) \
1305 ? ( (VECE) == MO_8 ? 0x0101010101010101ull * (uint8_t)(C) \
1306 : (VECE) == MO_16 ? 0x0001000100010001ull * (uint16_t)(C) \
1307 : (VECE) == MO_32 ? 0x0000000100000001ull * (uint32_t)(C) \
1308 : dup_const(VECE, C)) \
1309 : dup_const(VECE, C))
1310
1311
e58eb534
RH
1312/*
1313 * Memory helpers that will be used by TCG generated code.
1314 */
1315#ifdef CONFIG_SOFTMMU
c8f94df5
RH
1316/* Value zero-extended to tcg register size. */
1317tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1318 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1319tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1320 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1321tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1322 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1323uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1324 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1325tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1326 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1327tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1328 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1329uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1330 TCGMemOpIdx oi, uintptr_t retaddr);
e58eb534 1331
c8f94df5
RH
1332/* Value sign-extended to tcg register size. */
1333tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1334 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1335tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1336 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1337tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1338 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1339tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1340 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1341tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1342 TCGMemOpIdx oi, uintptr_t retaddr);
c8f94df5 1343
e58eb534 1344void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val,
3972ef6f 1345 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1346void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 1347 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1348void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 1349 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1350void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 1351 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1352void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 1353 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1354void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 1355 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1356void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 1357 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1358
282dffc8
PD
1359uint8_t helper_ret_ldb_cmmu(CPUArchState *env, target_ulong addr,
1360 TCGMemOpIdx oi, uintptr_t retaddr);
1361uint16_t helper_le_ldw_cmmu(CPUArchState *env, target_ulong addr,
1362 TCGMemOpIdx oi, uintptr_t retaddr);
1363uint32_t helper_le_ldl_cmmu(CPUArchState *env, target_ulong addr,
1364 TCGMemOpIdx oi, uintptr_t retaddr);
1365uint64_t helper_le_ldq_cmmu(CPUArchState *env, target_ulong addr,
1366 TCGMemOpIdx oi, uintptr_t retaddr);
1367uint16_t helper_be_ldw_cmmu(CPUArchState *env, target_ulong addr,
1368 TCGMemOpIdx oi, uintptr_t retaddr);
1369uint32_t helper_be_ldl_cmmu(CPUArchState *env, target_ulong addr,
1370 TCGMemOpIdx oi, uintptr_t retaddr);
1371uint64_t helper_be_ldq_cmmu(CPUArchState *env, target_ulong addr,
1372 TCGMemOpIdx oi, uintptr_t retaddr);
1373
867b3201
RH
1374/* Temporary aliases until backends are converted. */
1375#ifdef TARGET_WORDS_BIGENDIAN
1376# define helper_ret_ldsw_mmu helper_be_ldsw_mmu
1377# define helper_ret_lduw_mmu helper_be_lduw_mmu
1378# define helper_ret_ldsl_mmu helper_be_ldsl_mmu
1379# define helper_ret_ldul_mmu helper_be_ldul_mmu
282dffc8 1380# define helper_ret_ldl_mmu helper_be_ldul_mmu
867b3201
RH
1381# define helper_ret_ldq_mmu helper_be_ldq_mmu
1382# define helper_ret_stw_mmu helper_be_stw_mmu
1383# define helper_ret_stl_mmu helper_be_stl_mmu
1384# define helper_ret_stq_mmu helper_be_stq_mmu
282dffc8
PD
1385# define helper_ret_ldw_cmmu helper_be_ldw_cmmu
1386# define helper_ret_ldl_cmmu helper_be_ldl_cmmu
1387# define helper_ret_ldq_cmmu helper_be_ldq_cmmu
867b3201
RH
1388#else
1389# define helper_ret_ldsw_mmu helper_le_ldsw_mmu
1390# define helper_ret_lduw_mmu helper_le_lduw_mmu
1391# define helper_ret_ldsl_mmu helper_le_ldsl_mmu
1392# define helper_ret_ldul_mmu helper_le_ldul_mmu
282dffc8 1393# define helper_ret_ldl_mmu helper_le_ldul_mmu
867b3201
RH
1394# define helper_ret_ldq_mmu helper_le_ldq_mmu
1395# define helper_ret_stw_mmu helper_le_stw_mmu
1396# define helper_ret_stl_mmu helper_le_stl_mmu
1397# define helper_ret_stq_mmu helper_le_stq_mmu
282dffc8
PD
1398# define helper_ret_ldw_cmmu helper_le_ldw_cmmu
1399# define helper_ret_ldl_cmmu helper_le_ldl_cmmu
1400# define helper_ret_ldq_cmmu helper_le_ldq_cmmu
867b3201 1401#endif
e58eb534 1402
c482cb11
RH
1403uint32_t helper_atomic_cmpxchgb_mmu(CPUArchState *env, target_ulong addr,
1404 uint32_t cmpv, uint32_t newv,
1405 TCGMemOpIdx oi, uintptr_t retaddr);
1406uint32_t helper_atomic_cmpxchgw_le_mmu(CPUArchState *env, target_ulong addr,
1407 uint32_t cmpv, uint32_t newv,
1408 TCGMemOpIdx oi, uintptr_t retaddr);
1409uint32_t helper_atomic_cmpxchgl_le_mmu(CPUArchState *env, target_ulong addr,
1410 uint32_t cmpv, uint32_t newv,
1411 TCGMemOpIdx oi, uintptr_t retaddr);
1412uint64_t helper_atomic_cmpxchgq_le_mmu(CPUArchState *env, target_ulong addr,
1413 uint64_t cmpv, uint64_t newv,
1414 TCGMemOpIdx oi, uintptr_t retaddr);
1415uint32_t helper_atomic_cmpxchgw_be_mmu(CPUArchState *env, target_ulong addr,
1416 uint32_t cmpv, uint32_t newv,
1417 TCGMemOpIdx oi, uintptr_t retaddr);
1418uint32_t helper_atomic_cmpxchgl_be_mmu(CPUArchState *env, target_ulong addr,
1419 uint32_t cmpv, uint32_t newv,
1420 TCGMemOpIdx oi, uintptr_t retaddr);
1421uint64_t helper_atomic_cmpxchgq_be_mmu(CPUArchState *env, target_ulong addr,
1422 uint64_t cmpv, uint64_t newv,
1423 TCGMemOpIdx oi, uintptr_t retaddr);
1424
1425#define GEN_ATOMIC_HELPER(NAME, TYPE, SUFFIX) \
1426TYPE helper_atomic_ ## NAME ## SUFFIX ## _mmu \
1427 (CPUArchState *env, target_ulong addr, TYPE val, \
1428 TCGMemOpIdx oi, uintptr_t retaddr);
1429
df79b996 1430#ifdef CONFIG_ATOMIC64
c482cb11 1431#define GEN_ATOMIC_HELPER_ALL(NAME) \
df79b996 1432 GEN_ATOMIC_HELPER(NAME, uint32_t, b) \
c482cb11 1433 GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \
c482cb11 1434 GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \
df79b996 1435 GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \
c482cb11 1436 GEN_ATOMIC_HELPER(NAME, uint32_t, l_be) \
df79b996 1437 GEN_ATOMIC_HELPER(NAME, uint64_t, q_le) \
c482cb11 1438 GEN_ATOMIC_HELPER(NAME, uint64_t, q_be)
df79b996
RH
1439#else
1440#define GEN_ATOMIC_HELPER_ALL(NAME) \
1441 GEN_ATOMIC_HELPER(NAME, uint32_t, b) \
1442 GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \
1443 GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \
1444 GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \
1445 GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)
1446#endif
c482cb11
RH
1447
1448GEN_ATOMIC_HELPER_ALL(fetch_add)
1449GEN_ATOMIC_HELPER_ALL(fetch_sub)
1450GEN_ATOMIC_HELPER_ALL(fetch_and)
1451GEN_ATOMIC_HELPER_ALL(fetch_or)
1452GEN_ATOMIC_HELPER_ALL(fetch_xor)
5507c2bf
RH
1453GEN_ATOMIC_HELPER_ALL(fetch_smin)
1454GEN_ATOMIC_HELPER_ALL(fetch_umin)
1455GEN_ATOMIC_HELPER_ALL(fetch_smax)
1456GEN_ATOMIC_HELPER_ALL(fetch_umax)
c482cb11
RH
1457
1458GEN_ATOMIC_HELPER_ALL(add_fetch)
1459GEN_ATOMIC_HELPER_ALL(sub_fetch)
1460GEN_ATOMIC_HELPER_ALL(and_fetch)
1461GEN_ATOMIC_HELPER_ALL(or_fetch)
1462GEN_ATOMIC_HELPER_ALL(xor_fetch)
5507c2bf
RH
1463GEN_ATOMIC_HELPER_ALL(smin_fetch)
1464GEN_ATOMIC_HELPER_ALL(umin_fetch)
1465GEN_ATOMIC_HELPER_ALL(smax_fetch)
1466GEN_ATOMIC_HELPER_ALL(umax_fetch)
c482cb11
RH
1467
1468GEN_ATOMIC_HELPER_ALL(xchg)
1469
1470#undef GEN_ATOMIC_HELPER_ALL
1471#undef GEN_ATOMIC_HELPER
e58eb534
RH
1472#endif /* CONFIG_SOFTMMU */
1473
e6cd4bb5
RH
1474/*
1475 * These aren't really a "proper" helpers because TCG cannot manage Int128.
1476 * However, use the same format as the others, for use by the backends.
1477 *
1478 * The cmpxchg functions are only defined if HAVE_CMPXCHG128;
1479 * the ld/st functions are only defined if HAVE_ATOMIC128,
1480 * as defined by <qemu/atomic128.h>.
1481 */
7ebee43e
RH
1482Int128 helper_atomic_cmpxchgo_le_mmu(CPUArchState *env, target_ulong addr,
1483 Int128 cmpv, Int128 newv,
1484 TCGMemOpIdx oi, uintptr_t retaddr);
1485Int128 helper_atomic_cmpxchgo_be_mmu(CPUArchState *env, target_ulong addr,
1486 Int128 cmpv, Int128 newv,
1487 TCGMemOpIdx oi, uintptr_t retaddr);
1488
1489Int128 helper_atomic_ldo_le_mmu(CPUArchState *env, target_ulong addr,
1490 TCGMemOpIdx oi, uintptr_t retaddr);
1491Int128 helper_atomic_ldo_be_mmu(CPUArchState *env, target_ulong addr,
1492 TCGMemOpIdx oi, uintptr_t retaddr);
1493void helper_atomic_sto_le_mmu(CPUArchState *env, target_ulong addr, Int128 val,
1494 TCGMemOpIdx oi, uintptr_t retaddr);
1495void helper_atomic_sto_be_mmu(CPUArchState *env, target_ulong addr, Int128 val,
1496 TCGMemOpIdx oi, uintptr_t retaddr);
1497
53229a77
RH
1498#ifdef CONFIG_DEBUG_TCG
1499void tcg_assert_listed_vecop(TCGOpcode);
1500#else
1501static inline void tcg_assert_listed_vecop(TCGOpcode op) { }
1502#endif
1503
1504static inline const TCGOpcode *tcg_swap_vecop_list(const TCGOpcode *n)
1505{
1506#ifdef CONFIG_DEBUG_TCG
1507 const TCGOpcode *o = tcg_ctx->vecop_list;
1508 tcg_ctx->vecop_list = n;
1509 return o;
1510#else
1511 return NULL;
1512#endif
1513}
1514
1515bool tcg_can_emit_vecop_list(const TCGOpcode *, TCGType, unsigned);
1516
e58eb534 1517#endif /* TCG_H */