]> git.proxmox.com Git - mirror_qemu.git/blame - tests/tco-test.c
Merge remote-tracking branch 'remotes/armbru/tags/pull-monitor-2019-07-02-v2' into...
[mirror_qemu.git] / tests / tco-test.c
CommitLineData
45dcdb9d
PA
1/*
2 * QEMU ICH9 TCO emulation tests
3 *
4 * Copyright (c) 2015 Paulo Alcantara <pcacjr@zytor.com>
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2 or later.
7 * See the COPYING file in the top-level directory.
8 */
452fcdbc 9
681c28a3 10#include "qemu/osdep.h"
45dcdb9d
PA
11
12#include "libqtest.h"
13#include "libqos/pci.h"
14#include "libqos/pci-pc.h"
452fcdbc 15#include "qapi/qmp/qdict.h"
45dcdb9d
PA
16#include "hw/pci/pci_regs.h"
17#include "hw/i386/ich9.h"
18#include "hw/acpi/ich9.h"
19#include "hw/acpi/tco.h"
20
21#define RCBA_BASE_ADDR 0xfed1c000
22#define PM_IO_BASE_ADDR 0xb000
23
24enum {
25 TCO_RLD_DEFAULT = 0x0000,
26 TCO_DAT_IN_DEFAULT = 0x00,
27 TCO_DAT_OUT_DEFAULT = 0x00,
28 TCO1_STS_DEFAULT = 0x0000,
29 TCO2_STS_DEFAULT = 0x0000,
30 TCO1_CNT_DEFAULT = 0x0000,
31 TCO2_CNT_DEFAULT = 0x0008,
32 TCO_MESSAGE1_DEFAULT = 0x00,
33 TCO_MESSAGE2_DEFAULT = 0x00,
34 TCO_WDCNT_DEFAULT = 0x00,
35 TCO_TMR_DEFAULT = 0x0004,
36 SW_IRQ_GEN_DEFAULT = 0x03,
37};
38
39#define TCO_SECS_TO_TICKS(secs) (((secs) * 10) / 6)
40#define TCO_TICKS_TO_SECS(ticks) (((ticks) * 6) / 10)
41
42typedef struct {
43 const char *args;
5add35be 44 bool noreboot;
45dcdb9d 45 QPCIDevice *dev;
b4ba67d9 46 QPCIBar tco_io_bar;
34779e8c 47 QPCIBus *bus;
6bb58d20 48 QTestState *qts;
45dcdb9d
PA
49} TestData;
50
34779e8c
MAL
51static void test_end(TestData *d)
52{
53 g_free(d->dev);
54 qpci_free_pc(d->bus);
6bb58d20 55 qtest_quit(d->qts);
34779e8c
MAL
56}
57
45dcdb9d
PA
58static void test_init(TestData *d)
59{
45dcdb9d 60 QTestState *qs;
45dcdb9d 61
88b988c8
MA
62 qs = qtest_initf("-machine q35 %s %s",
63 d->noreboot ? "" : "-global ICH9-LPC.noreboot=false",
64 !d->args ? "" : d->args);
45dcdb9d 65 qtest_irq_intercept_in(qs, "ioapic");
45dcdb9d 66
143e6db6 67 d->bus = qpci_new_pc(qs, NULL);
34779e8c 68 d->dev = qpci_device_find(d->bus, QPCI_DEVFN(0x1f, 0x00));
45dcdb9d
PA
69 g_assert(d->dev != NULL);
70
45dcdb9d
PA
71 qpci_device_enable(d->dev);
72
45dcdb9d 73 /* set ACPI PM I/O space base address */
c4fc82bf 74 qpci_config_writel(d->dev, ICH9_LPC_PMBASE, PM_IO_BASE_ADDR | 0x1);
45dcdb9d 75 /* enable ACPI I/O */
c4fc82bf 76 qpci_config_writeb(d->dev, ICH9_LPC_ACPI_CTRL, 0x80);
45dcdb9d 77 /* set Root Complex BAR */
c4fc82bf 78 qpci_config_writel(d->dev, ICH9_LPC_RCBA, RCBA_BASE_ADDR | 0x1);
45dcdb9d 79
b4ba67d9 80 d->tco_io_bar = qpci_legacy_iomap(d->dev, PM_IO_BASE_ADDR + 0x60);
6bb58d20 81 d->qts = qs;
45dcdb9d
PA
82}
83
84static void stop_tco(const TestData *d)
85{
86 uint32_t val;
87
b4ba67d9 88 val = qpci_io_readw(d->dev, d->tco_io_bar, TCO1_CNT);
45dcdb9d 89 val |= TCO_TMR_HLT;
b4ba67d9 90 qpci_io_writew(d->dev, d->tco_io_bar, TCO1_CNT, val);
45dcdb9d
PA
91}
92
93static void start_tco(const TestData *d)
94{
95 uint32_t val;
96
b4ba67d9 97 val = qpci_io_readw(d->dev, d->tco_io_bar, TCO1_CNT);
45dcdb9d 98 val &= ~TCO_TMR_HLT;
b4ba67d9 99 qpci_io_writew(d->dev, d->tco_io_bar, TCO1_CNT, val);
45dcdb9d
PA
100}
101
102static void load_tco(const TestData *d)
103{
b4ba67d9 104 qpci_io_writew(d->dev, d->tco_io_bar, TCO_RLD, 4);
45dcdb9d
PA
105}
106
107static void set_tco_timeout(const TestData *d, uint16_t ticks)
108{
b4ba67d9 109 qpci_io_writew(d->dev, d->tco_io_bar, TCO_TMR, ticks);
45dcdb9d
PA
110}
111
112static void clear_tco_status(const TestData *d)
113{
b4ba67d9
DG
114 qpci_io_writew(d->dev, d->tco_io_bar, TCO1_STS, 0x0008);
115 qpci_io_writew(d->dev, d->tco_io_bar, TCO2_STS, 0x0002);
116 qpci_io_writew(d->dev, d->tco_io_bar, TCO2_STS, 0x0004);
45dcdb9d
PA
117}
118
6bb58d20 119static void reset_on_second_timeout(const TestData *td, bool enable)
45dcdb9d
PA
120{
121 uint32_t val;
122
6bb58d20 123 val = qtest_readl(td->qts, RCBA_BASE_ADDR + ICH9_CC_GCS);
45dcdb9d
PA
124 if (enable) {
125 val &= ~ICH9_CC_GCS_NO_REBOOT;
126 } else {
127 val |= ICH9_CC_GCS_NO_REBOOT;
128 }
6bb58d20 129 qtest_writel(td->qts, RCBA_BASE_ADDR + ICH9_CC_GCS, val);
45dcdb9d
PA
130}
131
132static void test_tco_defaults(void)
133{
134 TestData d;
135
136 d.args = NULL;
5add35be 137 d.noreboot = true;
45dcdb9d 138 test_init(&d);
b4ba67d9 139 g_assert_cmpint(qpci_io_readw(d.dev, d.tco_io_bar, TCO_RLD), ==,
45dcdb9d
PA
140 TCO_RLD_DEFAULT);
141 /* TCO_DAT_IN & TCO_DAT_OUT */
b4ba67d9 142 g_assert_cmpint(qpci_io_readw(d.dev, d.tco_io_bar, TCO_DAT_IN), ==,
45dcdb9d
PA
143 (TCO_DAT_OUT_DEFAULT << 8) | TCO_DAT_IN_DEFAULT);
144 /* TCO1_STS & TCO2_STS */
b4ba67d9 145 g_assert_cmpint(qpci_io_readl(d.dev, d.tco_io_bar, TCO1_STS), ==,
45dcdb9d
PA
146 (TCO2_STS_DEFAULT << 16) | TCO1_STS_DEFAULT);
147 /* TCO1_CNT & TCO2_CNT */
b4ba67d9 148 g_assert_cmpint(qpci_io_readl(d.dev, d.tco_io_bar, TCO1_CNT), ==,
45dcdb9d
PA
149 (TCO2_CNT_DEFAULT << 16) | TCO1_CNT_DEFAULT);
150 /* TCO_MESSAGE1 & TCO_MESSAGE2 */
b4ba67d9 151 g_assert_cmpint(qpci_io_readw(d.dev, d.tco_io_bar, TCO_MESSAGE1), ==,
45dcdb9d 152 (TCO_MESSAGE2_DEFAULT << 8) | TCO_MESSAGE1_DEFAULT);
b4ba67d9 153 g_assert_cmpint(qpci_io_readb(d.dev, d.tco_io_bar, TCO_WDCNT), ==,
45dcdb9d 154 TCO_WDCNT_DEFAULT);
b4ba67d9 155 g_assert_cmpint(qpci_io_readb(d.dev, d.tco_io_bar, SW_IRQ_GEN), ==,
45dcdb9d 156 SW_IRQ_GEN_DEFAULT);
b4ba67d9 157 g_assert_cmpint(qpci_io_readw(d.dev, d.tco_io_bar, TCO_TMR), ==,
45dcdb9d 158 TCO_TMR_DEFAULT);
34779e8c 159 test_end(&d);
45dcdb9d
PA
160}
161
162static void test_tco_timeout(void)
163{
164 TestData d;
165 const uint16_t ticks = TCO_SECS_TO_TICKS(4);
166 uint32_t val;
167 int ret;
168
169 d.args = NULL;
5add35be 170 d.noreboot = true;
45dcdb9d
PA
171 test_init(&d);
172
173 stop_tco(&d);
174 clear_tco_status(&d);
6bb58d20 175 reset_on_second_timeout(&d, false);
45dcdb9d
PA
176 set_tco_timeout(&d, ticks);
177 load_tco(&d);
178 start_tco(&d);
6bb58d20 179 qtest_clock_step(d.qts, ticks * TCO_TICK_NSEC);
45dcdb9d
PA
180
181 /* test first timeout */
b4ba67d9 182 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO1_STS);
45dcdb9d
PA
183 ret = val & TCO_TIMEOUT ? 1 : 0;
184 g_assert(ret == 1);
185
186 /* test clearing timeout bit */
187 val |= TCO_TIMEOUT;
b4ba67d9
DG
188 qpci_io_writew(d.dev, d.tco_io_bar, TCO1_STS, val);
189 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO1_STS);
45dcdb9d
PA
190 ret = val & TCO_TIMEOUT ? 1 : 0;
191 g_assert(ret == 0);
192
193 /* test second timeout */
6bb58d20 194 qtest_clock_step(d.qts, ticks * TCO_TICK_NSEC);
b4ba67d9 195 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO1_STS);
45dcdb9d
PA
196 ret = val & TCO_TIMEOUT ? 1 : 0;
197 g_assert(ret == 1);
b4ba67d9 198 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO2_STS);
45dcdb9d
PA
199 ret = val & TCO_SECOND_TO_STS ? 1 : 0;
200 g_assert(ret == 1);
201
202 stop_tco(&d);
34779e8c 203 test_end(&d);
45dcdb9d
PA
204}
205
206static void test_tco_max_timeout(void)
207{
208 TestData d;
209 const uint16_t ticks = 0xffff;
210 uint32_t val;
211 int ret;
212
213 d.args = NULL;
5add35be 214 d.noreboot = true;
45dcdb9d
PA
215 test_init(&d);
216
217 stop_tco(&d);
218 clear_tco_status(&d);
6bb58d20 219 reset_on_second_timeout(&d, false);
45dcdb9d
PA
220 set_tco_timeout(&d, ticks);
221 load_tco(&d);
222 start_tco(&d);
6bb58d20 223 qtest_clock_step(d.qts, ((ticks & TCO_TMR_MASK) - 1) * TCO_TICK_NSEC);
45dcdb9d 224
b4ba67d9 225 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO_RLD);
45dcdb9d 226 g_assert_cmpint(val & TCO_RLD_MASK, ==, 1);
b4ba67d9 227 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO1_STS);
45dcdb9d
PA
228 ret = val & TCO_TIMEOUT ? 1 : 0;
229 g_assert(ret == 0);
6bb58d20 230 qtest_clock_step(d.qts, TCO_TICK_NSEC);
b4ba67d9 231 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO1_STS);
45dcdb9d
PA
232 ret = val & TCO_TIMEOUT ? 1 : 0;
233 g_assert(ret == 1);
234
235 stop_tco(&d);
34779e8c 236 test_end(&d);
45dcdb9d
PA
237}
238
6bb58d20 239static QDict *get_watchdog_action(const TestData *td)
45dcdb9d 240{
6bb58d20 241 QDict *ev = qtest_qmp_eventwait_ref(td->qts, "WATCHDOG");
45dcdb9d 242 QDict *data;
45dcdb9d
PA
243
244 data = qdict_get_qdict(ev, "data");
cb3e7f08
MAL
245 qobject_ref(data);
246 qobject_unref(ev);
45dcdb9d
PA
247 return data;
248}
249
250static void test_tco_second_timeout_pause(void)
251{
252 TestData td;
253 const uint16_t ticks = TCO_SECS_TO_TICKS(32);
254 QDict *ad;
255
256 td.args = "-watchdog-action pause";
5add35be 257 td.noreboot = false;
45dcdb9d
PA
258 test_init(&td);
259
260 stop_tco(&td);
261 clear_tco_status(&td);
6bb58d20 262 reset_on_second_timeout(&td, true);
45dcdb9d
PA
263 set_tco_timeout(&td, TCO_SECS_TO_TICKS(16));
264 load_tco(&td);
265 start_tco(&td);
6bb58d20
TH
266 qtest_clock_step(td.qts, ticks * TCO_TICK_NSEC * 2);
267 ad = get_watchdog_action(&td);
45dcdb9d 268 g_assert(!strcmp(qdict_get_str(ad, "action"), "pause"));
cb3e7f08 269 qobject_unref(ad);
45dcdb9d
PA
270
271 stop_tco(&td);
34779e8c 272 test_end(&td);
45dcdb9d
PA
273}
274
275static void test_tco_second_timeout_reset(void)
276{
277 TestData td;
278 const uint16_t ticks = TCO_SECS_TO_TICKS(16);
279 QDict *ad;
280
281 td.args = "-watchdog-action reset";
5add35be 282 td.noreboot = false;
45dcdb9d
PA
283 test_init(&td);
284
285 stop_tco(&td);
286 clear_tco_status(&td);
6bb58d20 287 reset_on_second_timeout(&td, true);
45dcdb9d
PA
288 set_tco_timeout(&td, TCO_SECS_TO_TICKS(16));
289 load_tco(&td);
290 start_tco(&td);
6bb58d20
TH
291 qtest_clock_step(td.qts, ticks * TCO_TICK_NSEC * 2);
292 ad = get_watchdog_action(&td);
45dcdb9d 293 g_assert(!strcmp(qdict_get_str(ad, "action"), "reset"));
cb3e7f08 294 qobject_unref(ad);
45dcdb9d
PA
295
296 stop_tco(&td);
34779e8c 297 test_end(&td);
45dcdb9d
PA
298}
299
300static void test_tco_second_timeout_shutdown(void)
301{
302 TestData td;
303 const uint16_t ticks = TCO_SECS_TO_TICKS(128);
304 QDict *ad;
305
306 td.args = "-watchdog-action shutdown";
5add35be 307 td.noreboot = false;
45dcdb9d
PA
308 test_init(&td);
309
310 stop_tco(&td);
311 clear_tco_status(&td);
6bb58d20 312 reset_on_second_timeout(&td, true);
45dcdb9d
PA
313 set_tco_timeout(&td, ticks);
314 load_tco(&td);
315 start_tco(&td);
6bb58d20
TH
316 qtest_clock_step(td.qts, ticks * TCO_TICK_NSEC * 2);
317 ad = get_watchdog_action(&td);
45dcdb9d 318 g_assert(!strcmp(qdict_get_str(ad, "action"), "shutdown"));
cb3e7f08 319 qobject_unref(ad);
45dcdb9d
PA
320
321 stop_tco(&td);
34779e8c 322 test_end(&td);
45dcdb9d
PA
323}
324
325static void test_tco_second_timeout_none(void)
326{
327 TestData td;
328 const uint16_t ticks = TCO_SECS_TO_TICKS(256);
329 QDict *ad;
330
331 td.args = "-watchdog-action none";
5add35be 332 td.noreboot = false;
45dcdb9d
PA
333 test_init(&td);
334
335 stop_tco(&td);
336 clear_tco_status(&td);
6bb58d20 337 reset_on_second_timeout(&td, true);
45dcdb9d
PA
338 set_tco_timeout(&td, ticks);
339 load_tco(&td);
340 start_tco(&td);
6bb58d20
TH
341 qtest_clock_step(td.qts, ticks * TCO_TICK_NSEC * 2);
342 ad = get_watchdog_action(&td);
45dcdb9d 343 g_assert(!strcmp(qdict_get_str(ad, "action"), "none"));
cb3e7f08 344 qobject_unref(ad);
45dcdb9d
PA
345
346 stop_tco(&td);
34779e8c 347 test_end(&td);
45dcdb9d
PA
348}
349
350static void test_tco_ticks_counter(void)
351{
352 TestData d;
353 uint16_t ticks = TCO_SECS_TO_TICKS(8);
354 uint16_t rld;
355
356 d.args = NULL;
5add35be 357 d.noreboot = true;
45dcdb9d
PA
358 test_init(&d);
359
360 stop_tco(&d);
361 clear_tco_status(&d);
6bb58d20 362 reset_on_second_timeout(&d, false);
45dcdb9d
PA
363 set_tco_timeout(&d, ticks);
364 load_tco(&d);
365 start_tco(&d);
366
367 do {
b4ba67d9 368 rld = qpci_io_readw(d.dev, d.tco_io_bar, TCO_RLD) & TCO_RLD_MASK;
45dcdb9d 369 g_assert_cmpint(rld, ==, ticks);
6bb58d20 370 qtest_clock_step(d.qts, TCO_TICK_NSEC);
45dcdb9d 371 ticks--;
b4ba67d9 372 } while (!(qpci_io_readw(d.dev, d.tco_io_bar, TCO1_STS) & TCO_TIMEOUT));
45dcdb9d
PA
373
374 stop_tco(&d);
34779e8c 375 test_end(&d);
45dcdb9d
PA
376}
377
378static void test_tco1_control_bits(void)
379{
380 TestData d;
381 uint16_t val;
382
383 d.args = NULL;
5add35be 384 d.noreboot = true;
45dcdb9d
PA
385 test_init(&d);
386
387 val = TCO_LOCK;
b4ba67d9 388 qpci_io_writew(d.dev, d.tco_io_bar, TCO1_CNT, val);
45dcdb9d 389 val &= ~TCO_LOCK;
b4ba67d9
DG
390 qpci_io_writew(d.dev, d.tco_io_bar, TCO1_CNT, val);
391 g_assert_cmpint(qpci_io_readw(d.dev, d.tco_io_bar, TCO1_CNT), ==,
45dcdb9d 392 TCO_LOCK);
34779e8c 393 test_end(&d);
45dcdb9d
PA
394}
395
396static void test_tco1_status_bits(void)
397{
398 TestData d;
399 uint16_t ticks = 8;
400 uint16_t val;
401 int ret;
402
403 d.args = NULL;
5add35be 404 d.noreboot = true;
45dcdb9d
PA
405 test_init(&d);
406
407 stop_tco(&d);
408 clear_tco_status(&d);
6bb58d20 409 reset_on_second_timeout(&d, false);
45dcdb9d
PA
410 set_tco_timeout(&d, ticks);
411 load_tco(&d);
412 start_tco(&d);
6bb58d20 413 qtest_clock_step(d.qts, ticks * TCO_TICK_NSEC);
45dcdb9d 414
b4ba67d9
DG
415 qpci_io_writeb(d.dev, d.tco_io_bar, TCO_DAT_IN, 0);
416 qpci_io_writeb(d.dev, d.tco_io_bar, TCO_DAT_OUT, 0);
417 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO1_STS);
45dcdb9d
PA
418 ret = val & (TCO_TIMEOUT | SW_TCO_SMI | TCO_INT_STS) ? 1 : 0;
419 g_assert(ret == 1);
b4ba67d9
DG
420 qpci_io_writew(d.dev, d.tco_io_bar, TCO1_STS, val);
421 g_assert_cmpint(qpci_io_readw(d.dev, d.tco_io_bar, TCO1_STS), ==, 0);
34779e8c 422 test_end(&d);
45dcdb9d
PA
423}
424
425static void test_tco2_status_bits(void)
426{
427 TestData d;
428 uint16_t ticks = 8;
429 uint16_t val;
430 int ret;
431
5add35be
PA
432 d.args = NULL;
433 d.noreboot = true;
45dcdb9d
PA
434 test_init(&d);
435
436 stop_tco(&d);
437 clear_tco_status(&d);
6bb58d20 438 reset_on_second_timeout(&d, true);
45dcdb9d
PA
439 set_tco_timeout(&d, ticks);
440 load_tco(&d);
441 start_tco(&d);
6bb58d20 442 qtest_clock_step(d.qts, ticks * TCO_TICK_NSEC * 2);
45dcdb9d 443
b4ba67d9 444 val = qpci_io_readw(d.dev, d.tco_io_bar, TCO2_STS);
45dcdb9d
PA
445 ret = val & (TCO_SECOND_TO_STS | TCO_BOOT_STS) ? 1 : 0;
446 g_assert(ret == 1);
b4ba67d9
DG
447 qpci_io_writew(d.dev, d.tco_io_bar, TCO2_STS, val);
448 g_assert_cmpint(qpci_io_readw(d.dev, d.tco_io_bar, TCO2_STS), ==, 0);
34779e8c 449 test_end(&d);
45dcdb9d
PA
450}
451
452int main(int argc, char **argv)
453{
454 g_test_init(&argc, &argv, NULL);
455
456 qtest_add_func("tco/defaults", test_tco_defaults);
457 qtest_add_func("tco/timeout/no_action", test_tco_timeout);
458 qtest_add_func("tco/timeout/no_action/max", test_tco_max_timeout);
459 qtest_add_func("tco/second_timeout/pause", test_tco_second_timeout_pause);
460 qtest_add_func("tco/second_timeout/reset", test_tco_second_timeout_reset);
461 qtest_add_func("tco/second_timeout/shutdown",
462 test_tco_second_timeout_shutdown);
463 qtest_add_func("tco/second_timeout/none", test_tco_second_timeout_none);
464 qtest_add_func("tco/counter", test_tco_ticks_counter);
465 qtest_add_func("tco/tco1_control/bits", test_tco1_control_bits);
466 qtest_add_func("tco/tco1_status/bits", test_tco1_status_bits);
467 qtest_add_func("tco/tco2_status/bits", test_tco2_status_bits);
468 return g_test_run();
469}