]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/msr-index.h
kvm: svm: reset mmu on VCPU reset
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / msr-index.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
4bc5aa91
PA
3
4/* CPU model specific register (MSR) numbers */
5
6/* x86-64 specific MSRs */
7#define MSR_EFER 0xc0000080 /* extended feature register */
8#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
5df97400 15#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
4bc5aa91
PA
16
17/* EFER bits: */
18#define _EFER_SCE 0 /* SYSCALL/SYSRET */
19#define _EFER_LME 8 /* Long mode enable */
20#define _EFER_LMA 10 /* Long mode active (read-only) */
21#define _EFER_NX 11 /* No execute enable */
9962d032 22#define _EFER_SVME 12 /* Enable virtualization */
eec4b140 23#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
d2062693 24#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
4bc5aa91
PA
25
26#define EFER_SCE (1<<_EFER_SCE)
27#define EFER_LME (1<<_EFER_LME)
28#define EFER_LMA (1<<_EFER_LMA)
29#define EFER_NX (1<<_EFER_NX)
9962d032 30#define EFER_SVME (1<<_EFER_SVME)
eec4b140 31#define EFER_LMSLE (1<<_EFER_LMSLE)
d2062693 32#define EFER_FFXSR (1<<_EFER_FFXSR)
4bc5aa91
PA
33
34/* Intel MSRs. Some also available on other CPUs */
35#define MSR_IA32_PERFCTR0 0x000000c1
36#define MSR_IA32_PERFCTR1 0x000000c2
37#define MSR_FSB_FREQ 0x000000cd
9c63a650 38#define MSR_NHM_PLATFORM_INFO 0x000000ce
4bc5aa91 39
14796fca
LB
40#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41#define NHM_C3_AUTO_DEMOTE (1UL << 25)
42#define NHM_C1_AUTO_DEMOTE (1UL << 26)
bfb53ccf 43#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
9c63a650
LB
44#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
14796fca 46
05e99c8c 47#define MSR_PLATFORM_INFO 0x000000ce
4bc5aa91
PA
48#define MSR_MTRRcap 0x000000fe
49#define MSR_IA32_BBL_CR_CTL 0x00000119
91c9c3ed 50#define MSR_IA32_BBL_CR_CTL3 0x0000011e
4bc5aa91
PA
51
52#define MSR_IA32_SYSENTER_CS 0x00000174
53#define MSR_IA32_SYSENTER_ESP 0x00000175
54#define MSR_IA32_SYSENTER_EIP 0x00000176
55
56#define MSR_IA32_MCG_CAP 0x00000179
57#define MSR_IA32_MCG_STATUS 0x0000017a
58#define MSR_IA32_MCG_CTL 0x0000017b
bc12edb8 59#define MSR_IA32_MCG_EXT_CTL 0x000004d0
4bc5aa91 60
a7e3ed1e
AK
61#define MSR_OFFCORE_RSP_0 0x000001a6
62#define MSR_OFFCORE_RSP_1 0x000001a7
9c63a650
LB
63#define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
64#define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
c4d30668
LB
65#define MSR_TURBO_RATIO_LIMIT 0x000001ad
66#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
67#define MSR_TURBO_RATIO_LIMIT2 0x000001af
a7e3ed1e 68
225ce539
SE
69#define MSR_LBR_SELECT 0x000001c8
70#define MSR_LBR_TOS 0x000001c9
71#define MSR_LBR_NHM_FROM 0x00000680
72#define MSR_LBR_NHM_TO 0x000006c0
73#define MSR_LBR_CORE_FROM 0x00000040
74#define MSR_LBR_CORE_TO 0x00000060
75
b83ff1c8
AK
76#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
77#define LBR_INFO_MISPRED BIT_ULL(63)
78#define LBR_INFO_IN_TX BIT_ULL(62)
79#define LBR_INFO_ABORT BIT_ULL(61)
80#define LBR_INFO_CYCLES 0xffff
81
4bc5aa91
PA
82#define MSR_IA32_PEBS_ENABLE 0x000003f1
83#define MSR_IA32_DS_AREA 0x00000600
84#define MSR_IA32_PERF_CAPABILITIES 0x00000345
f20093ee 85#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
4bc5aa91 86
52ca9ced
AS
87#define MSR_IA32_RTIT_CTL 0x00000570
88#define RTIT_CTL_TRACEEN BIT(0)
b1bf72d6 89#define RTIT_CTL_CYCLEACC BIT(1)
52ca9ced
AS
90#define RTIT_CTL_OS BIT(2)
91#define RTIT_CTL_USR BIT(3)
92#define RTIT_CTL_CR3EN BIT(7)
93#define RTIT_CTL_TOPA BIT(8)
b1bf72d6 94#define RTIT_CTL_MTC_EN BIT(9)
52ca9ced
AS
95#define RTIT_CTL_TSC_EN BIT(10)
96#define RTIT_CTL_DISRETC BIT(11)
97#define RTIT_CTL_BRANCH_EN BIT(13)
b1bf72d6
AS
98#define RTIT_CTL_MTC_RANGE_OFFSET 14
99#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
100#define RTIT_CTL_CYC_THRESH_OFFSET 19
101#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
102#define RTIT_CTL_PSB_FREQ_OFFSET 24
103#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
52ca9ced
AS
104#define MSR_IA32_RTIT_STATUS 0x00000571
105#define RTIT_STATUS_CONTEXTEN BIT(1)
106#define RTIT_STATUS_TRIGGEREN BIT(2)
107#define RTIT_STATUS_ERROR BIT(4)
108#define RTIT_STATUS_STOPPED BIT(5)
109#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
110#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
111#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
112
4bc5aa91
PA
113#define MSR_MTRRfix64K_00000 0x00000250
114#define MSR_MTRRfix16K_80000 0x00000258
115#define MSR_MTRRfix16K_A0000 0x00000259
116#define MSR_MTRRfix4K_C0000 0x00000268
117#define MSR_MTRRfix4K_C8000 0x00000269
118#define MSR_MTRRfix4K_D0000 0x0000026a
119#define MSR_MTRRfix4K_D8000 0x0000026b
120#define MSR_MTRRfix4K_E0000 0x0000026c
121#define MSR_MTRRfix4K_E8000 0x0000026d
122#define MSR_MTRRfix4K_F0000 0x0000026e
123#define MSR_MTRRfix4K_F8000 0x0000026f
124#define MSR_MTRRdefType 0x000002ff
125
2e5d9c85 126#define MSR_IA32_CR_PAT 0x00000277
127
4bc5aa91
PA
128#define MSR_IA32_DEBUGCTLMSR 0x000001d9
129#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
130#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
131#define MSR_IA32_LASTINTFROMIP 0x000001dd
132#define MSR_IA32_LASTINTTOIP 0x000001de
133
d2499d8b 134/* DEBUGCTLMSR bits (others vary by model): */
7c5ecaf7
PZ
135#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
136#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
137#define DEBUGCTLMSR_TR (1UL << 6)
138#define DEBUGCTLMSR_BTS (1UL << 7)
139#define DEBUGCTLMSR_BTINT (1UL << 8)
140#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
141#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
142#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
d2499d8b 143
67920418
LB
144#define MSR_IA32_POWER_CTL 0x000001fc
145
4bc5aa91
PA
146#define MSR_IA32_MC0_CTL 0x00000400
147#define MSR_IA32_MC0_STATUS 0x00000401
148#define MSR_IA32_MC0_ADDR 0x00000402
149#define MSR_IA32_MC0_MISC 0x00000403
150
9c63a650
LB
151/* C-state Residency Counters */
152#define MSR_PKG_C3_RESIDENCY 0x000003f8
153#define MSR_PKG_C6_RESIDENCY 0x000003f9
154#define MSR_PKG_C7_RESIDENCY 0x000003fa
155#define MSR_CORE_C3_RESIDENCY 0x000003fc
156#define MSR_CORE_C6_RESIDENCY 0x000003fd
157#define MSR_CORE_C7_RESIDENCY 0x000003fe
fb5d4327 158#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
9c63a650 159#define MSR_PKG_C2_RESIDENCY 0x0000060d
ca58710f
KCA
160#define MSR_PKG_C8_RESIDENCY 0x00000630
161#define MSR_PKG_C9_RESIDENCY 0x00000631
162#define MSR_PKG_C10_RESIDENCY 0x00000632
9c63a650 163
3fc808aa
LB
164/* Run Time Average Power Limiting (RAPL) Interface */
165
166#define MSR_RAPL_POWER_UNIT 0x00000606
167
168#define MSR_PKG_POWER_LIMIT 0x00000610
169#define MSR_PKG_ENERGY_STATUS 0x00000611
170#define MSR_PKG_PERF_STATUS 0x00000613
171#define MSR_PKG_POWER_INFO 0x00000614
172
173#define MSR_DRAM_POWER_LIMIT 0x00000618
174#define MSR_DRAM_ENERGY_STATUS 0x00000619
175#define MSR_DRAM_PERF_STATUS 0x0000061b
176#define MSR_DRAM_POWER_INFO 0x0000061c
177
178#define MSR_PP0_POWER_LIMIT 0x00000638
179#define MSR_PP0_ENERGY_STATUS 0x00000639
180#define MSR_PP0_POLICY 0x0000063a
181#define MSR_PP0_PERF_STATUS 0x0000063b
182
183#define MSR_PP1_POWER_LIMIT 0x00000640
184#define MSR_PP1_ENERGY_STATUS 0x00000641
185#define MSR_PP1_POLICY 0x00000642
186
6fb3143b
LB
187#define MSR_CONFIG_TDP_NOMINAL 0x00000648
188#define MSR_CONFIG_TDP_LEVEL_1 0x00000649
189#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
190#define MSR_CONFIG_TDP_CONTROL 0x0000064B
191#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
192
0b2bb692
LB
193#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
194#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
195#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
196#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
197
144b44b1
LB
198#define MSR_CORE_C1_RES 0x00000660
199
8c058d53
LB
200#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
201#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
202
3a9a941d
LB
203#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
204#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
205#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
206
2f86dc4c
DB
207/* Hardware P state interface */
208#define MSR_PPERF 0x0000064e
209#define MSR_PERF_LIMIT_REASONS 0x0000064f
210#define MSR_PM_ENABLE 0x00000770
211#define MSR_HWP_CAPABILITIES 0x00000771
212#define MSR_HWP_REQUEST_PKG 0x00000772
213#define MSR_HWP_INTERRUPT 0x00000773
214#define MSR_HWP_REQUEST 0x00000774
215#define MSR_HWP_STATUS 0x00000777
216
217/* CPUID.6.EAX */
218#define HWP_BASE_BIT (1<<7)
219#define HWP_NOTIFICATIONS_BIT (1<<8)
220#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
221#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
222#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
223
224/* IA32_HWP_CAPABILITIES */
225#define HWP_HIGHEST_PERF(x) (x & 0xff)
226#define HWP_GUARANTEED_PERF(x) ((x & (0xff << 8)) >>8)
227#define HWP_MOSTEFFICIENT_PERF(x) ((x & (0xff << 16)) >>16)
228#define HWP_LOWEST_PERF(x) ((x & (0xff << 24)) >>24)
229
230/* IA32_HWP_REQUEST */
231#define HWP_MIN_PERF(x) (x & 0xff)
232#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
233#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
234#define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24)
235#define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32)
236#define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42)
237
238/* IA32_HWP_STATUS */
239#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
240#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
241
242/* IA32_HWP_INTERRUPT */
243#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
244#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
245
5bbc097d
JR
246#define MSR_AMD64_MC0_MASK 0xc0010044
247
a2d32bcb
AK
248#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
249#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
250#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
251#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
252
5bbc097d
JR
253#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
254
03195c6b
AK
255/* These are consecutive and not in the normal 4er MCE bank block */
256#define MSR_IA32_MC0_CTL2 0x00000280
a2d32bcb
AK
257#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
258
4bc5aa91
PA
259#define MSR_P6_PERFCTR0 0x000000c1
260#define MSR_P6_PERFCTR1 0x000000c2
261#define MSR_P6_EVNTSEL0 0x00000186
262#define MSR_P6_EVNTSEL1 0x00000187
263
e717bf4e
VW
264#define MSR_KNC_PERFCTR0 0x00000020
265#define MSR_KNC_PERFCTR1 0x00000021
266#define MSR_KNC_EVNTSEL0 0x00000028
267#define MSR_KNC_EVNTSEL1 0x00000029
268
069e0c3c
AK
269/* Alternative perfctr range with full access. */
270#define MSR_IA32_PMC0 0x000004c1
271
4f8a6b1a 272/* AMD64 MSRs. Not complete. See the architecture manual for a more
4bc5aa91 273 complete list. */
4f8a6b1a 274
29d0887f 275#define MSR_AMD64_PATCH_LEVEL 0x0000008b
fbc0db76 276#define MSR_AMD64_TSC_RATIO 0xc0000104
12db648c 277#define MSR_AMD64_NB_CFG 0xc001001f
29d0887f 278#define MSR_AMD64_PATCH_LOADER 0xc0010020
035a02c1
AH
279#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
280#define MSR_AMD64_OSVW_STATUS 0xc0010141
3b564968 281#define MSR_AMD64_LS_CFG 0xc0011020
67ec6607 282#define MSR_AMD64_DC_CFG 0xc0011022
f0322bd3 283#define MSR_AMD64_BU_CFG2 0xc001102a
4f8a6b1a
SE
284#define MSR_AMD64_IBSFETCHCTL 0xc0011030
285#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
286#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
b7074f1f
RR
287#define MSR_AMD64_IBSFETCH_REG_COUNT 3
288#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
4f8a6b1a
SE
289#define MSR_AMD64_IBSOPCTL 0xc0011033
290#define MSR_AMD64_IBSOPRIP 0xc0011034
291#define MSR_AMD64_IBSOPDATA 0xc0011035
292#define MSR_AMD64_IBSOPDATA2 0xc0011036
293#define MSR_AMD64_IBSOPDATA3 0xc0011037
294#define MSR_AMD64_IBSDCLINAD 0xc0011038
295#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
b7074f1f
RR
296#define MSR_AMD64_IBSOP_REG_COUNT 7
297#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
4f8a6b1a 298#define MSR_AMD64_IBSCTL 0xc001103a
25da6950 299#define MSR_AMD64_IBSBRTARGET 0xc001103b
904cb367 300#define MSR_AMD64_IBSOPDATA4 0xc001103d
b7074f1f 301#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
4f8a6b1a 302
c43ca509
JS
303/* Fam 16h MSRs */
304#define MSR_F16H_L2I_PERF_CTL 0xc0010230
305#define MSR_F16H_L2I_PERF_CTR 0xc0010231
d6d55f0b
JS
306#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
307#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
308#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
309#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
c43ca509 310
da169f5d
RR
311/* Fam 15h MSRs */
312#define MSR_F15H_PERF_CTL 0xc0010200
313#define MSR_F15H_PERF_CTR 0xc0010201
e259514e
JS
314#define MSR_F15H_NB_PERF_CTL 0xc0010240
315#define MSR_F15H_NB_PERF_CTR 0xc0010241
da169f5d 316
2274c33e
YL
317/* Fam 10h MSRs */
318#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
319#define FAM10H_MMIO_CONF_ENABLE (1<<0)
320#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
321#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
37db6c8f 322#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
2274c33e 323#define FAM10H_MMIO_CONF_BASE_SHIFT 20
9d260ebc 324#define MSR_FAM10H_NODE_ID 0xc001100c
2274c33e 325
4f8a6b1a
SE
326/* K8 MSRs */
327#define MSR_K8_TOP_MEM1 0xc001001a
328#define MSR_K8_TOP_MEM2 0xc001001d
329#define MSR_K8_SYSCFG 0xc0010010
aa83f3f2
TG
330#define MSR_K8_INT_PENDING_MSG 0xc0010055
331/* C1E active bits in int pending message */
332#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
8346ea17 333#define MSR_K8_TSEG_ADDR 0xc0010112
4f8a6b1a
SE
334#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
335#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
336#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
337
338/* K7 MSRs */
4bc5aa91
PA
339#define MSR_K7_EVNTSEL0 0xc0010000
340#define MSR_K7_PERFCTR0 0xc0010004
341#define MSR_K7_EVNTSEL1 0xc0010001
342#define MSR_K7_PERFCTR1 0xc0010005
343#define MSR_K7_EVNTSEL2 0xc0010002
344#define MSR_K7_PERFCTR2 0xc0010006
345#define MSR_K7_EVNTSEL3 0xc0010003
346#define MSR_K7_PERFCTR3 0xc0010007
4bc5aa91 347#define MSR_K7_CLK_CTL 0xc001001b
4bc5aa91 348#define MSR_K7_HWCR 0xc0010015
4bc5aa91
PA
349#define MSR_K7_FID_VID_CTL 0xc0010041
350#define MSR_K7_FID_VID_STATUS 0xc0010042
4bc5aa91
PA
351
352/* K6 MSRs */
4bc5aa91
PA
353#define MSR_K6_WHCR 0xc0000082
354#define MSR_K6_UWCCR 0xc0000085
355#define MSR_K6_EPMR 0xc0000086
356#define MSR_K6_PSOR 0xc0000087
357#define MSR_K6_PFIR 0xc0000088
358
359/* Centaur-Hauls/IDT defined MSRs. */
360#define MSR_IDT_FCR1 0x00000107
361#define MSR_IDT_FCR2 0x00000108
362#define MSR_IDT_FCR3 0x00000109
363#define MSR_IDT_FCR4 0x0000010a
364
365#define MSR_IDT_MCR0 0x00000110
366#define MSR_IDT_MCR1 0x00000111
367#define MSR_IDT_MCR2 0x00000112
368#define MSR_IDT_MCR3 0x00000113
369#define MSR_IDT_MCR4 0x00000114
370#define MSR_IDT_MCR5 0x00000115
371#define MSR_IDT_MCR6 0x00000116
372#define MSR_IDT_MCR7 0x00000117
373#define MSR_IDT_MCR_CTRL 0x00000120
374
375/* VIA Cyrix defined MSRs*/
376#define MSR_VIA_FCR 0x00001107
377#define MSR_VIA_LONGHAUL 0x0000110a
378#define MSR_VIA_RNG 0x0000110b
379#define MSR_VIA_BCR2 0x00001147
380
381/* Transmeta defined MSRs */
382#define MSR_TMTA_LONGRUN_CTRL 0x80868010
383#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
384#define MSR_TMTA_LRTI_READOUT 0x80868018
385#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
386
387/* Intel defined MSRs. */
388#define MSR_IA32_P5_MC_ADDR 0x00000000
389#define MSR_IA32_P5_MC_TYPE 0x00000001
390#define MSR_IA32_TSC 0x00000010
391#define MSR_IA32_PLATFORM_ID 0x00000017
392#define MSR_IA32_EBL_CR_POWERON 0x0000002a
b9a52c4b 393#define MSR_EBC_FREQUENCY_ID 0x0000002c
1ed51011 394#define MSR_SMI_COUNT 0x00000034
315a6558 395#define MSR_IA32_FEATURE_CONTROL 0x0000003a
ba904635 396#define MSR_IA32_TSC_ADJUST 0x0000003b
da8999d3 397#define MSR_IA32_BNDCFGS 0x00000d90
4bc5aa91 398
6229ad27
FY
399#define MSR_IA32_XSS 0x00000da0
400
cafd6659
SW
401#define FEATURE_CONTROL_LOCKED (1<<0)
402#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
403#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
bc12edb8 404#define FEATURE_CONTROL_LMCE (1<<20)
defed7ed 405
4bc5aa91
PA
406#define MSR_IA32_APICBASE 0x0000001b
407#define MSR_IA32_APICBASE_BSP (1<<8)
408#define MSR_IA32_APICBASE_ENABLE (1<<11)
409#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
410
b90dfb04
LJ
411#define MSR_IA32_TSCDEADLINE 0x000006e0
412
4bc5aa91
PA
413#define MSR_IA32_UCODE_WRITE 0x00000079
414#define MSR_IA32_UCODE_REV 0x0000008b
415
e9ac033e
EK
416#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
417#define MSR_IA32_SMBASE 0x0000009e
418
4bc5aa91
PA
419#define MSR_IA32_PERF_STATUS 0x00000198
420#define MSR_IA32_PERF_CTL 0x00000199
e7ddf4b7 421#define INTEL_PERF_CTL_MASK 0xffff
f594065f 422#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
3dc9a633
MG
423#define MSR_AMD_PERF_STATUS 0xc0010063
424#define MSR_AMD_PERF_CTL 0xc0010062
4bc5aa91
PA
425
426#define MSR_IA32_MPERF 0x000000e7
427#define MSR_IA32_APERF 0x000000e8
428
429#define MSR_IA32_THERM_CONTROL 0x0000019a
430#define MSR_IA32_THERM_INTERRUPT 0x0000019b
ba2d0f2b 431
9792db61
FY
432#define THERM_INT_HIGH_ENABLE (1 << 0)
433#define THERM_INT_LOW_ENABLE (1 << 1)
434#define THERM_INT_PLN_ENABLE (1 << 24)
ba2d0f2b 435
4bc5aa91 436#define MSR_IA32_THERM_STATUS 0x0000019c
ba2d0f2b
TG
437
438#define THERM_STATUS_PROCHOT (1 << 0)
9792db61 439#define THERM_STATUS_POWER_LIMIT (1 << 10)
ba2d0f2b 440
f3a0867b
BZ
441#define MSR_THERM2_CTL 0x0000019d
442
443#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
444
4bc5aa91
PA
445#define MSR_IA32_MISC_ENABLE 0x000001a0
446
a321cedb
CE
447#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
448
2f86dc4c
DB
449#define MSR_MISC_PWR_MGMT 0x000001aa
450
23016bf0 451#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
abe48b10
LB
452#define ENERGY_PERF_BIAS_PERFORMANCE 0
453#define ENERGY_PERF_BIAS_NORMAL 6
4bb82178 454#define ENERGY_PERF_BIAS_POWERSAVE 15
23016bf0 455
9792db61
FY
456#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
457
458#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
459#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
460
461#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
462
463#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
464#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
465#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
466
9e76a97e
D
467/* Thermal Thresholds Support */
468#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
469#define THERM_SHIFT_THRESHOLD0 8
470#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
471#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
472#define THERM_SHIFT_THRESHOLD1 16
473#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
474#define THERM_STATUS_THRESHOLD0 (1 << 6)
475#define THERM_LOG_THRESHOLD0 (1 << 7)
476#define THERM_STATUS_THRESHOLD1 (1 << 8)
477#define THERM_LOG_THRESHOLD1 (1 << 9)
478
bdf21a49 479/* MISC_ENABLE bits: architectural */
0b131be8
PA
480#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
481#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
482#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
483#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
484#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
485#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
486#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
487#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
488#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
489#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
490#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
491#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
492#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
493#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
494#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
c45f7736 495#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
0b131be8
PA
496#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
497#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
498#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
499#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
bdf21a49
PA
500
501/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
0b131be8
PA
502#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
503#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
504#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
505#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
506#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
507#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
508#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
509#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
510#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
511#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
512#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
513#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
514#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
515#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
516#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
517#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
518#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
519#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
520#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
521#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
522#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
523#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
524#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
525#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
526#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
527#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
528#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
529#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
530#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
531#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
bdf21a49 532
279f1461
SS
533#define MSR_IA32_TSC_DEADLINE 0x000006E0
534
4bc5aa91
PA
535/* P4/Xeon+ specific */
536#define MSR_IA32_MCG_EAX 0x00000180
537#define MSR_IA32_MCG_EBX 0x00000181
538#define MSR_IA32_MCG_ECX 0x00000182
539#define MSR_IA32_MCG_EDX 0x00000183
540#define MSR_IA32_MCG_ESI 0x00000184
541#define MSR_IA32_MCG_EDI 0x00000185
542#define MSR_IA32_MCG_EBP 0x00000186
543#define MSR_IA32_MCG_ESP 0x00000187
544#define MSR_IA32_MCG_EFLAGS 0x00000188
545#define MSR_IA32_MCG_EIP 0x00000189
546#define MSR_IA32_MCG_RESERVED 0x0000018a
547
548/* Pentium IV performance counter MSRs */
549#define MSR_P4_BPU_PERFCTR0 0x00000300
550#define MSR_P4_BPU_PERFCTR1 0x00000301
551#define MSR_P4_BPU_PERFCTR2 0x00000302
552#define MSR_P4_BPU_PERFCTR3 0x00000303
553#define MSR_P4_MS_PERFCTR0 0x00000304
554#define MSR_P4_MS_PERFCTR1 0x00000305
555#define MSR_P4_MS_PERFCTR2 0x00000306
556#define MSR_P4_MS_PERFCTR3 0x00000307
557#define MSR_P4_FLAME_PERFCTR0 0x00000308
558#define MSR_P4_FLAME_PERFCTR1 0x00000309
559#define MSR_P4_FLAME_PERFCTR2 0x0000030a
560#define MSR_P4_FLAME_PERFCTR3 0x0000030b
561#define MSR_P4_IQ_PERFCTR0 0x0000030c
562#define MSR_P4_IQ_PERFCTR1 0x0000030d
563#define MSR_P4_IQ_PERFCTR2 0x0000030e
564#define MSR_P4_IQ_PERFCTR3 0x0000030f
565#define MSR_P4_IQ_PERFCTR4 0x00000310
566#define MSR_P4_IQ_PERFCTR5 0x00000311
567#define MSR_P4_BPU_CCCR0 0x00000360
568#define MSR_P4_BPU_CCCR1 0x00000361
569#define MSR_P4_BPU_CCCR2 0x00000362
570#define MSR_P4_BPU_CCCR3 0x00000363
571#define MSR_P4_MS_CCCR0 0x00000364
572#define MSR_P4_MS_CCCR1 0x00000365
573#define MSR_P4_MS_CCCR2 0x00000366
574#define MSR_P4_MS_CCCR3 0x00000367
575#define MSR_P4_FLAME_CCCR0 0x00000368
576#define MSR_P4_FLAME_CCCR1 0x00000369
577#define MSR_P4_FLAME_CCCR2 0x0000036a
578#define MSR_P4_FLAME_CCCR3 0x0000036b
579#define MSR_P4_IQ_CCCR0 0x0000036c
580#define MSR_P4_IQ_CCCR1 0x0000036d
581#define MSR_P4_IQ_CCCR2 0x0000036e
582#define MSR_P4_IQ_CCCR3 0x0000036f
583#define MSR_P4_IQ_CCCR4 0x00000370
584#define MSR_P4_IQ_CCCR5 0x00000371
585#define MSR_P4_ALF_ESCR0 0x000003ca
586#define MSR_P4_ALF_ESCR1 0x000003cb
587#define MSR_P4_BPU_ESCR0 0x000003b2
588#define MSR_P4_BPU_ESCR1 0x000003b3
589#define MSR_P4_BSU_ESCR0 0x000003a0
590#define MSR_P4_BSU_ESCR1 0x000003a1
591#define MSR_P4_CRU_ESCR0 0x000003b8
592#define MSR_P4_CRU_ESCR1 0x000003b9
593#define MSR_P4_CRU_ESCR2 0x000003cc
594#define MSR_P4_CRU_ESCR3 0x000003cd
595#define MSR_P4_CRU_ESCR4 0x000003e0
596#define MSR_P4_CRU_ESCR5 0x000003e1
597#define MSR_P4_DAC_ESCR0 0x000003a8
598#define MSR_P4_DAC_ESCR1 0x000003a9
599#define MSR_P4_FIRM_ESCR0 0x000003a4
600#define MSR_P4_FIRM_ESCR1 0x000003a5
601#define MSR_P4_FLAME_ESCR0 0x000003a6
602#define MSR_P4_FLAME_ESCR1 0x000003a7
603#define MSR_P4_FSB_ESCR0 0x000003a2
604#define MSR_P4_FSB_ESCR1 0x000003a3
605#define MSR_P4_IQ_ESCR0 0x000003ba
606#define MSR_P4_IQ_ESCR1 0x000003bb
607#define MSR_P4_IS_ESCR0 0x000003b4
608#define MSR_P4_IS_ESCR1 0x000003b5
609#define MSR_P4_ITLB_ESCR0 0x000003b6
610#define MSR_P4_ITLB_ESCR1 0x000003b7
611#define MSR_P4_IX_ESCR0 0x000003c8
612#define MSR_P4_IX_ESCR1 0x000003c9
613#define MSR_P4_MOB_ESCR0 0x000003aa
614#define MSR_P4_MOB_ESCR1 0x000003ab
615#define MSR_P4_MS_ESCR0 0x000003c0
616#define MSR_P4_MS_ESCR1 0x000003c1
617#define MSR_P4_PMH_ESCR0 0x000003ac
618#define MSR_P4_PMH_ESCR1 0x000003ad
619#define MSR_P4_RAT_ESCR0 0x000003bc
620#define MSR_P4_RAT_ESCR1 0x000003bd
621#define MSR_P4_SAAT_ESCR0 0x000003ae
622#define MSR_P4_SAAT_ESCR1 0x000003af
623#define MSR_P4_SSU_ESCR0 0x000003be
624#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
625
626#define MSR_P4_TBPU_ESCR0 0x000003c2
627#define MSR_P4_TBPU_ESCR1 0x000003c3
628#define MSR_P4_TC_ESCR0 0x000003c4
629#define MSR_P4_TC_ESCR1 0x000003c5
630#define MSR_P4_U2L_ESCR0 0x000003b0
631#define MSR_P4_U2L_ESCR1 0x000003b1
632
cb7d6b50
LM
633#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
634
4bc5aa91
PA
635/* Intel Core-based CPU performance counters */
636#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
637#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
638#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
639#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
640#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
641#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
642#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
643
644/* Geode defined MSRs */
645#define MSR_GEODE_BUSCONT_CONF0 0x00001900
646
315a6558
SY
647/* Intel VT MSRs */
648#define MSR_IA32_VMX_BASIC 0x00000480
649#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
650#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
651#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
652#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
653#define MSR_IA32_VMX_MISC 0x00000485
654#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
655#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
656#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
657#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
658#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
659#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
660#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
b87a51ae
NHE
661#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
662#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
663#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
664#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
cae50139 665#define MSR_IA32_VMX_VMFUNC 0x00000491
b87a51ae
NHE
666
667/* VMX_BASIC bits and bitmasks */
668#define VMX_BASIC_VMCS_SIZE_SHIFT 32
3dbcd8da 669#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
b87a51ae
NHE
670#define VMX_BASIC_64 0x0001000000000000LLU
671#define VMX_BASIC_MEM_TYPE_SHIFT 50
672#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
673#define VMX_BASIC_MEM_TYPE_WB 6LLU
674#define VMX_BASIC_INOUT 0x0040000000000000LLU
315a6558 675
89662e56
AG
676/* MSR_IA32_VMX_MISC bits */
677#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
7854cbca 678#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
9962d032
AG
679/* AMD-V MSRs */
680
681#define MSR_VM_CR 0xc0010114
0367b433 682#define MSR_VM_IGNNE 0xc0010115
9962d032
AG
683#define MSR_VM_HSAVE_PA 0xc0010117
684
1965aae3 685#endif /* _ASM_X86_MSR_INDEX_H */